dino.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045
  1. /*
  2. ** DINO manager
  3. **
  4. ** (c) Copyright 1999 Red Hat Software
  5. ** (c) Copyright 1999 SuSE GmbH
  6. ** (c) Copyright 1999,2000 Hewlett-Packard Company
  7. ** (c) Copyright 2000 Grant Grundler
  8. **
  9. ** This program is free software; you can redistribute it and/or modify
  10. ** it under the terms of the GNU General Public License as published by
  11. ** the Free Software Foundation; either version 2 of the License, or
  12. ** (at your option) any later version.
  13. **
  14. ** This module provides access to Dino PCI bus (config/IOport spaces)
  15. ** and helps manage Dino IRQ lines.
  16. **
  17. ** Dino interrupt handling is a bit complicated.
  18. ** Dino always writes to the broadcast EIR via irr0 for now.
  19. ** (BIG WARNING: using broadcast EIR is a really bad thing for SMP!)
  20. ** Only one processor interrupt is used for the 11 IRQ line
  21. ** inputs to dino.
  22. **
  23. ** The different between Built-in Dino and Card-Mode
  24. ** dino is in chip initialization and pci device initialization.
  25. **
  26. ** Linux drivers can only use Card-Mode Dino if pci devices I/O port
  27. ** BARs are configured and used by the driver. Programming MMIO address
  28. ** requires substantial knowledge of available Host I/O address ranges
  29. ** is currently not supported. Port/Config accessor functions are the
  30. ** same. "BIOS" differences are handled within the existing routines.
  31. */
  32. /* Changes :
  33. ** 2001-06-14 : Clement Moyroud (moyroudc@esiee.fr)
  34. ** - added support for the integrated RS232.
  35. */
  36. /*
  37. ** TODO: create a virtual address for each Dino HPA.
  38. ** GSC code might be able to do this since IODC data tells us
  39. ** how many pages are used. PCI subsystem could (must?) do this
  40. ** for PCI drivers devices which implement/use MMIO registers.
  41. */
  42. #include <linux/config.h>
  43. #include <linux/delay.h>
  44. #include <linux/types.h>
  45. #include <linux/kernel.h>
  46. #include <linux/pci.h>
  47. #include <linux/init.h>
  48. #include <linux/ioport.h>
  49. #include <linux/slab.h>
  50. #include <linux/interrupt.h> /* for struct irqaction */
  51. #include <linux/spinlock.h> /* for spinlock_t and prototypes */
  52. #include <asm/pdc.h>
  53. #include <asm/page.h>
  54. #include <asm/system.h>
  55. #include <asm/io.h>
  56. #include <asm/hardware.h>
  57. #include "gsc.h"
  58. #undef DINO_DEBUG
  59. #ifdef DINO_DEBUG
  60. #define DBG(x...) printk(x)
  61. #else
  62. #define DBG(x...)
  63. #endif
  64. /*
  65. ** Config accessor functions only pass in the 8-bit bus number
  66. ** and not the 8-bit "PCI Segment" number. Each Dino will be
  67. ** assigned a PCI bus number based on "when" it's discovered.
  68. **
  69. ** The "secondary" bus number is set to this before calling
  70. ** pci_scan_bus(). If any PPB's are present, the scan will
  71. ** discover them and update the "secondary" and "subordinate"
  72. ** fields in Dino's pci_bus structure.
  73. **
  74. ** Changes in the configuration *will* result in a different
  75. ** bus number for each dino.
  76. */
  77. #define is_card_dino(id) ((id)->hw_type == HPHW_A_DMA)
  78. #define DINO_IAR0 0x004
  79. #define DINO_IODC_ADDR 0x008
  80. #define DINO_IODC_DATA_0 0x008
  81. #define DINO_IODC_DATA_1 0x008
  82. #define DINO_IRR0 0x00C
  83. #define DINO_IAR1 0x010
  84. #define DINO_IRR1 0x014
  85. #define DINO_IMR 0x018
  86. #define DINO_IPR 0x01C
  87. #define DINO_TOC_ADDR 0x020
  88. #define DINO_ICR 0x024
  89. #define DINO_ILR 0x028
  90. #define DINO_IO_COMMAND 0x030
  91. #define DINO_IO_STATUS 0x034
  92. #define DINO_IO_CONTROL 0x038
  93. #define DINO_IO_GSC_ERR_RESP 0x040
  94. #define DINO_IO_ERR_INFO 0x044
  95. #define DINO_IO_PCI_ERR_RESP 0x048
  96. #define DINO_IO_FBB_EN 0x05c
  97. #define DINO_IO_ADDR_EN 0x060
  98. #define DINO_PCI_ADDR 0x064
  99. #define DINO_CONFIG_DATA 0x068
  100. #define DINO_IO_DATA 0x06c
  101. #define DINO_MEM_DATA 0x070 /* Dino 3.x only */
  102. #define DINO_GSC2X_CONFIG 0x7b4
  103. #define DINO_GMASK 0x800
  104. #define DINO_PAMR 0x804
  105. #define DINO_PAPR 0x808
  106. #define DINO_DAMODE 0x80c
  107. #define DINO_PCICMD 0x810
  108. #define DINO_PCISTS 0x814
  109. #define DINO_MLTIM 0x81c
  110. #define DINO_BRDG_FEAT 0x820
  111. #define DINO_PCIROR 0x824
  112. #define DINO_PCIWOR 0x828
  113. #define DINO_TLTIM 0x830
  114. #define DINO_IRQS 11 /* bits 0-10 are architected */
  115. #define DINO_IRR_MASK 0x5ff /* only 10 bits are implemented */
  116. #define DINO_MASK_IRQ(x) (1<<(x))
  117. #define PCIINTA 0x001
  118. #define PCIINTB 0x002
  119. #define PCIINTC 0x004
  120. #define PCIINTD 0x008
  121. #define PCIINTE 0x010
  122. #define PCIINTF 0x020
  123. #define GSCEXTINT 0x040
  124. /* #define xxx 0x080 - bit 7 is "default" */
  125. /* #define xxx 0x100 - bit 8 not used */
  126. /* #define xxx 0x200 - bit 9 not used */
  127. #define RS232INT 0x400
  128. struct dino_device
  129. {
  130. struct pci_hba_data hba; /* 'C' inheritance - must be first */
  131. spinlock_t dinosaur_pen;
  132. unsigned long txn_addr; /* EIR addr to generate interrupt */
  133. u32 txn_data; /* EIR data assign to each dino */
  134. u32 imr; /* IRQ's which are enabled */
  135. int global_irq[12]; /* map IMR bit to global irq */
  136. #ifdef DINO_DEBUG
  137. unsigned int dino_irr0; /* save most recent IRQ line stat */
  138. #endif
  139. };
  140. /* Looks nice and keeps the compiler happy */
  141. #define DINO_DEV(d) ((struct dino_device *) d)
  142. /*
  143. * Dino Configuration Space Accessor Functions
  144. */
  145. #define DINO_CFG_TOK(bus,dfn,pos) ((u32) ((bus)<<16 | (dfn)<<8 | (pos)))
  146. /*
  147. * keep the current highest bus count to assist in allocating busses. This
  148. * tries to keep a global bus count total so that when we discover an
  149. * entirely new bus, it can be given a unique bus number.
  150. */
  151. static int dino_current_bus = 0;
  152. static int dino_cfg_read(struct pci_bus *bus, unsigned int devfn, int where,
  153. int size, u32 *val)
  154. {
  155. struct dino_device *d = DINO_DEV(parisc_walk_tree(bus->bridge));
  156. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  157. u32 v = DINO_CFG_TOK(local_bus, devfn, where & ~3);
  158. void __iomem *base_addr = d->hba.base_addr;
  159. unsigned long flags;
  160. spin_lock_irqsave(&d->dinosaur_pen, flags);
  161. /* tell HW which CFG address */
  162. __raw_writel(v, base_addr + DINO_PCI_ADDR);
  163. /* generate cfg read cycle */
  164. if (size == 1) {
  165. *val = readb(base_addr + DINO_CONFIG_DATA + (where & 3));
  166. } else if (size == 2) {
  167. *val = readw(base_addr + DINO_CONFIG_DATA + (where & 2));
  168. } else if (size == 4) {
  169. *val = readl(base_addr + DINO_CONFIG_DATA);
  170. }
  171. spin_unlock_irqrestore(&d->dinosaur_pen, flags);
  172. return 0;
  173. }
  174. /*
  175. * Dino address stepping "feature":
  176. * When address stepping, Dino attempts to drive the bus one cycle too soon
  177. * even though the type of cycle (config vs. MMIO) might be different.
  178. * The read of Ven/Prod ID is harmless and avoids Dino's address stepping.
  179. */
  180. static int dino_cfg_write(struct pci_bus *bus, unsigned int devfn, int where,
  181. int size, u32 val)
  182. {
  183. struct dino_device *d = DINO_DEV(parisc_walk_tree(bus->bridge));
  184. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  185. u32 v = DINO_CFG_TOK(local_bus, devfn, where & ~3);
  186. void __iomem *base_addr = d->hba.base_addr;
  187. unsigned long flags;
  188. spin_lock_irqsave(&d->dinosaur_pen, flags);
  189. /* avoid address stepping feature */
  190. __raw_writel(v & 0xffffff00, base_addr + DINO_PCI_ADDR);
  191. __raw_readl(base_addr + DINO_CONFIG_DATA);
  192. /* tell HW which CFG address */
  193. __raw_writel(v, base_addr + DINO_PCI_ADDR);
  194. /* generate cfg read cycle */
  195. if (size == 1) {
  196. writeb(val, base_addr + DINO_CONFIG_DATA + (where & 3));
  197. } else if (size == 2) {
  198. writew(val, base_addr + DINO_CONFIG_DATA + (where & 2));
  199. } else if (size == 4) {
  200. writel(val, base_addr + DINO_CONFIG_DATA);
  201. }
  202. spin_unlock_irqrestore(&d->dinosaur_pen, flags);
  203. return 0;
  204. }
  205. static struct pci_ops dino_cfg_ops = {
  206. .read = dino_cfg_read,
  207. .write = dino_cfg_write,
  208. };
  209. /*
  210. * Dino "I/O Port" Space Accessor Functions
  211. *
  212. * Many PCI devices don't require use of I/O port space (eg Tulip,
  213. * NCR720) since they export the same registers to both MMIO and
  214. * I/O port space. Performance is going to stink if drivers use
  215. * I/O port instead of MMIO.
  216. */
  217. #define DINO_PORT_IN(type, size, mask) \
  218. static u##size dino_in##size (struct pci_hba_data *d, u16 addr) \
  219. { \
  220. u##size v; \
  221. unsigned long flags; \
  222. spin_lock_irqsave(&(DINO_DEV(d)->dinosaur_pen), flags); \
  223. /* tell HW which IO Port address */ \
  224. __raw_writel((u32) addr, d->base_addr + DINO_PCI_ADDR); \
  225. /* generate I/O PORT read cycle */ \
  226. v = read##type(d->base_addr+DINO_IO_DATA+(addr&mask)); \
  227. spin_unlock_irqrestore(&(DINO_DEV(d)->dinosaur_pen), flags); \
  228. return v; \
  229. }
  230. DINO_PORT_IN(b, 8, 3)
  231. DINO_PORT_IN(w, 16, 2)
  232. DINO_PORT_IN(l, 32, 0)
  233. #define DINO_PORT_OUT(type, size, mask) \
  234. static void dino_out##size (struct pci_hba_data *d, u16 addr, u##size val) \
  235. { \
  236. unsigned long flags; \
  237. spin_lock_irqsave(&(DINO_DEV(d)->dinosaur_pen), flags); \
  238. /* tell HW which IO port address */ \
  239. __raw_writel((u32) addr, d->base_addr + DINO_PCI_ADDR); \
  240. /* generate cfg write cycle */ \
  241. write##type(val, d->base_addr+DINO_IO_DATA+(addr&mask)); \
  242. spin_unlock_irqrestore(&(DINO_DEV(d)->dinosaur_pen), flags); \
  243. }
  244. DINO_PORT_OUT(b, 8, 3)
  245. DINO_PORT_OUT(w, 16, 2)
  246. DINO_PORT_OUT(l, 32, 0)
  247. struct pci_port_ops dino_port_ops = {
  248. .inb = dino_in8,
  249. .inw = dino_in16,
  250. .inl = dino_in32,
  251. .outb = dino_out8,
  252. .outw = dino_out16,
  253. .outl = dino_out32
  254. };
  255. static void dino_disable_irq(unsigned int irq)
  256. {
  257. struct dino_device *dino_dev = irq_desc[irq].handler_data;
  258. int local_irq = gsc_find_local_irq(irq, dino_dev->global_irq, irq);
  259. DBG(KERN_WARNING "%s(0x%p, %d)\n", __FUNCTION__, irq_dev, irq);
  260. /* Clear the matching bit in the IMR register */
  261. dino_dev->imr &= ~(DINO_MASK_IRQ(local_irq));
  262. __raw_writel(dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR);
  263. }
  264. static void dino_enable_irq(unsigned int irq)
  265. {
  266. struct dino_device *dino_dev = irq_desc[irq].handler_data;
  267. int local_irq = gsc_find_local_irq(irq, dino_dev->global_irq, irq);
  268. u32 tmp;
  269. DBG(KERN_WARNING "%s(0x%p, %d)\n", __FUNCTION__, irq_dev, irq);
  270. /*
  271. ** clear pending IRQ bits
  272. **
  273. ** This does NOT change ILR state!
  274. ** See comment below for ILR usage.
  275. */
  276. __raw_readl(dino_dev->hba.base_addr+DINO_IPR);
  277. /* set the matching bit in the IMR register */
  278. dino_dev->imr |= DINO_MASK_IRQ(local_irq); /* used in dino_isr() */
  279. __raw_writel( dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR);
  280. /* Emulate "Level Triggered" Interrupt
  281. ** Basically, a driver is blowing it if the IRQ line is asserted
  282. ** while the IRQ is disabled. But tulip.c seems to do that....
  283. ** Give 'em a kluge award and a nice round of applause!
  284. **
  285. ** The gsc_write will generate an interrupt which invokes dino_isr().
  286. ** dino_isr() will read IPR and find nothing. But then catch this
  287. ** when it also checks ILR.
  288. */
  289. tmp = __raw_readl(dino_dev->hba.base_addr+DINO_ILR);
  290. if (tmp & DINO_MASK_IRQ(local_irq)) {
  291. DBG(KERN_WARNING "%s(): IRQ asserted! (ILR 0x%x)\n",
  292. __FUNCTION__, tmp);
  293. gsc_writel(dino_dev->txn_data, dino_dev->txn_addr);
  294. }
  295. }
  296. static unsigned int dino_startup_irq(unsigned int irq)
  297. {
  298. dino_enable_irq(irq);
  299. return 0;
  300. }
  301. static struct hw_interrupt_type dino_interrupt_type = {
  302. .typename = "GSC-PCI",
  303. .startup = dino_startup_irq,
  304. .shutdown = dino_disable_irq,
  305. .enable = dino_enable_irq,
  306. .disable = dino_disable_irq,
  307. .ack = no_ack_irq,
  308. .end = no_end_irq,
  309. };
  310. /*
  311. * Handle a Processor interrupt generated by Dino.
  312. *
  313. * ilr_loop counter is a kluge to prevent a "stuck" IRQ line from
  314. * wedging the CPU. Could be removed or made optional at some point.
  315. */
  316. static irqreturn_t
  317. dino_isr(int irq, void *intr_dev, struct pt_regs *regs)
  318. {
  319. struct dino_device *dino_dev = intr_dev;
  320. u32 mask;
  321. int ilr_loop = 100;
  322. /* read and acknowledge pending interrupts */
  323. #ifdef DINO_DEBUG
  324. dino_dev->dino_irr0 =
  325. #endif
  326. mask = __raw_readl(dino_dev->hba.base_addr+DINO_IRR0) & DINO_IRR_MASK;
  327. if (mask == 0)
  328. return IRQ_NONE;
  329. ilr_again:
  330. do {
  331. int local_irq = __ffs(mask);
  332. int irq = dino_dev->global_irq[local_irq];
  333. DBG(KERN_DEBUG "%s(%d, %p) mask 0x%x\n",
  334. __FUNCTION__, irq, intr_dev, mask);
  335. __do_IRQ(irq, regs);
  336. mask &= ~(1 << local_irq);
  337. } while (mask);
  338. /* Support for level triggered IRQ lines.
  339. **
  340. ** Dropping this support would make this routine *much* faster.
  341. ** But since PCI requires level triggered IRQ line to share lines...
  342. ** device drivers may assume lines are level triggered (and not
  343. ** edge triggered like EISA/ISA can be).
  344. */
  345. mask = __raw_readl(dino_dev->hba.base_addr+DINO_ILR) & dino_dev->imr;
  346. if (mask) {
  347. if (--ilr_loop > 0)
  348. goto ilr_again;
  349. printk(KERN_ERR "Dino 0x%p: stuck interrupt %d\n",
  350. dino_dev->hba.base_addr, mask);
  351. return IRQ_NONE;
  352. }
  353. return IRQ_HANDLED;
  354. }
  355. static void dino_assign_irq(struct dino_device *dino, int local_irq, int *irqp)
  356. {
  357. int irq = gsc_assign_irq(&dino_interrupt_type, dino);
  358. if (irq == NO_IRQ)
  359. return;
  360. *irqp = irq;
  361. dino->global_irq[local_irq] = irq;
  362. }
  363. static void dino_choose_irq(struct parisc_device *dev, void *ctrl)
  364. {
  365. int irq;
  366. struct dino_device *dino = ctrl;
  367. switch (dev->id.sversion) {
  368. case 0x00084: irq = 8; break; /* PS/2 */
  369. case 0x0008c: irq = 10; break; /* RS232 */
  370. case 0x00096: irq = 8; break; /* PS/2 */
  371. default: return; /* Unknown */
  372. }
  373. dino_assign_irq(dino, irq, &dev->irq);
  374. }
  375. static void __init
  376. dino_bios_init(void)
  377. {
  378. DBG("dino_bios_init\n");
  379. }
  380. /*
  381. * dino_card_setup - Set up the memory space for a Dino in card mode.
  382. * @bus: the bus under this dino
  383. *
  384. * Claim an 8MB chunk of unused IO space and call the generic PCI routines
  385. * to set up the addresses of the devices on this bus.
  386. */
  387. #define _8MB 0x00800000UL
  388. static void __init
  389. dino_card_setup(struct pci_bus *bus, void __iomem *base_addr)
  390. {
  391. int i;
  392. struct dino_device *dino_dev = DINO_DEV(parisc_walk_tree(bus->bridge));
  393. struct resource *res;
  394. char name[128];
  395. int size;
  396. res = &dino_dev->hba.lmmio_space;
  397. res->flags = IORESOURCE_MEM;
  398. size = scnprintf(name, sizeof(name), "Dino LMMIO (%s)",
  399. bus->bridge->bus_id);
  400. res->name = kmalloc(size+1, GFP_KERNEL);
  401. if(res->name)
  402. strcpy((char *)res->name, name);
  403. else
  404. res->name = dino_dev->hba.lmmio_space.name;
  405. if (ccio_allocate_resource(dino_dev->hba.dev, res, _8MB,
  406. F_EXTEND(0xf0000000UL) | _8MB,
  407. F_EXTEND(0xffffffffUL) &~ _8MB, _8MB) < 0) {
  408. struct list_head *ln, *tmp_ln;
  409. printk(KERN_ERR "Dino: cannot attach bus %s\n",
  410. bus->bridge->bus_id);
  411. /* kill the bus, we can't do anything with it */
  412. list_for_each_safe(ln, tmp_ln, &bus->devices) {
  413. struct pci_dev *dev = pci_dev_b(ln);
  414. list_del(&dev->global_list);
  415. list_del(&dev->bus_list);
  416. }
  417. return;
  418. }
  419. bus->resource[1] = res;
  420. bus->resource[0] = &(dino_dev->hba.io_space);
  421. /* Now tell dino what range it has */
  422. for (i = 1; i < 31; i++) {
  423. if (res->start == F_EXTEND(0xf0000000UL | (i * _8MB)))
  424. break;
  425. }
  426. DBG("DINO GSC WRITE i=%d, start=%lx, dino addr = %lx\n",
  427. i, res->start, base_addr + DINO_IO_ADDR_EN);
  428. __raw_writel(1 << i, base_addr + DINO_IO_ADDR_EN);
  429. }
  430. static void __init
  431. dino_card_fixup(struct pci_dev *dev)
  432. {
  433. u32 irq_pin;
  434. /*
  435. ** REVISIT: card-mode PCI-PCI expansion chassis do exist.
  436. ** Not sure they were ever productized.
  437. ** Die here since we'll die later in dino_inb() anyway.
  438. */
  439. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  440. panic("Card-Mode Dino: PCI-PCI Bridge not supported\n");
  441. }
  442. /*
  443. ** Set Latency Timer to 0xff (not a shared bus)
  444. ** Set CACHELINE_SIZE.
  445. */
  446. dino_cfg_write(dev->bus, dev->devfn,
  447. PCI_CACHE_LINE_SIZE, 2, 0xff00 | L1_CACHE_BYTES/4);
  448. /*
  449. ** Program INT_LINE for card-mode devices.
  450. ** The cards are hardwired according to this algorithm.
  451. ** And it doesn't matter if PPB's are present or not since
  452. ** the IRQ lines bypass the PPB.
  453. **
  454. ** "-1" converts INTA-D (1-4) to PCIINTA-D (0-3) range.
  455. ** The additional "-1" adjusts for skewing the IRQ<->slot.
  456. */
  457. dino_cfg_read(dev->bus, dev->devfn, PCI_INTERRUPT_PIN, 1, &irq_pin);
  458. dev->irq = (irq_pin + PCI_SLOT(dev->devfn) - 1) % 4 ;
  459. /* Shouldn't really need to do this but it's in case someone tries
  460. ** to bypass PCI services and look at the card themselves.
  461. */
  462. dino_cfg_write(dev->bus, dev->devfn, PCI_INTERRUPT_LINE, 1, dev->irq);
  463. }
  464. /* The alignment contraints for PCI bridges under dino */
  465. #define DINO_BRIDGE_ALIGN 0x100000
  466. static void __init
  467. dino_fixup_bus(struct pci_bus *bus)
  468. {
  469. struct list_head *ln;
  470. struct pci_dev *dev;
  471. struct dino_device *dino_dev = DINO_DEV(parisc_walk_tree(bus->bridge));
  472. int port_base = HBA_PORT_BASE(dino_dev->hba.hba_num);
  473. DBG(KERN_WARNING "%s(0x%p) bus %d platform_data 0x%p\n",
  474. __FUNCTION__, bus, bus->secondary,
  475. bus->bridge->platform_data);
  476. /* Firmware doesn't set up card-mode dino, so we have to */
  477. if (is_card_dino(&dino_dev->hba.dev->id)) {
  478. dino_card_setup(bus, dino_dev->hba.base_addr);
  479. } else if(bus->parent == NULL) {
  480. /* must have a dino above it, reparent the resources
  481. * into the dino window */
  482. int i;
  483. struct resource *res = &dino_dev->hba.lmmio_space;
  484. bus->resource[0] = &(dino_dev->hba.io_space);
  485. for(i = 0; i < DINO_MAX_LMMIO_RESOURCES; i++) {
  486. if(res[i].flags == 0)
  487. break;
  488. bus->resource[i+1] = &res[i];
  489. }
  490. } else if(bus->self) {
  491. int i;
  492. pci_read_bridge_bases(bus);
  493. for(i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  494. if((bus->self->resource[i].flags &
  495. (IORESOURCE_IO | IORESOURCE_MEM)) == 0)
  496. continue;
  497. if(bus->self->resource[i].flags & IORESOURCE_MEM) {
  498. /* There's a quirk to alignment of
  499. * bridge memory resources: the start
  500. * is the alignment and start-end is
  501. * the size. However, firmware will
  502. * have assigned start and end, so we
  503. * need to take this into account */
  504. bus->self->resource[i].end = bus->self->resource[i].end - bus->self->resource[i].start + DINO_BRIDGE_ALIGN;
  505. bus->self->resource[i].start = DINO_BRIDGE_ALIGN;
  506. }
  507. DBG("DEBUG %s assigning %d [0x%lx,0x%lx]\n",
  508. bus->self->dev.bus_id, i,
  509. bus->self->resource[i].start,
  510. bus->self->resource[i].end);
  511. pci_assign_resource(bus->self, i);
  512. DBG("DEBUG %s after assign %d [0x%lx,0x%lx]\n",
  513. bus->self->dev.bus_id, i,
  514. bus->self->resource[i].start,
  515. bus->self->resource[i].end);
  516. }
  517. }
  518. list_for_each(ln, &bus->devices) {
  519. int i;
  520. dev = pci_dev_b(ln);
  521. if (is_card_dino(&dino_dev->hba.dev->id))
  522. dino_card_fixup(dev);
  523. /*
  524. ** P2PB's only have 2 BARs, no IRQs.
  525. ** I'd like to just ignore them for now.
  526. */
  527. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
  528. continue;
  529. /* Adjust the I/O Port space addresses */
  530. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  531. struct resource *res = &dev->resource[i];
  532. if (res->flags & IORESOURCE_IO) {
  533. res->start |= port_base;
  534. res->end |= port_base;
  535. }
  536. #ifdef __LP64__
  537. /* Sign Extend MMIO addresses */
  538. else if (res->flags & IORESOURCE_MEM) {
  539. res->start |= F_EXTEND(0UL);
  540. res->end |= F_EXTEND(0UL);
  541. }
  542. #endif
  543. }
  544. /* null out the ROM resource if there is one (we don't
  545. * care about an expansion rom on parisc, since it
  546. * usually contains (x86) bios code) */
  547. dev->resource[PCI_ROM_RESOURCE].flags = 0;
  548. if(dev->irq == 255) {
  549. #define DINO_FIX_UNASSIGNED_INTERRUPTS
  550. #ifdef DINO_FIX_UNASSIGNED_INTERRUPTS
  551. /* This code tries to assign an unassigned
  552. * interrupt. Leave it disabled unless you
  553. * *really* know what you're doing since the
  554. * pin<->interrupt line mapping varies by bus
  555. * and machine */
  556. u32 irq_pin;
  557. dino_cfg_read(dev->bus, dev->devfn,
  558. PCI_INTERRUPT_PIN, 1, &irq_pin);
  559. irq_pin = (irq_pin + PCI_SLOT(dev->devfn) - 1) % 4 ;
  560. printk(KERN_WARNING "Device %s has undefined IRQ, "
  561. "setting to %d\n", pci_name(dev), irq_pin);
  562. dino_cfg_write(dev->bus, dev->devfn,
  563. PCI_INTERRUPT_LINE, 1, irq_pin);
  564. dino_assign_irq(dino_dev, irq_pin, &dev->irq);
  565. #else
  566. dev->irq = 65535;
  567. printk(KERN_WARNING "Device %s has unassigned IRQ\n", pci_name(dev));
  568. #endif
  569. } else {
  570. /* Adjust INT_LINE for that busses region */
  571. dino_assign_irq(dino_dev, dev->irq, &dev->irq);
  572. }
  573. }
  574. }
  575. struct pci_bios_ops dino_bios_ops = {
  576. .init = dino_bios_init,
  577. .fixup_bus = dino_fixup_bus
  578. };
  579. /*
  580. * Initialise a DINO controller chip
  581. */
  582. static void __init
  583. dino_card_init(struct dino_device *dino_dev)
  584. {
  585. u32 brdg_feat = 0x00784e05;
  586. __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_GMASK);
  587. __raw_writel(0x00000001, dino_dev->hba.base_addr+DINO_IO_FBB_EN);
  588. __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_ICR);
  589. #if 1
  590. /* REVISIT - should be a runtime check (eg if (CPU_IS_PCX_L) ...) */
  591. /*
  592. ** PCX-L processors don't support XQL like Dino wants it.
  593. ** PCX-L2 ignore XQL signal and it doesn't matter.
  594. */
  595. brdg_feat &= ~0x4; /* UXQL */
  596. #endif
  597. __raw_writel( brdg_feat, dino_dev->hba.base_addr+DINO_BRDG_FEAT);
  598. /*
  599. ** Don't enable address decoding until we know which I/O range
  600. ** currently is available from the host. Only affects MMIO
  601. ** and not I/O port space.
  602. */
  603. __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_IO_ADDR_EN);
  604. __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_DAMODE);
  605. __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIROR);
  606. __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIWOR);
  607. __raw_writel(0x00000040, dino_dev->hba.base_addr+DINO_MLTIM);
  608. __raw_writel(0x00000080, dino_dev->hba.base_addr+DINO_IO_CONTROL);
  609. __raw_writel(0x0000008c, dino_dev->hba.base_addr+DINO_TLTIM);
  610. /* Disable PAMR before writing PAPR */
  611. __raw_writel(0x0000007e, dino_dev->hba.base_addr+DINO_PAMR);
  612. __raw_writel(0x0000007f, dino_dev->hba.base_addr+DINO_PAPR);
  613. __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_PAMR);
  614. /*
  615. ** Dino ERS encourages enabling FBB (0x6f).
  616. ** We can't until we know *all* devices below us can support it.
  617. ** (Something in device configuration header tells us).
  618. */
  619. __raw_writel(0x0000004f, dino_dev->hba.base_addr+DINO_PCICMD);
  620. /* Somewhere, the PCI spec says give devices 1 second
  621. ** to recover from the #RESET being de-asserted.
  622. ** Experience shows most devices only need 10ms.
  623. ** This short-cut speeds up booting significantly.
  624. */
  625. mdelay(pci_post_reset_delay);
  626. }
  627. static int __init
  628. dino_bridge_init(struct dino_device *dino_dev, const char *name)
  629. {
  630. unsigned long io_addr;
  631. int result, i, count=0;
  632. struct resource *res, *prevres = NULL;
  633. /*
  634. * Decoding IO_ADDR_EN only works for Built-in Dino
  635. * since PDC has already initialized this.
  636. */
  637. io_addr = __raw_readl(dino_dev->hba.base_addr + DINO_IO_ADDR_EN);
  638. if (io_addr == 0) {
  639. printk(KERN_WARNING "%s: No PCI devices enabled.\n", name);
  640. return -ENODEV;
  641. }
  642. res = &dino_dev->hba.lmmio_space;
  643. for (i = 0; i < 32; i++) {
  644. unsigned long start, end;
  645. if((io_addr & (1 << i)) == 0)
  646. continue;
  647. start = (unsigned long)(signed int)(0xf0000000 | (i << 23));
  648. end = start + 8 * 1024 * 1024 - 1;
  649. DBG("DINO RANGE %d is at 0x%lx-0x%lx\n", count,
  650. start, end);
  651. if(prevres && prevres->end + 1 == start) {
  652. prevres->end = end;
  653. } else {
  654. if(count >= DINO_MAX_LMMIO_RESOURCES) {
  655. printk(KERN_ERR "%s is out of resource windows for range %d (0x%lx-0x%lx)\n", name, count, start, end);
  656. break;
  657. }
  658. prevres = res;
  659. res->start = start;
  660. res->end = end;
  661. res->flags = IORESOURCE_MEM;
  662. res->name = kmalloc(64, GFP_KERNEL);
  663. if(res->name)
  664. snprintf((char *)res->name, 64, "%s LMMIO %d",
  665. name, count);
  666. res++;
  667. count++;
  668. }
  669. }
  670. res = &dino_dev->hba.lmmio_space;
  671. for(i = 0; i < DINO_MAX_LMMIO_RESOURCES; i++) {
  672. if(res[i].flags == 0)
  673. break;
  674. result = ccio_request_resource(dino_dev->hba.dev, &res[i]);
  675. if (result < 0) {
  676. printk(KERN_ERR "%s: failed to claim PCI Bus address space %d (0x%lx-0x%lx)!\n", name, i, res[i].start, res[i].end);
  677. return result;
  678. }
  679. }
  680. return 0;
  681. }
  682. static int __init dino_common_init(struct parisc_device *dev,
  683. struct dino_device *dino_dev, const char *name)
  684. {
  685. int status;
  686. u32 eim;
  687. struct gsc_irq gsc_irq;
  688. struct resource *res;
  689. pcibios_register_hba(&dino_dev->hba);
  690. pci_bios = &dino_bios_ops; /* used by pci_scan_bus() */
  691. pci_port = &dino_port_ops;
  692. /*
  693. ** Note: SMP systems can make use of IRR1/IAR1 registers
  694. ** But it won't buy much performance except in very
  695. ** specific applications/configurations. Note Dino
  696. ** still only has 11 IRQ input lines - just map some of them
  697. ** to a different processor.
  698. */
  699. dev->irq = gsc_alloc_irq(&gsc_irq);
  700. dino_dev->txn_addr = gsc_irq.txn_addr;
  701. dino_dev->txn_data = gsc_irq.txn_data;
  702. eim = ((u32) gsc_irq.txn_addr) | gsc_irq.txn_data;
  703. /*
  704. ** Dino needs a PA "IRQ" to get a processor's attention.
  705. ** arch/parisc/kernel/irq.c returns an EIRR bit.
  706. */
  707. if (dev->irq < 0) {
  708. printk(KERN_WARNING "%s: gsc_alloc_irq() failed\n", name);
  709. return 1;
  710. }
  711. status = request_irq(dev->irq, dino_isr, 0, name, dino_dev);
  712. if (status) {
  713. printk(KERN_WARNING "%s: request_irq() failed with %d\n",
  714. name, status);
  715. return 1;
  716. }
  717. /* Support the serial port which is sometimes attached on built-in
  718. * Dino / Cujo chips.
  719. */
  720. gsc_fixup_irqs(dev, dino_dev, dino_choose_irq);
  721. /*
  722. ** This enables DINO to generate interrupts when it sees
  723. ** any of its inputs *change*. Just asserting an IRQ
  724. ** before it's enabled (ie unmasked) isn't good enough.
  725. */
  726. __raw_writel(eim, dino_dev->hba.base_addr+DINO_IAR0);
  727. /*
  728. ** Some platforms don't clear Dino's IRR0 register at boot time.
  729. ** Reading will clear it now.
  730. */
  731. __raw_readl(dino_dev->hba.base_addr+DINO_IRR0);
  732. /* allocate I/O Port resource region */
  733. res = &dino_dev->hba.io_space;
  734. if (dev->id.hversion == 0x680 || is_card_dino(&dev->id)) {
  735. res->name = "Dino I/O Port";
  736. } else {
  737. res->name = "Cujo I/O Port";
  738. }
  739. res->start = HBA_PORT_BASE(dino_dev->hba.hba_num);
  740. res->end = res->start + (HBA_PORT_SPACE_SIZE - 1);
  741. res->flags = IORESOURCE_IO; /* do not mark it busy ! */
  742. if (request_resource(&ioport_resource, res) < 0) {
  743. printk(KERN_ERR "%s: request I/O Port region failed "
  744. "0x%lx/%lx (hpa 0x%p)\n",
  745. name, res->start, res->end, dino_dev->hba.base_addr);
  746. return 1;
  747. }
  748. return 0;
  749. }
  750. #define CUJO_RAVEN_ADDR F_EXTEND(0xf1000000UL)
  751. #define CUJO_FIREHAWK_ADDR F_EXTEND(0xf1604000UL)
  752. #define CUJO_RAVEN_BADPAGE 0x01003000UL
  753. #define CUJO_FIREHAWK_BADPAGE 0x01607000UL
  754. static const char *dino_vers[] = {
  755. "2.0",
  756. "2.1",
  757. "3.0",
  758. "3.1"
  759. };
  760. static const char *cujo_vers[] = {
  761. "1.0",
  762. "2.0"
  763. };
  764. void ccio_cujo20_fixup(struct parisc_device *dev, u32 iovp);
  765. /*
  766. ** Determine if dino should claim this chip (return 0) or not (return 1).
  767. ** If so, initialize the chip appropriately (card-mode vs bridge mode).
  768. ** Much of the initialization is common though.
  769. */
  770. static int __init
  771. dino_driver_callback(struct parisc_device *dev)
  772. {
  773. struct dino_device *dino_dev; // Dino specific control struct
  774. const char *version = "unknown";
  775. char *name;
  776. int is_cujo = 0;
  777. struct pci_bus *bus;
  778. name = "Dino";
  779. if (is_card_dino(&dev->id)) {
  780. version = "3.x (card mode)";
  781. } else {
  782. if(dev->id.hversion == 0x680) {
  783. if (dev->id.hversion_rev < 4) {
  784. version = dino_vers[dev->id.hversion_rev];
  785. }
  786. } else {
  787. name = "Cujo";
  788. is_cujo = 1;
  789. if (dev->id.hversion_rev < 2) {
  790. version = cujo_vers[dev->id.hversion_rev];
  791. }
  792. }
  793. }
  794. printk("%s version %s found at 0x%lx\n", name, version, dev->hpa);
  795. if (!request_mem_region(dev->hpa, PAGE_SIZE, name)) {
  796. printk(KERN_ERR "DINO: Hey! Someone took my MMIO space (0x%ld)!\n",
  797. dev->hpa);
  798. return 1;
  799. }
  800. /* Check for bugs */
  801. if (is_cujo && dev->id.hversion_rev == 1) {
  802. #ifdef CONFIG_IOMMU_CCIO
  803. printk(KERN_WARNING "Enabling Cujo 2.0 bug workaround\n");
  804. if (dev->hpa == (unsigned long)CUJO_RAVEN_ADDR) {
  805. ccio_cujo20_fixup(dev, CUJO_RAVEN_BADPAGE);
  806. } else if (dev->hpa == (unsigned long)CUJO_FIREHAWK_ADDR) {
  807. ccio_cujo20_fixup(dev, CUJO_FIREHAWK_BADPAGE);
  808. } else {
  809. printk("Don't recognise Cujo at address 0x%lx, not enabling workaround\n", dev->hpa);
  810. }
  811. #endif
  812. } else if (!is_cujo && !is_card_dino(&dev->id) &&
  813. dev->id.hversion_rev < 3) {
  814. printk(KERN_WARNING
  815. "The GSCtoPCI (Dino hrev %d) bus converter found may exhibit\n"
  816. "data corruption. See Service Note Numbers: A4190A-01, A4191A-01.\n"
  817. "Systems shipped after Aug 20, 1997 will not exhibit this problem.\n"
  818. "Models affected: C180, C160, C160L, B160L, and B132L workstations.\n\n",
  819. dev->id.hversion_rev);
  820. /* REVISIT: why are C200/C240 listed in the README table but not
  821. ** "Models affected"? Could be an omission in the original literature.
  822. */
  823. }
  824. dino_dev = kmalloc(sizeof(struct dino_device), GFP_KERNEL);
  825. if (!dino_dev) {
  826. printk("dino_init_chip - couldn't alloc dino_device\n");
  827. return 1;
  828. }
  829. memset(dino_dev, 0, sizeof(struct dino_device));
  830. dino_dev->hba.dev = dev;
  831. dino_dev->hba.base_addr = ioremap(dev->hpa, 4096); /* faster access */
  832. dino_dev->hba.lmmio_space_offset = 0; /* CPU addrs == bus addrs */
  833. spin_lock_init(&dino_dev->dinosaur_pen);
  834. dino_dev->hba.iommu = ccio_get_iommu(dev);
  835. if (is_card_dino(&dev->id)) {
  836. dino_card_init(dino_dev);
  837. } else {
  838. dino_bridge_init(dino_dev, name);
  839. }
  840. if (dino_common_init(dev, dino_dev, name))
  841. return 1;
  842. dev->dev.platform_data = dino_dev;
  843. /*
  844. ** It's not used to avoid chicken/egg problems
  845. ** with configuration accessor functions.
  846. */
  847. bus = pci_scan_bus_parented(&dev->dev, dino_current_bus,
  848. &dino_cfg_ops, NULL);
  849. if(bus) {
  850. pci_bus_add_devices(bus);
  851. /* This code *depends* on scanning being single threaded
  852. * if it isn't, this global bus number count will fail
  853. */
  854. dino_current_bus = bus->subordinate + 1;
  855. pci_bus_assign_resources(bus);
  856. } else {
  857. printk(KERN_ERR "ERROR: failed to scan PCI bus on %s (probably duplicate bus number %d)\n", dev->dev.bus_id, dino_current_bus);
  858. /* increment the bus number in case of duplicates */
  859. dino_current_bus++;
  860. }
  861. dino_dev->hba.hba_bus = bus;
  862. return 0;
  863. }
  864. /*
  865. * Normally, we would just test sversion. But the Elroy PCI adapter has
  866. * the same sversion as Dino, so we have to check hversion as well.
  867. * Unfortunately, the J2240 PDC reports the wrong hversion for the first
  868. * Dino, so we have to test for Dino, Cujo and Dino-in-a-J2240.
  869. * For card-mode Dino, most machines report an sversion of 9D. But 715
  870. * and 725 firmware misreport it as 0x08080 for no adequately explained
  871. * reason.
  872. */
  873. static struct parisc_device_id dino_tbl[] = {
  874. { HPHW_A_DMA, HVERSION_REV_ANY_ID, 0x004, 0x0009D },/* Card-mode Dino */
  875. { HPHW_A_DMA, HVERSION_REV_ANY_ID, HVERSION_ANY_ID, 0x08080 }, /* XXX */
  876. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x680, 0xa }, /* Bridge-mode Dino */
  877. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x682, 0xa }, /* Bridge-mode Cujo */
  878. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x05d, 0xa }, /* Dino in a J2240 */
  879. { 0, }
  880. };
  881. static struct parisc_driver dino_driver = {
  882. .name = "Dino",
  883. .id_table = dino_tbl,
  884. .probe = dino_driver_callback,
  885. };
  886. /*
  887. * One time initialization to let the world know Dino is here.
  888. * This is the only routine which is NOT static.
  889. * Must be called exactly once before pci_init().
  890. */
  891. int __init dino_init(void)
  892. {
  893. register_parisc_driver(&dino_driver);
  894. return 0;
  895. }