uli526x.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749
  1. /*
  2. This program is free software; you can redistribute it and/or
  3. modify it under the terms of the GNU General Public License
  4. as published by the Free Software Foundation; either version 2
  5. of the License, or (at your option) any later version.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. GNU General Public License for more details.
  10. */
  11. #define DRV_NAME "uli526x"
  12. #define DRV_VERSION "0.9.3"
  13. #define DRV_RELDATE "2005-7-29"
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/string.h>
  17. #include <linux/timer.h>
  18. #include <linux/errno.h>
  19. #include <linux/ioport.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/delay.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/dma-mapping.h>
  31. #include <asm/processor.h>
  32. #include <asm/bitops.h>
  33. #include <asm/io.h>
  34. #include <asm/dma.h>
  35. #include <asm/uaccess.h>
  36. /* Board/System/Debug information/definition ---------------- */
  37. #define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
  38. #define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
  39. #define ULI526X_IO_SIZE 0x100
  40. #define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
  41. #define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
  42. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  43. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  44. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  45. #define TX_BUF_ALLOC 0x600
  46. #define RX_ALLOC_SIZE 0x620
  47. #define ULI526X_RESET 1
  48. #define CR0_DEFAULT 0
  49. #define CR6_DEFAULT 0x22200000
  50. #define CR7_DEFAULT 0x180c1
  51. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  52. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  53. #define MAX_PACKET_SIZE 1514
  54. #define ULI5261_MAX_MULTICAST 14
  55. #define RX_COPY_SIZE 100
  56. #define MAX_CHECK_PACKET 0x8000
  57. #define ULI526X_10MHF 0
  58. #define ULI526X_100MHF 1
  59. #define ULI526X_10MFD 4
  60. #define ULI526X_100MFD 5
  61. #define ULI526X_AUTO 8
  62. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  63. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  64. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  65. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  66. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  67. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  68. #define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  69. #define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
  70. #define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
  71. #define ULI526X_DBUG(dbug_now, msg, value) if (uli526x_debug || (dbug_now)) printk(KERN_ERR DRV_NAME ": %s %lx\n", (msg), (long) (value))
  72. #define SHOW_MEDIA_TYPE(mode) printk(KERN_ERR DRV_NAME ": Change Speed to %sMhz %s duplex\n",mode & 1 ?"100":"10", mode & 4 ? "full":"half");
  73. /* CR9 definition: SROM/MII */
  74. #define CR9_SROM_READ 0x4800
  75. #define CR9_SRCS 0x1
  76. #define CR9_SRCLK 0x2
  77. #define CR9_CRDOUT 0x8
  78. #define SROM_DATA_0 0x0
  79. #define SROM_DATA_1 0x4
  80. #define PHY_DATA_1 0x20000
  81. #define PHY_DATA_0 0x00000
  82. #define MDCLKH 0x10000
  83. #define PHY_POWER_DOWN 0x800
  84. #define SROM_V41_CODE 0x14
  85. #define SROM_CLK_WRITE(data, ioaddr) \
  86. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  87. udelay(5); \
  88. outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr); \
  89. udelay(5); \
  90. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  91. udelay(5);
  92. /* Structure/enum declaration ------------------------------- */
  93. struct tx_desc {
  94. u32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  95. char *tx_buf_ptr; /* Data for us */
  96. struct tx_desc *next_tx_desc;
  97. } __attribute__(( aligned(32) ));
  98. struct rx_desc {
  99. u32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  100. struct sk_buff *rx_skb_ptr; /* Data for us */
  101. struct rx_desc *next_rx_desc;
  102. } __attribute__(( aligned(32) ));
  103. struct uli526x_board_info {
  104. u32 chip_id; /* Chip vendor/Device ID */
  105. struct net_device *next_dev; /* next device */
  106. struct pci_dev *pdev; /* PCI device */
  107. spinlock_t lock;
  108. long ioaddr; /* I/O base address */
  109. u32 cr0_data;
  110. u32 cr5_data;
  111. u32 cr6_data;
  112. u32 cr7_data;
  113. u32 cr15_data;
  114. /* pointer for memory physical address */
  115. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  116. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  117. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  118. dma_addr_t first_tx_desc_dma;
  119. dma_addr_t first_rx_desc_dma;
  120. /* descriptor pointer */
  121. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  122. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  123. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  124. struct tx_desc *first_tx_desc;
  125. struct tx_desc *tx_insert_ptr;
  126. struct tx_desc *tx_remove_ptr;
  127. struct rx_desc *first_rx_desc;
  128. struct rx_desc *rx_insert_ptr;
  129. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  130. unsigned long tx_packet_cnt; /* transmitted packet count */
  131. unsigned long rx_avail_cnt; /* available rx descriptor count */
  132. unsigned long interval_rx_cnt; /* rx packet count a callback time */
  133. u16 dbug_cnt;
  134. u16 NIC_capability; /* NIC media capability */
  135. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  136. u8 media_mode; /* user specify media mode */
  137. u8 op_mode; /* real work media mode */
  138. u8 phy_addr;
  139. u8 link_failed; /* Ever link failed */
  140. u8 wait_reset; /* Hardware failed, need to reset */
  141. struct timer_list timer;
  142. /* System defined statistic counter */
  143. struct net_device_stats stats;
  144. /* Driver defined statistic counter */
  145. unsigned long tx_fifo_underrun;
  146. unsigned long tx_loss_carrier;
  147. unsigned long tx_no_carrier;
  148. unsigned long tx_late_collision;
  149. unsigned long tx_excessive_collision;
  150. unsigned long tx_jabber_timeout;
  151. unsigned long reset_count;
  152. unsigned long reset_cr8;
  153. unsigned long reset_fatal;
  154. unsigned long reset_TXtimeout;
  155. /* NIC SROM data */
  156. unsigned char srom[128];
  157. u8 init;
  158. };
  159. enum uli526x_offsets {
  160. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  161. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  162. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  163. DCR15 = 0x78
  164. };
  165. enum uli526x_CR6_bits {
  166. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  167. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  168. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  169. };
  170. /* Global variable declaration ----------------------------- */
  171. static int __devinitdata printed_version;
  172. static char version[] __devinitdata =
  173. KERN_INFO DRV_NAME ": ULi M5261/M5263 net driver, version "
  174. DRV_VERSION " (" DRV_RELDATE ")\n";
  175. static int uli526x_debug;
  176. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  177. static u32 uli526x_cr6_user_set;
  178. /* For module input parameter */
  179. static int debug;
  180. static u32 cr6set;
  181. static unsigned char mode = 8;
  182. /* function declaration ------------------------------------- */
  183. static int uli526x_open(struct net_device *);
  184. static int uli526x_start_xmit(struct sk_buff *, struct net_device *);
  185. static int uli526x_stop(struct net_device *);
  186. static struct net_device_stats * uli526x_get_stats(struct net_device *);
  187. static void uli526x_set_filter_mode(struct net_device *);
  188. static struct ethtool_ops netdev_ethtool_ops;
  189. static u16 read_srom_word(long, int);
  190. static irqreturn_t uli526x_interrupt(int, void *, struct pt_regs *);
  191. static void uli526x_descriptor_init(struct uli526x_board_info *, unsigned long);
  192. static void allocate_rx_buffer(struct uli526x_board_info *);
  193. static void update_cr6(u32, unsigned long);
  194. static void send_filter_frame(struct net_device *, int);
  195. static u16 phy_read(unsigned long, u8, u8, u32);
  196. static u16 phy_readby_cr10(unsigned long, u8, u8);
  197. static void phy_write(unsigned long, u8, u8, u16, u32);
  198. static void phy_writeby_cr10(unsigned long, u8, u8, u16);
  199. static void phy_write_1bit(unsigned long, u32, u32);
  200. static u16 phy_read_1bit(unsigned long, u32);
  201. static u8 uli526x_sense_speed(struct uli526x_board_info *);
  202. static void uli526x_process_mode(struct uli526x_board_info *);
  203. static void uli526x_timer(unsigned long);
  204. static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
  205. static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
  206. static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
  207. static void uli526x_dynamic_reset(struct net_device *);
  208. static void uli526x_free_rxbuffer(struct uli526x_board_info *);
  209. static void uli526x_init(struct net_device *);
  210. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  211. /* ULI526X network board routine ---------------------------- */
  212. /*
  213. * Search ULI526X board, allocate space and register it
  214. */
  215. static int __devinit uli526x_init_one (struct pci_dev *pdev,
  216. const struct pci_device_id *ent)
  217. {
  218. struct uli526x_board_info *db; /* board information structure */
  219. struct net_device *dev;
  220. int i, err;
  221. ULI526X_DBUG(0, "uli526x_init_one()", 0);
  222. if (!printed_version++)
  223. printk(version);
  224. /* Init network device */
  225. dev = alloc_etherdev(sizeof(*db));
  226. if (dev == NULL)
  227. return -ENOMEM;
  228. SET_MODULE_OWNER(dev);
  229. SET_NETDEV_DEV(dev, &pdev->dev);
  230. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  231. printk(KERN_WARNING DRV_NAME ": 32-bit PCI DMA not available.\n");
  232. err = -ENODEV;
  233. goto err_out_free;
  234. }
  235. /* Enable Master/IO access, Disable memory access */
  236. err = pci_enable_device(pdev);
  237. if (err)
  238. goto err_out_free;
  239. if (!pci_resource_start(pdev, 0)) {
  240. printk(KERN_ERR DRV_NAME ": I/O base is zero\n");
  241. err = -ENODEV;
  242. goto err_out_disable;
  243. }
  244. if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
  245. printk(KERN_ERR DRV_NAME ": Allocated I/O size too small\n");
  246. err = -ENODEV;
  247. goto err_out_disable;
  248. }
  249. if (pci_request_regions(pdev, DRV_NAME)) {
  250. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  251. err = -ENODEV;
  252. goto err_out_disable;
  253. }
  254. /* Init system & device */
  255. db = netdev_priv(dev);
  256. /* Allocate Tx/Rx descriptor memory */
  257. db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
  258. if(db->desc_pool_ptr == NULL)
  259. {
  260. err = -ENOMEM;
  261. goto err_out_nomem;
  262. }
  263. db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
  264. if(db->buf_pool_ptr == NULL)
  265. {
  266. err = -ENOMEM;
  267. goto err_out_nomem;
  268. }
  269. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  270. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  271. db->buf_pool_start = db->buf_pool_ptr;
  272. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  273. db->chip_id = ent->driver_data;
  274. db->ioaddr = pci_resource_start(pdev, 0);
  275. db->pdev = pdev;
  276. db->init = 1;
  277. dev->base_addr = db->ioaddr;
  278. dev->irq = pdev->irq;
  279. pci_set_drvdata(pdev, dev);
  280. /* Register some necessary functions */
  281. dev->open = &uli526x_open;
  282. dev->hard_start_xmit = &uli526x_start_xmit;
  283. dev->stop = &uli526x_stop;
  284. dev->get_stats = &uli526x_get_stats;
  285. dev->set_multicast_list = &uli526x_set_filter_mode;
  286. dev->ethtool_ops = &netdev_ethtool_ops;
  287. spin_lock_init(&db->lock);
  288. /* read 64 word srom data */
  289. for (i = 0; i < 64; i++)
  290. ((u16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr, i));
  291. /* Set Node address */
  292. if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
  293. {
  294. outl(0x10000, db->ioaddr + DCR0); //Diagnosis mode
  295. outl(0x1c0, db->ioaddr + DCR13); //Reset dianostic pointer port
  296. outl(0, db->ioaddr + DCR14); //Clear reset port
  297. outl(0x10, db->ioaddr + DCR14); //Reset ID Table pointer
  298. outl(0, db->ioaddr + DCR14); //Clear reset port
  299. outl(0, db->ioaddr + DCR13); //Clear CR13
  300. outl(0x1b0, db->ioaddr + DCR13); //Select ID Table access port
  301. //Read MAC address from CR14
  302. for (i = 0; i < 6; i++)
  303. dev->dev_addr[i] = inl(db->ioaddr + DCR14);
  304. //Read end
  305. outl(0, db->ioaddr + DCR13); //Clear CR13
  306. outl(0, db->ioaddr + DCR0); //Clear CR0
  307. udelay(10);
  308. }
  309. else /*Exist SROM*/
  310. {
  311. for (i = 0; i < 6; i++)
  312. dev->dev_addr[i] = db->srom[20 + i];
  313. }
  314. err = register_netdev (dev);
  315. if (err)
  316. goto err_out_res;
  317. printk(KERN_INFO "%s: ULi M%04lx at pci%s,",dev->name,ent->driver_data >> 16,pci_name(pdev));
  318. for (i = 0; i < 6; i++)
  319. printk("%c%02x", i ? ':' : ' ', dev->dev_addr[i]);
  320. printk(", irq %d.\n", dev->irq);
  321. pci_set_master(pdev);
  322. return 0;
  323. err_out_res:
  324. pci_release_regions(pdev);
  325. err_out_nomem:
  326. if(db->desc_pool_ptr)
  327. pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  328. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  329. if(db->buf_pool_ptr != NULL)
  330. pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  331. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  332. err_out_disable:
  333. pci_disable_device(pdev);
  334. err_out_free:
  335. pci_set_drvdata(pdev, NULL);
  336. free_netdev(dev);
  337. return err;
  338. }
  339. static void __devexit uli526x_remove_one (struct pci_dev *pdev)
  340. {
  341. struct net_device *dev = pci_get_drvdata(pdev);
  342. struct uli526x_board_info *db = netdev_priv(dev);
  343. ULI526X_DBUG(0, "uli526x_remove_one()", 0);
  344. pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
  345. DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
  346. db->desc_pool_dma_ptr);
  347. pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  348. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  349. unregister_netdev(dev);
  350. pci_release_regions(pdev);
  351. free_netdev(dev); /* free board information */
  352. pci_set_drvdata(pdev, NULL);
  353. pci_disable_device(pdev);
  354. ULI526X_DBUG(0, "uli526x_remove_one() exit", 0);
  355. }
  356. /*
  357. * Open the interface.
  358. * The interface is opened whenever "ifconfig" activates it.
  359. */
  360. static int uli526x_open(struct net_device *dev)
  361. {
  362. int ret;
  363. struct uli526x_board_info *db = netdev_priv(dev);
  364. ULI526X_DBUG(0, "uli526x_open", 0);
  365. ret = request_irq(dev->irq, &uli526x_interrupt, SA_SHIRQ, dev->name, dev);
  366. if (ret)
  367. return ret;
  368. /* system variable init */
  369. db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
  370. db->tx_packet_cnt = 0;
  371. db->rx_avail_cnt = 0;
  372. db->link_failed = 1;
  373. netif_carrier_off(dev);
  374. db->wait_reset = 0;
  375. db->NIC_capability = 0xf; /* All capability*/
  376. db->PHY_reg4 = 0x1e0;
  377. /* CR6 operation mode decision */
  378. db->cr6_data |= ULI526X_TXTH_256;
  379. db->cr0_data = CR0_DEFAULT;
  380. /* Initialize ULI526X board */
  381. uli526x_init(dev);
  382. /* Active System Interface */
  383. netif_wake_queue(dev);
  384. /* set and active a timer process */
  385. init_timer(&db->timer);
  386. db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
  387. db->timer.data = (unsigned long)dev;
  388. db->timer.function = &uli526x_timer;
  389. add_timer(&db->timer);
  390. return 0;
  391. }
  392. /* Initialize ULI526X board
  393. * Reset ULI526X board
  394. * Initialize TX/Rx descriptor chain structure
  395. * Send the set-up frame
  396. * Enable Tx/Rx machine
  397. */
  398. static void uli526x_init(struct net_device *dev)
  399. {
  400. struct uli526x_board_info *db = netdev_priv(dev);
  401. unsigned long ioaddr = db->ioaddr;
  402. u8 phy_tmp;
  403. u16 phy_value;
  404. u16 phy_reg_reset;
  405. ULI526X_DBUG(0, "uli526x_init()", 0);
  406. /* Reset M526x MAC controller */
  407. outl(ULI526X_RESET, ioaddr + DCR0); /* RESET MAC */
  408. udelay(100);
  409. outl(db->cr0_data, ioaddr + DCR0);
  410. udelay(5);
  411. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  412. db->phy_addr = 1;
  413. for(phy_tmp=0;phy_tmp<32;phy_tmp++)
  414. {
  415. phy_value=phy_read(db->ioaddr,phy_tmp,3,db->chip_id);//peer add
  416. if(phy_value != 0xffff&&phy_value!=0)
  417. {
  418. db->phy_addr = phy_tmp;
  419. break;
  420. }
  421. }
  422. if(phy_tmp == 32)
  423. printk(KERN_WARNING "Can not find the phy address!!!");
  424. /* Parser SROM and media mode */
  425. db->media_mode = uli526x_media_mode;
  426. /* Phyxcer capability setting */
  427. phy_reg_reset = phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id);
  428. phy_reg_reset = (phy_reg_reset | 0x8000);
  429. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg_reset, db->chip_id);
  430. udelay(500);
  431. /* Process Phyxcer Media Mode */
  432. uli526x_set_phyxcer(db);
  433. /* Media Mode Process */
  434. if ( !(db->media_mode & ULI526X_AUTO) )
  435. db->op_mode = db->media_mode; /* Force Mode */
  436. /* Initialize Transmit/Receive decriptor and CR3/4 */
  437. uli526x_descriptor_init(db, ioaddr);
  438. /* Init CR6 to program M526X operation */
  439. update_cr6(db->cr6_data, ioaddr);
  440. /* Send setup frame */
  441. send_filter_frame(dev, dev->mc_count); /* M5261/M5263 */
  442. /* Init CR7, interrupt active bit */
  443. db->cr7_data = CR7_DEFAULT;
  444. outl(db->cr7_data, ioaddr + DCR7);
  445. /* Init CR15, Tx jabber and Rx watchdog timer */
  446. outl(db->cr15_data, ioaddr + DCR15);
  447. /* Enable ULI526X Tx/Rx function */
  448. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  449. update_cr6(db->cr6_data, ioaddr);
  450. }
  451. /*
  452. * Hardware start transmission.
  453. * Send a packet to media from the upper layer.
  454. */
  455. static int uli526x_start_xmit(struct sk_buff *skb, struct net_device *dev)
  456. {
  457. struct uli526x_board_info *db = netdev_priv(dev);
  458. struct tx_desc *txptr;
  459. unsigned long flags;
  460. ULI526X_DBUG(0, "uli526x_start_xmit", 0);
  461. /* Resource flag check */
  462. netif_stop_queue(dev);
  463. /* Too large packet check */
  464. if (skb->len > MAX_PACKET_SIZE) {
  465. printk(KERN_ERR DRV_NAME ": big packet = %d\n", (u16)skb->len);
  466. dev_kfree_skb(skb);
  467. return 0;
  468. }
  469. spin_lock_irqsave(&db->lock, flags);
  470. /* No Tx resource check, it never happen nromally */
  471. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  472. spin_unlock_irqrestore(&db->lock, flags);
  473. printk(KERN_ERR DRV_NAME ": No Tx resource %ld\n", db->tx_packet_cnt);
  474. return 1;
  475. }
  476. /* Disable NIC interrupt */
  477. outl(0, dev->base_addr + DCR7);
  478. /* transmit this packet */
  479. txptr = db->tx_insert_ptr;
  480. memcpy(txptr->tx_buf_ptr, skb->data, skb->len);
  481. txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
  482. /* Point to next transmit free descriptor */
  483. db->tx_insert_ptr = txptr->next_tx_desc;
  484. /* Transmit Packet Process */
  485. if ( (db->tx_packet_cnt < TX_DESC_CNT) ) {
  486. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  487. db->tx_packet_cnt++; /* Ready to send */
  488. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  489. dev->trans_start = jiffies; /* saved time stamp */
  490. }
  491. /* Tx resource check */
  492. if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
  493. netif_wake_queue(dev);
  494. /* Restore CR7 to enable interrupt */
  495. spin_unlock_irqrestore(&db->lock, flags);
  496. outl(db->cr7_data, dev->base_addr + DCR7);
  497. /* free this SKB */
  498. dev_kfree_skb(skb);
  499. return 0;
  500. }
  501. /*
  502. * Stop the interface.
  503. * The interface is stopped when it is brought.
  504. */
  505. static int uli526x_stop(struct net_device *dev)
  506. {
  507. struct uli526x_board_info *db = netdev_priv(dev);
  508. unsigned long ioaddr = dev->base_addr;
  509. ULI526X_DBUG(0, "uli526x_stop", 0);
  510. /* disable system */
  511. netif_stop_queue(dev);
  512. /* deleted timer */
  513. del_timer_sync(&db->timer);
  514. /* Reset & stop ULI526X board */
  515. outl(ULI526X_RESET, ioaddr + DCR0);
  516. udelay(5);
  517. phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
  518. /* free interrupt */
  519. free_irq(dev->irq, dev);
  520. /* free allocated rx buffer */
  521. uli526x_free_rxbuffer(db);
  522. #if 0
  523. /* show statistic counter */
  524. printk(DRV_NAME ": FU:%lx EC:%lx LC:%lx NC:%lx LOC:%lx TXJT:%lx RESET:%lx RCR8:%lx FAL:%lx TT:%lx\n",
  525. db->tx_fifo_underrun, db->tx_excessive_collision,
  526. db->tx_late_collision, db->tx_no_carrier, db->tx_loss_carrier,
  527. db->tx_jabber_timeout, db->reset_count, db->reset_cr8,
  528. db->reset_fatal, db->reset_TXtimeout);
  529. #endif
  530. return 0;
  531. }
  532. /*
  533. * M5261/M5263 insterrupt handler
  534. * receive the packet to upper layer, free the transmitted packet
  535. */
  536. static irqreturn_t uli526x_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  537. {
  538. struct net_device *dev = dev_id;
  539. struct uli526x_board_info *db = netdev_priv(dev);
  540. unsigned long ioaddr = dev->base_addr;
  541. unsigned long flags;
  542. if (!dev) {
  543. ULI526X_DBUG(1, "uli526x_interrupt() without DEVICE arg", 0);
  544. return IRQ_NONE;
  545. }
  546. spin_lock_irqsave(&db->lock, flags);
  547. outl(0, ioaddr + DCR7);
  548. /* Got ULI526X status */
  549. db->cr5_data = inl(ioaddr + DCR5);
  550. outl(db->cr5_data, ioaddr + DCR5);
  551. if ( !(db->cr5_data & 0x180c1) ) {
  552. spin_unlock_irqrestore(&db->lock, flags);
  553. outl(db->cr7_data, ioaddr + DCR7);
  554. return IRQ_HANDLED;
  555. }
  556. /* Check system status */
  557. if (db->cr5_data & 0x2000) {
  558. /* system bus error happen */
  559. ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
  560. db->reset_fatal++;
  561. db->wait_reset = 1; /* Need to RESET */
  562. spin_unlock_irqrestore(&db->lock, flags);
  563. return IRQ_HANDLED;
  564. }
  565. /* Received the coming packet */
  566. if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
  567. uli526x_rx_packet(dev, db);
  568. /* reallocate rx descriptor buffer */
  569. if (db->rx_avail_cnt<RX_DESC_CNT)
  570. allocate_rx_buffer(db);
  571. /* Free the transmitted descriptor */
  572. if ( db->cr5_data & 0x01)
  573. uli526x_free_tx_pkt(dev, db);
  574. /* Restore CR7 to enable interrupt mask */
  575. outl(db->cr7_data, ioaddr + DCR7);
  576. spin_unlock_irqrestore(&db->lock, flags);
  577. return IRQ_HANDLED;
  578. }
  579. /*
  580. * Free TX resource after TX complete
  581. */
  582. static void uli526x_free_tx_pkt(struct net_device *dev, struct uli526x_board_info * db)
  583. {
  584. struct tx_desc *txptr;
  585. u32 tdes0;
  586. txptr = db->tx_remove_ptr;
  587. while(db->tx_packet_cnt) {
  588. tdes0 = le32_to_cpu(txptr->tdes0);
  589. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  590. if (tdes0 & 0x80000000)
  591. break;
  592. /* A packet sent completed */
  593. db->tx_packet_cnt--;
  594. db->stats.tx_packets++;
  595. /* Transmit statistic counter */
  596. if ( tdes0 != 0x7fffffff ) {
  597. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  598. db->stats.collisions += (tdes0 >> 3) & 0xf;
  599. db->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
  600. if (tdes0 & TDES0_ERR_MASK) {
  601. db->stats.tx_errors++;
  602. if (tdes0 & 0x0002) { /* UnderRun */
  603. db->tx_fifo_underrun++;
  604. if ( !(db->cr6_data & CR6_SFT) ) {
  605. db->cr6_data = db->cr6_data | CR6_SFT;
  606. update_cr6(db->cr6_data, db->ioaddr);
  607. }
  608. }
  609. if (tdes0 & 0x0100)
  610. db->tx_excessive_collision++;
  611. if (tdes0 & 0x0200)
  612. db->tx_late_collision++;
  613. if (tdes0 & 0x0400)
  614. db->tx_no_carrier++;
  615. if (tdes0 & 0x0800)
  616. db->tx_loss_carrier++;
  617. if (tdes0 & 0x4000)
  618. db->tx_jabber_timeout++;
  619. }
  620. }
  621. txptr = txptr->next_tx_desc;
  622. }/* End of while */
  623. /* Update TX remove pointer to next */
  624. db->tx_remove_ptr = txptr;
  625. /* Resource available check */
  626. if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
  627. netif_wake_queue(dev); /* Active upper layer, send again */
  628. }
  629. /*
  630. * Receive the come packet and pass to upper layer
  631. */
  632. static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
  633. {
  634. struct rx_desc *rxptr;
  635. struct sk_buff *skb;
  636. int rxlen;
  637. u32 rdes0;
  638. rxptr = db->rx_ready_ptr;
  639. while(db->rx_avail_cnt) {
  640. rdes0 = le32_to_cpu(rxptr->rdes0);
  641. if (rdes0 & 0x80000000) /* packet owner check */
  642. {
  643. break;
  644. }
  645. db->rx_avail_cnt--;
  646. db->interval_rx_cnt++;
  647. pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  648. if ( (rdes0 & 0x300) != 0x300) {
  649. /* A packet without First/Last flag */
  650. /* reuse this SKB */
  651. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  652. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  653. } else {
  654. /* A packet with First/Last flag */
  655. rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
  656. /* error summary bit check */
  657. if (rdes0 & 0x8000) {
  658. /* This is a error packet */
  659. //printk(DRV_NAME ": rdes0: %lx\n", rdes0);
  660. db->stats.rx_errors++;
  661. if (rdes0 & 1)
  662. db->stats.rx_fifo_errors++;
  663. if (rdes0 & 2)
  664. db->stats.rx_crc_errors++;
  665. if (rdes0 & 0x80)
  666. db->stats.rx_length_errors++;
  667. }
  668. if ( !(rdes0 & 0x8000) ||
  669. ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
  670. skb = rxptr->rx_skb_ptr;
  671. /* Good packet, send to upper layer */
  672. /* Shorst packet used new SKB */
  673. if ( (rxlen < RX_COPY_SIZE) &&
  674. ( (skb = dev_alloc_skb(rxlen + 2) )
  675. != NULL) ) {
  676. /* size less than COPY_SIZE, allocate a rxlen SKB */
  677. skb->dev = dev;
  678. skb_reserve(skb, 2); /* 16byte align */
  679. memcpy(skb_put(skb, rxlen), rxptr->rx_skb_ptr->tail, rxlen);
  680. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  681. } else {
  682. skb->dev = dev;
  683. skb_put(skb, rxlen);
  684. }
  685. skb->protocol = eth_type_trans(skb, dev);
  686. netif_rx(skb);
  687. dev->last_rx = jiffies;
  688. db->stats.rx_packets++;
  689. db->stats.rx_bytes += rxlen;
  690. } else {
  691. /* Reuse SKB buffer when the packet is error */
  692. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  693. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  694. }
  695. }
  696. rxptr = rxptr->next_rx_desc;
  697. }
  698. db->rx_ready_ptr = rxptr;
  699. }
  700. /*
  701. * Get statistics from driver.
  702. */
  703. static struct net_device_stats * uli526x_get_stats(struct net_device *dev)
  704. {
  705. struct uli526x_board_info *db = netdev_priv(dev);
  706. ULI526X_DBUG(0, "uli526x_get_stats", 0);
  707. return &db->stats;
  708. }
  709. /*
  710. * Set ULI526X multicast address
  711. */
  712. static void uli526x_set_filter_mode(struct net_device * dev)
  713. {
  714. struct uli526x_board_info *db = dev->priv;
  715. unsigned long flags;
  716. ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
  717. spin_lock_irqsave(&db->lock, flags);
  718. if (dev->flags & IFF_PROMISC) {
  719. ULI526X_DBUG(0, "Enable PROM Mode", 0);
  720. db->cr6_data |= CR6_PM | CR6_PBF;
  721. update_cr6(db->cr6_data, db->ioaddr);
  722. spin_unlock_irqrestore(&db->lock, flags);
  723. return;
  724. }
  725. if (dev->flags & IFF_ALLMULTI || dev->mc_count > ULI5261_MAX_MULTICAST) {
  726. ULI526X_DBUG(0, "Pass all multicast address", dev->mc_count);
  727. db->cr6_data &= ~(CR6_PM | CR6_PBF);
  728. db->cr6_data |= CR6_PAM;
  729. spin_unlock_irqrestore(&db->lock, flags);
  730. return;
  731. }
  732. ULI526X_DBUG(0, "Set multicast address", dev->mc_count);
  733. send_filter_frame(dev, dev->mc_count); /* M5261/M5263 */
  734. spin_unlock_irqrestore(&db->lock, flags);
  735. }
  736. static void
  737. ULi_ethtool_gset(struct uli526x_board_info *db, struct ethtool_cmd *ecmd)
  738. {
  739. ecmd->supported = (SUPPORTED_10baseT_Half |
  740. SUPPORTED_10baseT_Full |
  741. SUPPORTED_100baseT_Half |
  742. SUPPORTED_100baseT_Full |
  743. SUPPORTED_Autoneg |
  744. SUPPORTED_MII);
  745. ecmd->advertising = (ADVERTISED_10baseT_Half |
  746. ADVERTISED_10baseT_Full |
  747. ADVERTISED_100baseT_Half |
  748. ADVERTISED_100baseT_Full |
  749. ADVERTISED_Autoneg |
  750. ADVERTISED_MII);
  751. ecmd->port = PORT_MII;
  752. ecmd->phy_address = db->phy_addr;
  753. ecmd->transceiver = XCVR_EXTERNAL;
  754. ecmd->speed = 10;
  755. ecmd->duplex = DUPLEX_HALF;
  756. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  757. {
  758. ecmd->speed = 100;
  759. }
  760. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  761. {
  762. ecmd->duplex = DUPLEX_FULL;
  763. }
  764. if(db->link_failed)
  765. {
  766. ecmd->speed = -1;
  767. ecmd->duplex = -1;
  768. }
  769. if (db->media_mode & ULI526X_AUTO)
  770. {
  771. ecmd->autoneg = AUTONEG_ENABLE;
  772. }
  773. }
  774. static void netdev_get_drvinfo(struct net_device *dev,
  775. struct ethtool_drvinfo *info)
  776. {
  777. struct uli526x_board_info *np = netdev_priv(dev);
  778. strcpy(info->driver, DRV_NAME);
  779. strcpy(info->version, DRV_VERSION);
  780. if (np->pdev)
  781. strcpy(info->bus_info, pci_name(np->pdev));
  782. else
  783. sprintf(info->bus_info, "EISA 0x%lx %d",
  784. dev->base_addr, dev->irq);
  785. }
  786. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) {
  787. struct uli526x_board_info *np = netdev_priv(dev);
  788. ULi_ethtool_gset(np, cmd);
  789. return 0;
  790. }
  791. static u32 netdev_get_link(struct net_device *dev) {
  792. struct uli526x_board_info *np = netdev_priv(dev);
  793. if(np->link_failed)
  794. return 0;
  795. else
  796. return 1;
  797. }
  798. static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  799. {
  800. wol->supported = WAKE_PHY | WAKE_MAGIC;
  801. wol->wolopts = 0;
  802. }
  803. static struct ethtool_ops netdev_ethtool_ops = {
  804. .get_drvinfo = netdev_get_drvinfo,
  805. .get_settings = netdev_get_settings,
  806. .get_link = netdev_get_link,
  807. .get_wol = uli526x_get_wol,
  808. };
  809. /*
  810. * A periodic timer routine
  811. * Dynamic media sense, allocate Rx buffer...
  812. */
  813. static void uli526x_timer(unsigned long data)
  814. {
  815. u32 tmp_cr8;
  816. unsigned char tmp_cr12=0;
  817. struct net_device *dev = (struct net_device *) data;
  818. struct uli526x_board_info *db = netdev_priv(dev);
  819. unsigned long flags;
  820. u8 TmpSpeed=10;
  821. //ULI526X_DBUG(0, "uli526x_timer()", 0);
  822. spin_lock_irqsave(&db->lock, flags);
  823. /* Dynamic reset ULI526X : system error or transmit time-out */
  824. tmp_cr8 = inl(db->ioaddr + DCR8);
  825. if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
  826. db->reset_cr8++;
  827. db->wait_reset = 1;
  828. }
  829. db->interval_rx_cnt = 0;
  830. /* TX polling kick monitor */
  831. if ( db->tx_packet_cnt &&
  832. time_after(jiffies, dev->trans_start + ULI526X_TX_KICK) ) {
  833. outl(0x1, dev->base_addr + DCR1); // Tx polling again
  834. // TX Timeout
  835. if ( time_after(jiffies, dev->trans_start + ULI526X_TX_TIMEOUT) ) {
  836. db->reset_TXtimeout++;
  837. db->wait_reset = 1;
  838. printk( "%s: Tx timeout - resetting\n",
  839. dev->name);
  840. }
  841. }
  842. if (db->wait_reset) {
  843. ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
  844. db->reset_count++;
  845. uli526x_dynamic_reset(dev);
  846. db->timer.expires = ULI526X_TIMER_WUT;
  847. add_timer(&db->timer);
  848. spin_unlock_irqrestore(&db->lock, flags);
  849. return;
  850. }
  851. /* Link status check, Dynamic media type change */
  852. if((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)!=0)
  853. tmp_cr12 = 3;
  854. if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
  855. /* Link Failed */
  856. ULI526X_DBUG(0, "Link Failed", tmp_cr12);
  857. netif_carrier_off(dev);
  858. printk(KERN_INFO "uli526x: %s NIC Link is Down\n",dev->name);
  859. db->link_failed = 1;
  860. /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
  861. /* AUTO don't need */
  862. if ( !(db->media_mode & 0x8) )
  863. phy_write(db->ioaddr, db->phy_addr, 0, 0x1000, db->chip_id);
  864. /* AUTO mode, if INT phyxcer link failed, select EXT device */
  865. if (db->media_mode & ULI526X_AUTO) {
  866. db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
  867. update_cr6(db->cr6_data, db->ioaddr);
  868. }
  869. } else
  870. if ((tmp_cr12 & 0x3) && db->link_failed) {
  871. ULI526X_DBUG(0, "Link link OK", tmp_cr12);
  872. db->link_failed = 0;
  873. /* Auto Sense Speed */
  874. if ( (db->media_mode & ULI526X_AUTO) &&
  875. uli526x_sense_speed(db) )
  876. db->link_failed = 1;
  877. uli526x_process_mode(db);
  878. if(db->link_failed==0)
  879. {
  880. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  881. {
  882. TmpSpeed = 100;
  883. }
  884. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  885. {
  886. printk(KERN_INFO "uli526x: %s NIC Link is Up %d Mbps Full duplex\n",dev->name,TmpSpeed);
  887. }
  888. else
  889. {
  890. printk(KERN_INFO "uli526x: %s NIC Link is Up %d Mbps Half duplex\n",dev->name,TmpSpeed);
  891. }
  892. netif_carrier_on(dev);
  893. }
  894. /* SHOW_MEDIA_TYPE(db->op_mode); */
  895. }
  896. else if(!(tmp_cr12 & 0x3) && db->link_failed)
  897. {
  898. if(db->init==1)
  899. {
  900. printk(KERN_INFO "uli526x: %s NIC Link is Down\n",dev->name);
  901. netif_carrier_off(dev);
  902. }
  903. }
  904. db->init=0;
  905. /* Timer active again */
  906. db->timer.expires = ULI526X_TIMER_WUT;
  907. add_timer(&db->timer);
  908. spin_unlock_irqrestore(&db->lock, flags);
  909. }
  910. /*
  911. * Dynamic reset the ULI526X board
  912. * Stop ULI526X board
  913. * Free Tx/Rx allocated memory
  914. * Reset ULI526X board
  915. * Re-initialize ULI526X board
  916. */
  917. static void uli526x_dynamic_reset(struct net_device *dev)
  918. {
  919. struct uli526x_board_info *db = netdev_priv(dev);
  920. ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
  921. /* Sopt MAC controller */
  922. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  923. update_cr6(db->cr6_data, dev->base_addr);
  924. outl(0, dev->base_addr + DCR7); /* Disable Interrupt */
  925. outl(inl(dev->base_addr + DCR5), dev->base_addr + DCR5);
  926. /* Disable upper layer interface */
  927. netif_stop_queue(dev);
  928. /* Free Rx Allocate buffer */
  929. uli526x_free_rxbuffer(db);
  930. /* system variable init */
  931. db->tx_packet_cnt = 0;
  932. db->rx_avail_cnt = 0;
  933. db->link_failed = 1;
  934. db->init=1;
  935. db->wait_reset = 0;
  936. /* Re-initialize ULI526X board */
  937. uli526x_init(dev);
  938. /* Restart upper layer interface */
  939. netif_wake_queue(dev);
  940. }
  941. /*
  942. * free all allocated rx buffer
  943. */
  944. static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
  945. {
  946. ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
  947. /* free allocated rx buffer */
  948. while (db->rx_avail_cnt) {
  949. dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
  950. db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
  951. db->rx_avail_cnt--;
  952. }
  953. }
  954. /*
  955. * Reuse the SK buffer
  956. */
  957. static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
  958. {
  959. struct rx_desc *rxptr = db->rx_insert_ptr;
  960. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
  961. rxptr->rx_skb_ptr = skb;
  962. rxptr->rdes2 = cpu_to_le32( pci_map_single(db->pdev, skb->tail, RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE) );
  963. wmb();
  964. rxptr->rdes0 = cpu_to_le32(0x80000000);
  965. db->rx_avail_cnt++;
  966. db->rx_insert_ptr = rxptr->next_rx_desc;
  967. } else
  968. ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
  969. }
  970. /*
  971. * Initialize transmit/Receive descriptor
  972. * Using Chain structure, and allocate Tx/Rx buffer
  973. */
  974. static void uli526x_descriptor_init(struct uli526x_board_info *db, unsigned long ioaddr)
  975. {
  976. struct tx_desc *tmp_tx;
  977. struct rx_desc *tmp_rx;
  978. unsigned char *tmp_buf;
  979. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  980. dma_addr_t tmp_buf_dma;
  981. int i;
  982. ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
  983. /* tx descriptor start pointer */
  984. db->tx_insert_ptr = db->first_tx_desc;
  985. db->tx_remove_ptr = db->first_tx_desc;
  986. outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
  987. /* rx descriptor start pointer */
  988. db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
  989. db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
  990. db->rx_insert_ptr = db->first_rx_desc;
  991. db->rx_ready_ptr = db->first_rx_desc;
  992. outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
  993. /* Init Transmit chain */
  994. tmp_buf = db->buf_pool_start;
  995. tmp_buf_dma = db->buf_pool_dma_start;
  996. tmp_tx_dma = db->first_tx_desc_dma;
  997. for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
  998. tmp_tx->tx_buf_ptr = tmp_buf;
  999. tmp_tx->tdes0 = cpu_to_le32(0);
  1000. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  1001. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  1002. tmp_tx_dma += sizeof(struct tx_desc);
  1003. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  1004. tmp_tx->next_tx_desc = tmp_tx + 1;
  1005. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  1006. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  1007. }
  1008. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  1009. tmp_tx->next_tx_desc = db->first_tx_desc;
  1010. /* Init Receive descriptor chain */
  1011. tmp_rx_dma=db->first_rx_desc_dma;
  1012. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
  1013. tmp_rx->rdes0 = cpu_to_le32(0);
  1014. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  1015. tmp_rx_dma += sizeof(struct rx_desc);
  1016. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  1017. tmp_rx->next_rx_desc = tmp_rx + 1;
  1018. }
  1019. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  1020. tmp_rx->next_rx_desc = db->first_rx_desc;
  1021. /* pre-allocate Rx buffer */
  1022. allocate_rx_buffer(db);
  1023. }
  1024. /*
  1025. * Update CR6 value
  1026. * Firstly stop ULI526X, then written value and start
  1027. */
  1028. static void update_cr6(u32 cr6_data, unsigned long ioaddr)
  1029. {
  1030. outl(cr6_data, ioaddr + DCR6);
  1031. udelay(5);
  1032. }
  1033. /*
  1034. * Send a setup frame for M5261/M5263
  1035. * This setup frame initialize ULI526X address filter mode
  1036. */
  1037. static void send_filter_frame(struct net_device *dev, int mc_cnt)
  1038. {
  1039. struct uli526x_board_info *db = netdev_priv(dev);
  1040. struct dev_mc_list *mcptr;
  1041. struct tx_desc *txptr;
  1042. u16 * addrptr;
  1043. u32 * suptr;
  1044. int i;
  1045. ULI526X_DBUG(0, "send_filter_frame()", 0);
  1046. txptr = db->tx_insert_ptr;
  1047. suptr = (u32 *) txptr->tx_buf_ptr;
  1048. /* Node address */
  1049. addrptr = (u16 *) dev->dev_addr;
  1050. *suptr++ = addrptr[0];
  1051. *suptr++ = addrptr[1];
  1052. *suptr++ = addrptr[2];
  1053. /* broadcast address */
  1054. *suptr++ = 0xffff;
  1055. *suptr++ = 0xffff;
  1056. *suptr++ = 0xffff;
  1057. /* fit the multicast address */
  1058. for (mcptr = dev->mc_list, i = 0; i < mc_cnt; i++, mcptr = mcptr->next) {
  1059. addrptr = (u16 *) mcptr->dmi_addr;
  1060. *suptr++ = addrptr[0];
  1061. *suptr++ = addrptr[1];
  1062. *suptr++ = addrptr[2];
  1063. }
  1064. for (; i<14; i++) {
  1065. *suptr++ = 0xffff;
  1066. *suptr++ = 0xffff;
  1067. *suptr++ = 0xffff;
  1068. }
  1069. /* prepare the setup frame */
  1070. db->tx_insert_ptr = txptr->next_tx_desc;
  1071. txptr->tdes1 = cpu_to_le32(0x890000c0);
  1072. /* Resource Check and Send the setup packet */
  1073. if (db->tx_packet_cnt < TX_DESC_CNT) {
  1074. /* Resource Empty */
  1075. db->tx_packet_cnt++;
  1076. txptr->tdes0 = cpu_to_le32(0x80000000);
  1077. update_cr6(db->cr6_data | 0x2000, dev->base_addr);
  1078. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  1079. update_cr6(db->cr6_data, dev->base_addr);
  1080. dev->trans_start = jiffies;
  1081. } else
  1082. printk(KERN_ERR DRV_NAME ": No Tx resource - Send_filter_frame!\n");
  1083. }
  1084. /*
  1085. * Allocate rx buffer,
  1086. * As possible as allocate maxiumn Rx buffer
  1087. */
  1088. static void allocate_rx_buffer(struct uli526x_board_info *db)
  1089. {
  1090. struct rx_desc *rxptr;
  1091. struct sk_buff *skb;
  1092. rxptr = db->rx_insert_ptr;
  1093. while(db->rx_avail_cnt < RX_DESC_CNT) {
  1094. if ( ( skb = dev_alloc_skb(RX_ALLOC_SIZE) ) == NULL )
  1095. break;
  1096. rxptr->rx_skb_ptr = skb; /* FIXME (?) */
  1097. rxptr->rdes2 = cpu_to_le32( pci_map_single(db->pdev, skb->tail, RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE) );
  1098. wmb();
  1099. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1100. rxptr = rxptr->next_rx_desc;
  1101. db->rx_avail_cnt++;
  1102. }
  1103. db->rx_insert_ptr = rxptr;
  1104. }
  1105. /*
  1106. * Read one word data from the serial ROM
  1107. */
  1108. static u16 read_srom_word(long ioaddr, int offset)
  1109. {
  1110. int i;
  1111. u16 srom_data = 0;
  1112. long cr9_ioaddr = ioaddr + DCR9;
  1113. outl(CR9_SROM_READ, cr9_ioaddr);
  1114. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1115. /* Send the Read Command 110b */
  1116. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1117. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1118. SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
  1119. /* Send the offset */
  1120. for (i = 5; i >= 0; i--) {
  1121. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  1122. SROM_CLK_WRITE(srom_data, cr9_ioaddr);
  1123. }
  1124. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1125. for (i = 16; i > 0; i--) {
  1126. outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
  1127. udelay(5);
  1128. srom_data = (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT) ? 1 : 0);
  1129. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1130. udelay(5);
  1131. }
  1132. outl(CR9_SROM_READ, cr9_ioaddr);
  1133. return srom_data;
  1134. }
  1135. /*
  1136. * Auto sense the media mode
  1137. */
  1138. static u8 uli526x_sense_speed(struct uli526x_board_info * db)
  1139. {
  1140. u8 ErrFlag = 0;
  1141. u16 phy_mode;
  1142. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1143. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1144. if ( (phy_mode & 0x24) == 0x24 ) {
  1145. phy_mode = ((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)<<7);
  1146. if(phy_mode&0x8000)
  1147. phy_mode = 0x8000;
  1148. else if(phy_mode&0x4000)
  1149. phy_mode = 0x4000;
  1150. else if(phy_mode&0x2000)
  1151. phy_mode = 0x2000;
  1152. else
  1153. phy_mode = 0x1000;
  1154. /* printk(DRV_NAME ": Phy_mode %x ",phy_mode); */
  1155. switch (phy_mode) {
  1156. case 0x1000: db->op_mode = ULI526X_10MHF; break;
  1157. case 0x2000: db->op_mode = ULI526X_10MFD; break;
  1158. case 0x4000: db->op_mode = ULI526X_100MHF; break;
  1159. case 0x8000: db->op_mode = ULI526X_100MFD; break;
  1160. default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
  1161. }
  1162. } else {
  1163. db->op_mode = ULI526X_10MHF;
  1164. ULI526X_DBUG(0, "Link Failed :", phy_mode);
  1165. ErrFlag = 1;
  1166. }
  1167. return ErrFlag;
  1168. }
  1169. /*
  1170. * Set 10/100 phyxcer capability
  1171. * AUTO mode : phyxcer register4 is NIC capability
  1172. * Force mode: phyxcer register4 is the force media
  1173. */
  1174. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  1175. {
  1176. u16 phy_reg;
  1177. /* Phyxcer capability setting */
  1178. phy_reg = phy_read(db->ioaddr, db->phy_addr, 4, db->chip_id) & ~0x01e0;
  1179. if (db->media_mode & ULI526X_AUTO) {
  1180. /* AUTO Mode */
  1181. phy_reg |= db->PHY_reg4;
  1182. } else {
  1183. /* Force Mode */
  1184. switch(db->media_mode) {
  1185. case ULI526X_10MHF: phy_reg |= 0x20; break;
  1186. case ULI526X_10MFD: phy_reg |= 0x40; break;
  1187. case ULI526X_100MHF: phy_reg |= 0x80; break;
  1188. case ULI526X_100MFD: phy_reg |= 0x100; break;
  1189. }
  1190. }
  1191. /* Write new capability to Phyxcer Reg4 */
  1192. if ( !(phy_reg & 0x01e0)) {
  1193. phy_reg|=db->PHY_reg4;
  1194. db->media_mode|=ULI526X_AUTO;
  1195. }
  1196. phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
  1197. /* Restart Auto-Negotiation */
  1198. phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
  1199. udelay(50);
  1200. }
  1201. /*
  1202. * Process op-mode
  1203. AUTO mode : PHY controller in Auto-negotiation Mode
  1204. * Force mode: PHY controller in force mode with HUB
  1205. * N-way force capability with SWITCH
  1206. */
  1207. static void uli526x_process_mode(struct uli526x_board_info *db)
  1208. {
  1209. u16 phy_reg;
  1210. /* Full Duplex Mode Check */
  1211. if (db->op_mode & 0x4)
  1212. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  1213. else
  1214. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  1215. update_cr6(db->cr6_data, db->ioaddr);
  1216. /* 10/100M phyxcer force mode need */
  1217. if ( !(db->media_mode & 0x8)) {
  1218. /* Forece Mode */
  1219. phy_reg = phy_read(db->ioaddr, db->phy_addr, 6, db->chip_id);
  1220. if ( !(phy_reg & 0x1) ) {
  1221. /* parter without N-Way capability */
  1222. phy_reg = 0x0;
  1223. switch(db->op_mode) {
  1224. case ULI526X_10MHF: phy_reg = 0x0; break;
  1225. case ULI526X_10MFD: phy_reg = 0x100; break;
  1226. case ULI526X_100MHF: phy_reg = 0x2000; break;
  1227. case ULI526X_100MFD: phy_reg = 0x2100; break;
  1228. }
  1229. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg, db->chip_id);
  1230. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg, db->chip_id);
  1231. }
  1232. }
  1233. }
  1234. /*
  1235. * Write a word to Phy register
  1236. */
  1237. static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data, u32 chip_id)
  1238. {
  1239. u16 i;
  1240. unsigned long ioaddr;
  1241. if(chip_id == PCI_ULI5263_ID)
  1242. {
  1243. phy_writeby_cr10(iobase, phy_addr, offset, phy_data);
  1244. return;
  1245. }
  1246. /* M5261/M5263 Chip */
  1247. ioaddr = iobase + DCR9;
  1248. /* Send 33 synchronization clock to Phy controller */
  1249. for (i = 0; i < 35; i++)
  1250. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1251. /* Send start command(01) to Phy */
  1252. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1253. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1254. /* Send write command(01) to Phy */
  1255. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1256. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1257. /* Send Phy address */
  1258. for (i = 0x10; i > 0; i = i >> 1)
  1259. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1260. /* Send register address */
  1261. for (i = 0x10; i > 0; i = i >> 1)
  1262. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1263. /* written trasnition */
  1264. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1265. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1266. /* Write a word data to PHY controller */
  1267. for ( i = 0x8000; i > 0; i >>= 1)
  1268. phy_write_1bit(ioaddr, phy_data & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1269. }
  1270. /*
  1271. * Read a word data from phy register
  1272. */
  1273. static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset, u32 chip_id)
  1274. {
  1275. int i;
  1276. u16 phy_data;
  1277. unsigned long ioaddr;
  1278. if(chip_id == PCI_ULI5263_ID)
  1279. return phy_readby_cr10(iobase, phy_addr, offset);
  1280. /* M5261/M5263 Chip */
  1281. ioaddr = iobase + DCR9;
  1282. /* Send 33 synchronization clock to Phy controller */
  1283. for (i = 0; i < 35; i++)
  1284. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1285. /* Send start command(01) to Phy */
  1286. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1287. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1288. /* Send read command(10) to Phy */
  1289. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1290. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1291. /* Send Phy address */
  1292. for (i = 0x10; i > 0; i = i >> 1)
  1293. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1294. /* Send register address */
  1295. for (i = 0x10; i > 0; i = i >> 1)
  1296. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1297. /* Skip transition state */
  1298. phy_read_1bit(ioaddr, chip_id);
  1299. /* read 16bit data */
  1300. for (phy_data = 0, i = 0; i < 16; i++) {
  1301. phy_data <<= 1;
  1302. phy_data |= phy_read_1bit(ioaddr, chip_id);
  1303. }
  1304. return phy_data;
  1305. }
  1306. static u16 phy_readby_cr10(unsigned long iobase, u8 phy_addr, u8 offset)
  1307. {
  1308. unsigned long ioaddr,cr10_value;
  1309. ioaddr = iobase + DCR10;
  1310. cr10_value = phy_addr;
  1311. cr10_value = (cr10_value<<5) + offset;
  1312. cr10_value = (cr10_value<<16) + 0x08000000;
  1313. outl(cr10_value,ioaddr);
  1314. udelay(1);
  1315. while(1)
  1316. {
  1317. cr10_value = inl(ioaddr);
  1318. if(cr10_value&0x10000000)
  1319. break;
  1320. }
  1321. return (cr10_value&0x0ffff);
  1322. }
  1323. static void phy_writeby_cr10(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data)
  1324. {
  1325. unsigned long ioaddr,cr10_value;
  1326. ioaddr = iobase + DCR10;
  1327. cr10_value = phy_addr;
  1328. cr10_value = (cr10_value<<5) + offset;
  1329. cr10_value = (cr10_value<<16) + 0x04000000 + phy_data;
  1330. outl(cr10_value,ioaddr);
  1331. udelay(1);
  1332. }
  1333. /*
  1334. * Write one bit data to Phy Controller
  1335. */
  1336. static void phy_write_1bit(unsigned long ioaddr, u32 phy_data, u32 chip_id)
  1337. {
  1338. outl(phy_data , ioaddr); /* MII Clock Low */
  1339. udelay(1);
  1340. outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
  1341. udelay(1);
  1342. outl(phy_data , ioaddr); /* MII Clock Low */
  1343. udelay(1);
  1344. }
  1345. /*
  1346. * Read one bit phy data from PHY controller
  1347. */
  1348. static u16 phy_read_1bit(unsigned long ioaddr, u32 chip_id)
  1349. {
  1350. u16 phy_data;
  1351. outl(0x50000 , ioaddr);
  1352. udelay(1);
  1353. phy_data = ( inl(ioaddr) >> 19 ) & 0x1;
  1354. outl(0x40000 , ioaddr);
  1355. udelay(1);
  1356. return phy_data;
  1357. }
  1358. static struct pci_device_id uli526x_pci_tbl[] = {
  1359. { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
  1360. { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
  1361. { 0, }
  1362. };
  1363. MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
  1364. static struct pci_driver uli526x_driver = {
  1365. .name = "uli526x",
  1366. .id_table = uli526x_pci_tbl,
  1367. .probe = uli526x_init_one,
  1368. .remove = __devexit_p(uli526x_remove_one),
  1369. };
  1370. MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
  1371. MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
  1372. MODULE_LICENSE("GPL");
  1373. MODULE_PARM(debug, "i");
  1374. MODULE_PARM(mode, "i");
  1375. MODULE_PARM(cr6set, "i");
  1376. MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
  1377. MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
  1378. /* Description:
  1379. * when user used insmod to add module, system invoked init_module()
  1380. * to register the services.
  1381. */
  1382. static int __init uli526x_init_module(void)
  1383. {
  1384. int rc;
  1385. printk(version);
  1386. printed_version = 1;
  1387. ULI526X_DBUG(0, "init_module() ", debug);
  1388. if (debug)
  1389. uli526x_debug = debug; /* set debug flag */
  1390. if (cr6set)
  1391. uli526x_cr6_user_set = cr6set;
  1392. switch(mode) {
  1393. case ULI526X_10MHF:
  1394. case ULI526X_100MHF:
  1395. case ULI526X_10MFD:
  1396. case ULI526X_100MFD:
  1397. uli526x_media_mode = mode;
  1398. break;
  1399. default:uli526x_media_mode = ULI526X_AUTO;
  1400. break;
  1401. }
  1402. rc = pci_module_init(&uli526x_driver);
  1403. if (rc < 0)
  1404. return rc;
  1405. return 0;
  1406. }
  1407. /*
  1408. * Description:
  1409. * when user used rmmod to delete module, system invoked clean_module()
  1410. * to un-register all registered services.
  1411. */
  1412. static void __exit uli526x_cleanup_module(void)
  1413. {
  1414. ULI526X_DBUG(0, "uli526x_clean_module() ", debug);
  1415. pci_unregister_driver(&uli526x_driver);
  1416. }
  1417. module_init(uli526x_init_module);
  1418. module_exit(uli526x_cleanup_module);