tg3.h 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284
  1. /* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $
  2. * tg3.h: Definitions for Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. */
  8. #ifndef _T3_H
  9. #define _T3_H
  10. #define TG3_64BIT_REG_HIGH 0x00UL
  11. #define TG3_64BIT_REG_LOW 0x04UL
  12. /* Descriptor block info. */
  13. #define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */
  14. #define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */
  15. #define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */
  16. #define BDINFO_FLAGS_DISABLED 0x00000002
  17. #define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000
  18. #define BDINFO_FLAGS_MAXLEN_SHIFT 16
  19. #define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */
  20. #define TG3_BDINFO_SIZE 0x10UL
  21. #define RX_COPY_THRESHOLD 256
  22. #define RX_STD_MAX_SIZE 1536
  23. #define RX_STD_MAX_SIZE_5705 512
  24. #define RX_JUMBO_MAX_SIZE 0xdeadbeef /* XXX */
  25. /* First 256 bytes are a mirror of PCI config space. */
  26. #define TG3PCI_VENDOR 0x00000000
  27. #define TG3PCI_VENDOR_BROADCOM 0x14e4
  28. #define TG3PCI_DEVICE 0x00000002
  29. #define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */
  30. #define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */
  31. #define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */
  32. #define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */
  33. #define TG3PCI_COMMAND 0x00000004
  34. #define TG3PCI_STATUS 0x00000006
  35. #define TG3PCI_CCREVID 0x00000008
  36. #define TG3PCI_CACHELINESZ 0x0000000c
  37. #define TG3PCI_LATTIMER 0x0000000d
  38. #define TG3PCI_HEADERTYPE 0x0000000e
  39. #define TG3PCI_BIST 0x0000000f
  40. #define TG3PCI_BASE0_LOW 0x00000010
  41. #define TG3PCI_BASE0_HIGH 0x00000014
  42. /* 0x18 --> 0x2c unused */
  43. #define TG3PCI_SUBSYSVENID 0x0000002c
  44. #define TG3PCI_SUBSYSID 0x0000002e
  45. #define TG3PCI_ROMADDR 0x00000030
  46. #define TG3PCI_CAPLIST 0x00000034
  47. /* 0x35 --> 0x3c unused */
  48. #define TG3PCI_IRQ_LINE 0x0000003c
  49. #define TG3PCI_IRQ_PIN 0x0000003d
  50. #define TG3PCI_MIN_GNT 0x0000003e
  51. #define TG3PCI_MAX_LAT 0x0000003f
  52. #define TG3PCI_X_CAPS 0x00000040
  53. #define PCIX_CAPS_RELAXED_ORDERING 0x00020000
  54. #define PCIX_CAPS_SPLIT_MASK 0x00700000
  55. #define PCIX_CAPS_SPLIT_SHIFT 20
  56. #define PCIX_CAPS_BURST_MASK 0x000c0000
  57. #define PCIX_CAPS_BURST_SHIFT 18
  58. #define PCIX_CAPS_MAX_BURST_CPIOB 2
  59. #define TG3PCI_PM_CAP_PTR 0x00000041
  60. #define TG3PCI_X_COMMAND 0x00000042
  61. #define TG3PCI_X_STATUS 0x00000044
  62. #define TG3PCI_PM_CAP_ID 0x00000048
  63. #define TG3PCI_VPD_CAP_PTR 0x00000049
  64. #define TG3PCI_PM_CAPS 0x0000004a
  65. #define TG3PCI_PM_CTRL_STAT 0x0000004c
  66. #define TG3PCI_BR_SUPP_EXT 0x0000004e
  67. #define TG3PCI_PM_DATA 0x0000004f
  68. #define TG3PCI_VPD_CAP_ID 0x00000050
  69. #define TG3PCI_MSI_CAP_PTR 0x00000051
  70. #define TG3PCI_VPD_ADDR_FLAG 0x00000052
  71. #define VPD_ADDR_FLAG_WRITE 0x00008000
  72. #define TG3PCI_VPD_DATA 0x00000054
  73. #define TG3PCI_MSI_CAP_ID 0x00000058
  74. #define TG3PCI_NXT_CAP_PTR 0x00000059
  75. #define TG3PCI_MSI_CTRL 0x0000005a
  76. #define TG3PCI_MSI_ADDR_LOW 0x0000005c
  77. #define TG3PCI_MSI_ADDR_HIGH 0x00000060
  78. #define TG3PCI_MSI_DATA 0x00000064
  79. /* 0x66 --> 0x68 unused */
  80. #define TG3PCI_MISC_HOST_CTRL 0x00000068
  81. #define MISC_HOST_CTRL_CLEAR_INT 0x00000001
  82. #define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002
  83. #define MISC_HOST_CTRL_BYTE_SWAP 0x00000004
  84. #define MISC_HOST_CTRL_WORD_SWAP 0x00000008
  85. #define MISC_HOST_CTRL_PCISTATE_RW 0x00000010
  86. #define MISC_HOST_CTRL_CLKREG_RW 0x00000020
  87. #define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040
  88. #define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080
  89. #define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100
  90. #define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200
  91. #define MISC_HOST_CTRL_CHIPREV 0xffff0000
  92. #define MISC_HOST_CTRL_CHIPREV_SHIFT 16
  93. #define GET_CHIP_REV_ID(MISC_HOST_CTRL) \
  94. (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \
  95. MISC_HOST_CTRL_CHIPREV_SHIFT)
  96. #define CHIPREV_ID_5700_A0 0x7000
  97. #define CHIPREV_ID_5700_A1 0x7001
  98. #define CHIPREV_ID_5700_B0 0x7100
  99. #define CHIPREV_ID_5700_B1 0x7101
  100. #define CHIPREV_ID_5700_B3 0x7102
  101. #define CHIPREV_ID_5700_ALTIMA 0x7104
  102. #define CHIPREV_ID_5700_C0 0x7200
  103. #define CHIPREV_ID_5701_A0 0x0000
  104. #define CHIPREV_ID_5701_B0 0x0100
  105. #define CHIPREV_ID_5701_B2 0x0102
  106. #define CHIPREV_ID_5701_B5 0x0105
  107. #define CHIPREV_ID_5703_A0 0x1000
  108. #define CHIPREV_ID_5703_A1 0x1001
  109. #define CHIPREV_ID_5703_A2 0x1002
  110. #define CHIPREV_ID_5703_A3 0x1003
  111. #define CHIPREV_ID_5704_A0 0x2000
  112. #define CHIPREV_ID_5704_A1 0x2001
  113. #define CHIPREV_ID_5704_A2 0x2002
  114. #define CHIPREV_ID_5704_A3 0x2003
  115. #define CHIPREV_ID_5705_A0 0x3000
  116. #define CHIPREV_ID_5705_A1 0x3001
  117. #define CHIPREV_ID_5705_A2 0x3002
  118. #define CHIPREV_ID_5705_A3 0x3003
  119. #define CHIPREV_ID_5750_A0 0x4000
  120. #define CHIPREV_ID_5750_A1 0x4001
  121. #define CHIPREV_ID_5750_A3 0x4003
  122. #define CHIPREV_ID_5752_A0_HW 0x5000
  123. #define CHIPREV_ID_5752_A0 0x6000
  124. #define CHIPREV_ID_5752_A1 0x6001
  125. #define GET_ASIC_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 12)
  126. #define ASIC_REV_5700 0x07
  127. #define ASIC_REV_5701 0x00
  128. #define ASIC_REV_5703 0x01
  129. #define ASIC_REV_5704 0x02
  130. #define ASIC_REV_5705 0x03
  131. #define ASIC_REV_5750 0x04
  132. #define ASIC_REV_5752 0x06
  133. #define ASIC_REV_5780 0x08
  134. #define GET_CHIP_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 8)
  135. #define CHIPREV_5700_AX 0x70
  136. #define CHIPREV_5700_BX 0x71
  137. #define CHIPREV_5700_CX 0x72
  138. #define CHIPREV_5701_AX 0x00
  139. #define CHIPREV_5703_AX 0x10
  140. #define CHIPREV_5704_AX 0x20
  141. #define CHIPREV_5704_BX 0x21
  142. #define CHIPREV_5750_AX 0x40
  143. #define CHIPREV_5750_BX 0x41
  144. #define GET_METAL_REV(CHIP_REV_ID) ((CHIP_REV_ID) & 0xff)
  145. #define METAL_REV_A0 0x00
  146. #define METAL_REV_A1 0x01
  147. #define METAL_REV_B0 0x00
  148. #define METAL_REV_B1 0x01
  149. #define METAL_REV_B2 0x02
  150. #define TG3PCI_DMA_RW_CTRL 0x0000006c
  151. #define DMA_RWCTRL_MIN_DMA 0x000000ff
  152. #define DMA_RWCTRL_MIN_DMA_SHIFT 0
  153. #define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700
  154. #define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000
  155. #define DMA_RWCTRL_READ_BNDRY_16 0x00000100
  156. #define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100
  157. #define DMA_RWCTRL_READ_BNDRY_32 0x00000200
  158. #define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200
  159. #define DMA_RWCTRL_READ_BNDRY_64 0x00000300
  160. #define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300
  161. #define DMA_RWCTRL_READ_BNDRY_128 0x00000400
  162. #define DMA_RWCTRL_READ_BNDRY_256 0x00000500
  163. #define DMA_RWCTRL_READ_BNDRY_512 0x00000600
  164. #define DMA_RWCTRL_READ_BNDRY_1024 0x00000700
  165. #define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800
  166. #define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000
  167. #define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800
  168. #define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800
  169. #define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000
  170. #define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000
  171. #define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800
  172. #define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800
  173. #define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000
  174. #define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800
  175. #define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000
  176. #define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800
  177. #define DMA_RWCTRL_ONE_DMA 0x00004000
  178. #define DMA_RWCTRL_READ_WATER 0x00070000
  179. #define DMA_RWCTRL_READ_WATER_SHIFT 16
  180. #define DMA_RWCTRL_WRITE_WATER 0x00380000
  181. #define DMA_RWCTRL_WRITE_WATER_SHIFT 19
  182. #define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000
  183. #define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000
  184. #define DMA_RWCTRL_PCI_READ_CMD 0x0f000000
  185. #define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24
  186. #define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000
  187. #define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28
  188. #define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000
  189. #define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000
  190. #define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000
  191. #define TG3PCI_PCISTATE 0x00000070
  192. #define PCISTATE_FORCE_RESET 0x00000001
  193. #define PCISTATE_INT_NOT_ACTIVE 0x00000002
  194. #define PCISTATE_CONV_PCI_MODE 0x00000004
  195. #define PCISTATE_BUS_SPEED_HIGH 0x00000008
  196. #define PCISTATE_BUS_32BIT 0x00000010
  197. #define PCISTATE_ROM_ENABLE 0x00000020
  198. #define PCISTATE_ROM_RETRY_ENABLE 0x00000040
  199. #define PCISTATE_FLAT_VIEW 0x00000100
  200. #define PCISTATE_RETRY_SAME_DMA 0x00002000
  201. #define TG3PCI_CLOCK_CTRL 0x00000074
  202. #define CLOCK_CTRL_CORECLK_DISABLE 0x00000200
  203. #define CLOCK_CTRL_RXCLK_DISABLE 0x00000400
  204. #define CLOCK_CTRL_TXCLK_DISABLE 0x00000800
  205. #define CLOCK_CTRL_ALTCLK 0x00001000
  206. #define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000
  207. #define CLOCK_CTRL_44MHZ_CORE 0x00040000
  208. #define CLOCK_CTRL_625_CORE 0x00100000
  209. #define CLOCK_CTRL_FORCE_CLKRUN 0x00200000
  210. #define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000
  211. #define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000
  212. #define TG3PCI_REG_BASE_ADDR 0x00000078
  213. #define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c
  214. #define TG3PCI_REG_DATA 0x00000080
  215. #define TG3PCI_MEM_WIN_DATA 0x00000084
  216. #define TG3PCI_MODE_CTRL 0x00000088
  217. #define TG3PCI_MISC_CFG 0x0000008c
  218. #define TG3PCI_MISC_LOCAL_CTRL 0x00000090
  219. /* 0x94 --> 0x98 unused */
  220. #define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */
  221. #define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */
  222. #define TG3PCI_SND_PROD_IDX 0x000000a8 /* 64-bit */
  223. /* 0xb0 --> 0xb8 unused */
  224. #define TG3PCI_DUAL_MAC_CTRL 0x000000b8
  225. #define DUAL_MAC_CTRL_CH_MASK 0x00000003
  226. #define DUAL_MAC_CTRL_ID 0x00000004
  227. /* 0xbc --> 0x100 unused */
  228. /* 0x100 --> 0x200 unused */
  229. /* Mailbox registers */
  230. #define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */
  231. #define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */
  232. #define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */
  233. #define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */
  234. #define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */
  235. #define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */
  236. #define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */
  237. #define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */
  238. #define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */
  239. #define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */
  240. #define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */
  241. #define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */
  242. #define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */
  243. #define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */
  244. #define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */
  245. #define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */
  246. #define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */
  247. #define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */
  248. #define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */
  249. #define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */
  250. #define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */
  251. #define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */
  252. #define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */
  253. #define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */
  254. #define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */
  255. #define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */
  256. #define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */
  257. #define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */
  258. #define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */
  259. #define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */
  260. #define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */
  261. #define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */
  262. #define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */
  263. #define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */
  264. #define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */
  265. #define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */
  266. #define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */
  267. #define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */
  268. #define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */
  269. #define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */
  270. #define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */
  271. #define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */
  272. #define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */
  273. #define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */
  274. #define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */
  275. #define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */
  276. #define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */
  277. #define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */
  278. #define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */
  279. #define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */
  280. #define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */
  281. #define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */
  282. #define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */
  283. #define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */
  284. #define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */
  285. #define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */
  286. #define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */
  287. #define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */
  288. #define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */
  289. #define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */
  290. #define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */
  291. #define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */
  292. #define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */
  293. #define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */
  294. /* MAC control registers */
  295. #define MAC_MODE 0x00000400
  296. #define MAC_MODE_RESET 0x00000001
  297. #define MAC_MODE_HALF_DUPLEX 0x00000002
  298. #define MAC_MODE_PORT_MODE_MASK 0x0000000c
  299. #define MAC_MODE_PORT_MODE_TBI 0x0000000c
  300. #define MAC_MODE_PORT_MODE_GMII 0x00000008
  301. #define MAC_MODE_PORT_MODE_MII 0x00000004
  302. #define MAC_MODE_PORT_MODE_NONE 0x00000000
  303. #define MAC_MODE_PORT_INT_LPBACK 0x00000010
  304. #define MAC_MODE_TAGGED_MAC_CTRL 0x00000080
  305. #define MAC_MODE_TX_BURSTING 0x00000100
  306. #define MAC_MODE_MAX_DEFER 0x00000200
  307. #define MAC_MODE_LINK_POLARITY 0x00000400
  308. #define MAC_MODE_RXSTAT_ENABLE 0x00000800
  309. #define MAC_MODE_RXSTAT_CLEAR 0x00001000
  310. #define MAC_MODE_RXSTAT_FLUSH 0x00002000
  311. #define MAC_MODE_TXSTAT_ENABLE 0x00004000
  312. #define MAC_MODE_TXSTAT_CLEAR 0x00008000
  313. #define MAC_MODE_TXSTAT_FLUSH 0x00010000
  314. #define MAC_MODE_SEND_CONFIGS 0x00020000
  315. #define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000
  316. #define MAC_MODE_ACPI_ENABLE 0x00080000
  317. #define MAC_MODE_MIP_ENABLE 0x00100000
  318. #define MAC_MODE_TDE_ENABLE 0x00200000
  319. #define MAC_MODE_RDE_ENABLE 0x00400000
  320. #define MAC_MODE_FHDE_ENABLE 0x00800000
  321. #define MAC_STATUS 0x00000404
  322. #define MAC_STATUS_PCS_SYNCED 0x00000001
  323. #define MAC_STATUS_SIGNAL_DET 0x00000002
  324. #define MAC_STATUS_RCVD_CFG 0x00000004
  325. #define MAC_STATUS_CFG_CHANGED 0x00000008
  326. #define MAC_STATUS_SYNC_CHANGED 0x00000010
  327. #define MAC_STATUS_PORT_DEC_ERR 0x00000400
  328. #define MAC_STATUS_LNKSTATE_CHANGED 0x00001000
  329. #define MAC_STATUS_MI_COMPLETION 0x00400000
  330. #define MAC_STATUS_MI_INTERRUPT 0x00800000
  331. #define MAC_STATUS_AP_ERROR 0x01000000
  332. #define MAC_STATUS_ODI_ERROR 0x02000000
  333. #define MAC_STATUS_RXSTAT_OVERRUN 0x04000000
  334. #define MAC_STATUS_TXSTAT_OVERRUN 0x08000000
  335. #define MAC_EVENT 0x00000408
  336. #define MAC_EVENT_PORT_DECODE_ERR 0x00000400
  337. #define MAC_EVENT_LNKSTATE_CHANGED 0x00001000
  338. #define MAC_EVENT_MI_COMPLETION 0x00400000
  339. #define MAC_EVENT_MI_INTERRUPT 0x00800000
  340. #define MAC_EVENT_AP_ERROR 0x01000000
  341. #define MAC_EVENT_ODI_ERROR 0x02000000
  342. #define MAC_EVENT_RXSTAT_OVERRUN 0x04000000
  343. #define MAC_EVENT_TXSTAT_OVERRUN 0x08000000
  344. #define MAC_LED_CTRL 0x0000040c
  345. #define LED_CTRL_LNKLED_OVERRIDE 0x00000001
  346. #define LED_CTRL_1000MBPS_ON 0x00000002
  347. #define LED_CTRL_100MBPS_ON 0x00000004
  348. #define LED_CTRL_10MBPS_ON 0x00000008
  349. #define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010
  350. #define LED_CTRL_TRAFFIC_BLINK 0x00000020
  351. #define LED_CTRL_TRAFFIC_LED 0x00000040
  352. #define LED_CTRL_1000MBPS_STATUS 0x00000080
  353. #define LED_CTRL_100MBPS_STATUS 0x00000100
  354. #define LED_CTRL_10MBPS_STATUS 0x00000200
  355. #define LED_CTRL_TRAFFIC_STATUS 0x00000400
  356. #define LED_CTRL_MODE_MAC 0x00000000
  357. #define LED_CTRL_MODE_PHY_1 0x00000800
  358. #define LED_CTRL_MODE_PHY_2 0x00001000
  359. #define LED_CTRL_MODE_SHASTA_MAC 0x00002000
  360. #define LED_CTRL_MODE_SHARED 0x00004000
  361. #define LED_CTRL_MODE_COMBO 0x00008000
  362. #define LED_CTRL_BLINK_RATE_MASK 0x7ff80000
  363. #define LED_CTRL_BLINK_RATE_SHIFT 19
  364. #define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000
  365. #define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000
  366. #define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */
  367. #define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */
  368. #define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */
  369. #define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */
  370. #define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */
  371. #define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */
  372. #define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */
  373. #define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */
  374. #define MAC_ACPI_MBUF_PTR 0x00000430
  375. #define MAC_ACPI_LEN_OFFSET 0x00000434
  376. #define ACPI_LENOFF_LEN_MASK 0x0000ffff
  377. #define ACPI_LENOFF_LEN_SHIFT 0
  378. #define ACPI_LENOFF_OFF_MASK 0x0fff0000
  379. #define ACPI_LENOFF_OFF_SHIFT 16
  380. #define MAC_TX_BACKOFF_SEED 0x00000438
  381. #define TX_BACKOFF_SEED_MASK 0x000003ff
  382. #define MAC_RX_MTU_SIZE 0x0000043c
  383. #define RX_MTU_SIZE_MASK 0x0000ffff
  384. #define MAC_PCS_TEST 0x00000440
  385. #define PCS_TEST_PATTERN_MASK 0x000fffff
  386. #define PCS_TEST_PATTERN_SHIFT 0
  387. #define PCS_TEST_ENABLE 0x00100000
  388. #define MAC_TX_AUTO_NEG 0x00000444
  389. #define TX_AUTO_NEG_MASK 0x0000ffff
  390. #define TX_AUTO_NEG_SHIFT 0
  391. #define MAC_RX_AUTO_NEG 0x00000448
  392. #define RX_AUTO_NEG_MASK 0x0000ffff
  393. #define RX_AUTO_NEG_SHIFT 0
  394. #define MAC_MI_COM 0x0000044c
  395. #define MI_COM_CMD_MASK 0x0c000000
  396. #define MI_COM_CMD_WRITE 0x04000000
  397. #define MI_COM_CMD_READ 0x08000000
  398. #define MI_COM_READ_FAILED 0x10000000
  399. #define MI_COM_START 0x20000000
  400. #define MI_COM_BUSY 0x20000000
  401. #define MI_COM_PHY_ADDR_MASK 0x03e00000
  402. #define MI_COM_PHY_ADDR_SHIFT 21
  403. #define MI_COM_REG_ADDR_MASK 0x001f0000
  404. #define MI_COM_REG_ADDR_SHIFT 16
  405. #define MI_COM_DATA_MASK 0x0000ffff
  406. #define MAC_MI_STAT 0x00000450
  407. #define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001
  408. #define MAC_MI_MODE 0x00000454
  409. #define MAC_MI_MODE_CLK_10MHZ 0x00000001
  410. #define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002
  411. #define MAC_MI_MODE_AUTO_POLL 0x00000010
  412. #define MAC_MI_MODE_CORE_CLK_62MHZ 0x00008000
  413. #define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */
  414. #define MAC_AUTO_POLL_STATUS 0x00000458
  415. #define MAC_AUTO_POLL_ERROR 0x00000001
  416. #define MAC_TX_MODE 0x0000045c
  417. #define TX_MODE_RESET 0x00000001
  418. #define TX_MODE_ENABLE 0x00000002
  419. #define TX_MODE_FLOW_CTRL_ENABLE 0x00000010
  420. #define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020
  421. #define TX_MODE_LONG_PAUSE_ENABLE 0x00000040
  422. #define MAC_TX_STATUS 0x00000460
  423. #define TX_STATUS_XOFFED 0x00000001
  424. #define TX_STATUS_SENT_XOFF 0x00000002
  425. #define TX_STATUS_SENT_XON 0x00000004
  426. #define TX_STATUS_LINK_UP 0x00000008
  427. #define TX_STATUS_ODI_UNDERRUN 0x00000010
  428. #define TX_STATUS_ODI_OVERRUN 0x00000020
  429. #define MAC_TX_LENGTHS 0x00000464
  430. #define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff
  431. #define TX_LENGTHS_SLOT_TIME_SHIFT 0
  432. #define TX_LENGTHS_IPG_MASK 0x00000f00
  433. #define TX_LENGTHS_IPG_SHIFT 8
  434. #define TX_LENGTHS_IPG_CRS_MASK 0x00003000
  435. #define TX_LENGTHS_IPG_CRS_SHIFT 12
  436. #define MAC_RX_MODE 0x00000468
  437. #define RX_MODE_RESET 0x00000001
  438. #define RX_MODE_ENABLE 0x00000002
  439. #define RX_MODE_FLOW_CTRL_ENABLE 0x00000004
  440. #define RX_MODE_KEEP_MAC_CTRL 0x00000008
  441. #define RX_MODE_KEEP_PAUSE 0x00000010
  442. #define RX_MODE_ACCEPT_OVERSIZED 0x00000020
  443. #define RX_MODE_ACCEPT_RUNTS 0x00000040
  444. #define RX_MODE_LEN_CHECK 0x00000080
  445. #define RX_MODE_PROMISC 0x00000100
  446. #define RX_MODE_NO_CRC_CHECK 0x00000200
  447. #define RX_MODE_KEEP_VLAN_TAG 0x00000400
  448. #define MAC_RX_STATUS 0x0000046c
  449. #define RX_STATUS_REMOTE_TX_XOFFED 0x00000001
  450. #define RX_STATUS_XOFF_RCVD 0x00000002
  451. #define RX_STATUS_XON_RCVD 0x00000004
  452. #define MAC_HASH_REG_0 0x00000470
  453. #define MAC_HASH_REG_1 0x00000474
  454. #define MAC_HASH_REG_2 0x00000478
  455. #define MAC_HASH_REG_3 0x0000047c
  456. #define MAC_RCV_RULE_0 0x00000480
  457. #define MAC_RCV_VALUE_0 0x00000484
  458. #define MAC_RCV_RULE_1 0x00000488
  459. #define MAC_RCV_VALUE_1 0x0000048c
  460. #define MAC_RCV_RULE_2 0x00000490
  461. #define MAC_RCV_VALUE_2 0x00000494
  462. #define MAC_RCV_RULE_3 0x00000498
  463. #define MAC_RCV_VALUE_3 0x0000049c
  464. #define MAC_RCV_RULE_4 0x000004a0
  465. #define MAC_RCV_VALUE_4 0x000004a4
  466. #define MAC_RCV_RULE_5 0x000004a8
  467. #define MAC_RCV_VALUE_5 0x000004ac
  468. #define MAC_RCV_RULE_6 0x000004b0
  469. #define MAC_RCV_VALUE_6 0x000004b4
  470. #define MAC_RCV_RULE_7 0x000004b8
  471. #define MAC_RCV_VALUE_7 0x000004bc
  472. #define MAC_RCV_RULE_8 0x000004c0
  473. #define MAC_RCV_VALUE_8 0x000004c4
  474. #define MAC_RCV_RULE_9 0x000004c8
  475. #define MAC_RCV_VALUE_9 0x000004cc
  476. #define MAC_RCV_RULE_10 0x000004d0
  477. #define MAC_RCV_VALUE_10 0x000004d4
  478. #define MAC_RCV_RULE_11 0x000004d8
  479. #define MAC_RCV_VALUE_11 0x000004dc
  480. #define MAC_RCV_RULE_12 0x000004e0
  481. #define MAC_RCV_VALUE_12 0x000004e4
  482. #define MAC_RCV_RULE_13 0x000004e8
  483. #define MAC_RCV_VALUE_13 0x000004ec
  484. #define MAC_RCV_RULE_14 0x000004f0
  485. #define MAC_RCV_VALUE_14 0x000004f4
  486. #define MAC_RCV_RULE_15 0x000004f8
  487. #define MAC_RCV_VALUE_15 0x000004fc
  488. #define RCV_RULE_DISABLE_MASK 0x7fffffff
  489. #define MAC_RCV_RULE_CFG 0x00000500
  490. #define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008
  491. #define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504
  492. /* 0x508 --> 0x520 unused */
  493. #define MAC_HASHREGU_0 0x00000520
  494. #define MAC_HASHREGU_1 0x00000524
  495. #define MAC_HASHREGU_2 0x00000528
  496. #define MAC_HASHREGU_3 0x0000052c
  497. #define MAC_EXTADDR_0_HIGH 0x00000530
  498. #define MAC_EXTADDR_0_LOW 0x00000534
  499. #define MAC_EXTADDR_1_HIGH 0x00000538
  500. #define MAC_EXTADDR_1_LOW 0x0000053c
  501. #define MAC_EXTADDR_2_HIGH 0x00000540
  502. #define MAC_EXTADDR_2_LOW 0x00000544
  503. #define MAC_EXTADDR_3_HIGH 0x00000548
  504. #define MAC_EXTADDR_3_LOW 0x0000054c
  505. #define MAC_EXTADDR_4_HIGH 0x00000550
  506. #define MAC_EXTADDR_4_LOW 0x00000554
  507. #define MAC_EXTADDR_5_HIGH 0x00000558
  508. #define MAC_EXTADDR_5_LOW 0x0000055c
  509. #define MAC_EXTADDR_6_HIGH 0x00000560
  510. #define MAC_EXTADDR_6_LOW 0x00000564
  511. #define MAC_EXTADDR_7_HIGH 0x00000568
  512. #define MAC_EXTADDR_7_LOW 0x0000056c
  513. #define MAC_EXTADDR_8_HIGH 0x00000570
  514. #define MAC_EXTADDR_8_LOW 0x00000574
  515. #define MAC_EXTADDR_9_HIGH 0x00000578
  516. #define MAC_EXTADDR_9_LOW 0x0000057c
  517. #define MAC_EXTADDR_10_HIGH 0x00000580
  518. #define MAC_EXTADDR_10_LOW 0x00000584
  519. #define MAC_EXTADDR_11_HIGH 0x00000588
  520. #define MAC_EXTADDR_11_LOW 0x0000058c
  521. #define MAC_SERDES_CFG 0x00000590
  522. #define MAC_SERDES_CFG_EDGE_SELECT 0x00001000
  523. #define MAC_SERDES_STAT 0x00000594
  524. /* 0x598 --> 0x5b0 unused */
  525. #define SG_DIG_CTRL 0x000005b0
  526. #define SG_DIG_USING_HW_AUTONEG 0x80000000
  527. #define SG_DIG_SOFT_RESET 0x40000000
  528. #define SG_DIG_DISABLE_LINKRDY 0x20000000
  529. #define SG_DIG_CRC16_CLEAR_N 0x01000000
  530. #define SG_DIG_EN10B 0x00800000
  531. #define SG_DIG_CLEAR_STATUS 0x00400000
  532. #define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000
  533. #define SG_DIG_LOCAL_LINK_STATUS 0x00100000
  534. #define SG_DIG_SPEED_STATUS_MASK 0x000c0000
  535. #define SG_DIG_SPEED_STATUS_SHIFT 18
  536. #define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000
  537. #define SG_DIG_RESTART_AUTONEG 0x00010000
  538. #define SG_DIG_FIBER_MODE 0x00008000
  539. #define SG_DIG_REMOTE_FAULT_MASK 0x00006000
  540. #define SG_DIG_PAUSE_MASK 0x00001800
  541. #define SG_DIG_GBIC_ENABLE 0x00000400
  542. #define SG_DIG_CHECK_END_ENABLE 0x00000200
  543. #define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100
  544. #define SG_DIG_CLOCK_PHASE_SELECT 0x00000080
  545. #define SG_DIG_GMII_INPUT_SELECT 0x00000040
  546. #define SG_DIG_MRADV_CRC16_SELECT 0x00000020
  547. #define SG_DIG_COMMA_DETECT_ENABLE 0x00000010
  548. #define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008
  549. #define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004
  550. #define SG_DIG_REMOTE_LOOPBACK 0x00000002
  551. #define SG_DIG_LOOPBACK 0x00000001
  552. #define SG_DIG_STATUS 0x000005b4
  553. #define SG_DIG_CRC16_BUS_MASK 0xffff0000
  554. #define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */
  555. #define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */
  556. #define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */
  557. #define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */
  558. #define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */
  559. #define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */
  560. #define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0
  561. #define SG_DIG_COMMA_DETECTOR 0x00000008
  562. #define SG_DIG_MAC_ACK_STATUS 0x00000004
  563. #define SG_DIG_AUTONEG_COMPLETE 0x00000002
  564. #define SG_DIG_AUTONEG_ERROR 0x00000001
  565. /* 0x5b8 --> 0x600 unused */
  566. #define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */
  567. #define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */
  568. /* 0x624 --> 0x800 unused */
  569. #define MAC_TX_STATS_OCTETS 0x00000800
  570. #define MAC_TX_STATS_RESV1 0x00000804
  571. #define MAC_TX_STATS_COLLISIONS 0x00000808
  572. #define MAC_TX_STATS_XON_SENT 0x0000080c
  573. #define MAC_TX_STATS_XOFF_SENT 0x00000810
  574. #define MAC_TX_STATS_RESV2 0x00000814
  575. #define MAC_TX_STATS_MAC_ERRORS 0x00000818
  576. #define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c
  577. #define MAC_TX_STATS_MULT_COLLISIONS 0x00000820
  578. #define MAC_TX_STATS_DEFERRED 0x00000824
  579. #define MAC_TX_STATS_RESV3 0x00000828
  580. #define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c
  581. #define MAC_TX_STATS_LATE_COL 0x00000830
  582. #define MAC_TX_STATS_RESV4_1 0x00000834
  583. #define MAC_TX_STATS_RESV4_2 0x00000838
  584. #define MAC_TX_STATS_RESV4_3 0x0000083c
  585. #define MAC_TX_STATS_RESV4_4 0x00000840
  586. #define MAC_TX_STATS_RESV4_5 0x00000844
  587. #define MAC_TX_STATS_RESV4_6 0x00000848
  588. #define MAC_TX_STATS_RESV4_7 0x0000084c
  589. #define MAC_TX_STATS_RESV4_8 0x00000850
  590. #define MAC_TX_STATS_RESV4_9 0x00000854
  591. #define MAC_TX_STATS_RESV4_10 0x00000858
  592. #define MAC_TX_STATS_RESV4_11 0x0000085c
  593. #define MAC_TX_STATS_RESV4_12 0x00000860
  594. #define MAC_TX_STATS_RESV4_13 0x00000864
  595. #define MAC_TX_STATS_RESV4_14 0x00000868
  596. #define MAC_TX_STATS_UCAST 0x0000086c
  597. #define MAC_TX_STATS_MCAST 0x00000870
  598. #define MAC_TX_STATS_BCAST 0x00000874
  599. #define MAC_TX_STATS_RESV5_1 0x00000878
  600. #define MAC_TX_STATS_RESV5_2 0x0000087c
  601. #define MAC_RX_STATS_OCTETS 0x00000880
  602. #define MAC_RX_STATS_RESV1 0x00000884
  603. #define MAC_RX_STATS_FRAGMENTS 0x00000888
  604. #define MAC_RX_STATS_UCAST 0x0000088c
  605. #define MAC_RX_STATS_MCAST 0x00000890
  606. #define MAC_RX_STATS_BCAST 0x00000894
  607. #define MAC_RX_STATS_FCS_ERRORS 0x00000898
  608. #define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c
  609. #define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0
  610. #define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4
  611. #define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8
  612. #define MAC_RX_STATS_XOFF_ENTERED 0x000008ac
  613. #define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0
  614. #define MAC_RX_STATS_JABBERS 0x000008b4
  615. #define MAC_RX_STATS_UNDERSIZE 0x000008b8
  616. /* 0x8bc --> 0xc00 unused */
  617. /* Send data initiator control registers */
  618. #define SNDDATAI_MODE 0x00000c00
  619. #define SNDDATAI_MODE_RESET 0x00000001
  620. #define SNDDATAI_MODE_ENABLE 0x00000002
  621. #define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004
  622. #define SNDDATAI_STATUS 0x00000c04
  623. #define SNDDATAI_STATUS_STAT_OFLOW 0x00000004
  624. #define SNDDATAI_STATSCTRL 0x00000c08
  625. #define SNDDATAI_SCTRL_ENABLE 0x00000001
  626. #define SNDDATAI_SCTRL_FASTUPD 0x00000002
  627. #define SNDDATAI_SCTRL_CLEAR 0x00000004
  628. #define SNDDATAI_SCTRL_FLUSH 0x00000008
  629. #define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010
  630. #define SNDDATAI_STATSENAB 0x00000c0c
  631. #define SNDDATAI_STATSINCMASK 0x00000c10
  632. /* 0xc14 --> 0xc80 unused */
  633. #define SNDDATAI_COS_CNT_0 0x00000c80
  634. #define SNDDATAI_COS_CNT_1 0x00000c84
  635. #define SNDDATAI_COS_CNT_2 0x00000c88
  636. #define SNDDATAI_COS_CNT_3 0x00000c8c
  637. #define SNDDATAI_COS_CNT_4 0x00000c90
  638. #define SNDDATAI_COS_CNT_5 0x00000c94
  639. #define SNDDATAI_COS_CNT_6 0x00000c98
  640. #define SNDDATAI_COS_CNT_7 0x00000c9c
  641. #define SNDDATAI_COS_CNT_8 0x00000ca0
  642. #define SNDDATAI_COS_CNT_9 0x00000ca4
  643. #define SNDDATAI_COS_CNT_10 0x00000ca8
  644. #define SNDDATAI_COS_CNT_11 0x00000cac
  645. #define SNDDATAI_COS_CNT_12 0x00000cb0
  646. #define SNDDATAI_COS_CNT_13 0x00000cb4
  647. #define SNDDATAI_COS_CNT_14 0x00000cb8
  648. #define SNDDATAI_COS_CNT_15 0x00000cbc
  649. #define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0
  650. #define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4
  651. #define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8
  652. #define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc
  653. #define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0
  654. #define SNDDATAI_INTERRUPTS_CNT 0x00000cd4
  655. #define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8
  656. #define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc
  657. /* 0xce0 --> 0x1000 unused */
  658. /* Send data completion control registers */
  659. #define SNDDATAC_MODE 0x00001000
  660. #define SNDDATAC_MODE_RESET 0x00000001
  661. #define SNDDATAC_MODE_ENABLE 0x00000002
  662. /* 0x1004 --> 0x1400 unused */
  663. /* Send BD ring selector */
  664. #define SNDBDS_MODE 0x00001400
  665. #define SNDBDS_MODE_RESET 0x00000001
  666. #define SNDBDS_MODE_ENABLE 0x00000002
  667. #define SNDBDS_MODE_ATTN_ENABLE 0x00000004
  668. #define SNDBDS_STATUS 0x00001404
  669. #define SNDBDS_STATUS_ERROR_ATTN 0x00000004
  670. #define SNDBDS_HWDIAG 0x00001408
  671. /* 0x140c --> 0x1440 */
  672. #define SNDBDS_SEL_CON_IDX_0 0x00001440
  673. #define SNDBDS_SEL_CON_IDX_1 0x00001444
  674. #define SNDBDS_SEL_CON_IDX_2 0x00001448
  675. #define SNDBDS_SEL_CON_IDX_3 0x0000144c
  676. #define SNDBDS_SEL_CON_IDX_4 0x00001450
  677. #define SNDBDS_SEL_CON_IDX_5 0x00001454
  678. #define SNDBDS_SEL_CON_IDX_6 0x00001458
  679. #define SNDBDS_SEL_CON_IDX_7 0x0000145c
  680. #define SNDBDS_SEL_CON_IDX_8 0x00001460
  681. #define SNDBDS_SEL_CON_IDX_9 0x00001464
  682. #define SNDBDS_SEL_CON_IDX_10 0x00001468
  683. #define SNDBDS_SEL_CON_IDX_11 0x0000146c
  684. #define SNDBDS_SEL_CON_IDX_12 0x00001470
  685. #define SNDBDS_SEL_CON_IDX_13 0x00001474
  686. #define SNDBDS_SEL_CON_IDX_14 0x00001478
  687. #define SNDBDS_SEL_CON_IDX_15 0x0000147c
  688. /* 0x1480 --> 0x1800 unused */
  689. /* Send BD initiator control registers */
  690. #define SNDBDI_MODE 0x00001800
  691. #define SNDBDI_MODE_RESET 0x00000001
  692. #define SNDBDI_MODE_ENABLE 0x00000002
  693. #define SNDBDI_MODE_ATTN_ENABLE 0x00000004
  694. #define SNDBDI_STATUS 0x00001804
  695. #define SNDBDI_STATUS_ERROR_ATTN 0x00000004
  696. #define SNDBDI_IN_PROD_IDX_0 0x00001808
  697. #define SNDBDI_IN_PROD_IDX_1 0x0000180c
  698. #define SNDBDI_IN_PROD_IDX_2 0x00001810
  699. #define SNDBDI_IN_PROD_IDX_3 0x00001814
  700. #define SNDBDI_IN_PROD_IDX_4 0x00001818
  701. #define SNDBDI_IN_PROD_IDX_5 0x0000181c
  702. #define SNDBDI_IN_PROD_IDX_6 0x00001820
  703. #define SNDBDI_IN_PROD_IDX_7 0x00001824
  704. #define SNDBDI_IN_PROD_IDX_8 0x00001828
  705. #define SNDBDI_IN_PROD_IDX_9 0x0000182c
  706. #define SNDBDI_IN_PROD_IDX_10 0x00001830
  707. #define SNDBDI_IN_PROD_IDX_11 0x00001834
  708. #define SNDBDI_IN_PROD_IDX_12 0x00001838
  709. #define SNDBDI_IN_PROD_IDX_13 0x0000183c
  710. #define SNDBDI_IN_PROD_IDX_14 0x00001840
  711. #define SNDBDI_IN_PROD_IDX_15 0x00001844
  712. /* 0x1848 --> 0x1c00 unused */
  713. /* Send BD completion control registers */
  714. #define SNDBDC_MODE 0x00001c00
  715. #define SNDBDC_MODE_RESET 0x00000001
  716. #define SNDBDC_MODE_ENABLE 0x00000002
  717. #define SNDBDC_MODE_ATTN_ENABLE 0x00000004
  718. /* 0x1c04 --> 0x2000 unused */
  719. /* Receive list placement control registers */
  720. #define RCVLPC_MODE 0x00002000
  721. #define RCVLPC_MODE_RESET 0x00000001
  722. #define RCVLPC_MODE_ENABLE 0x00000002
  723. #define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004
  724. #define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008
  725. #define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010
  726. #define RCVLPC_STATUS 0x00002004
  727. #define RCVLPC_STATUS_CLASS0 0x00000004
  728. #define RCVLPC_STATUS_MAPOOR 0x00000008
  729. #define RCVLPC_STATUS_STAT_OFLOW 0x00000010
  730. #define RCVLPC_LOCK 0x00002008
  731. #define RCVLPC_LOCK_REQ_MASK 0x0000ffff
  732. #define RCVLPC_LOCK_REQ_SHIFT 0
  733. #define RCVLPC_LOCK_GRANT_MASK 0xffff0000
  734. #define RCVLPC_LOCK_GRANT_SHIFT 16
  735. #define RCVLPC_NON_EMPTY_BITS 0x0000200c
  736. #define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff
  737. #define RCVLPC_CONFIG 0x00002010
  738. #define RCVLPC_STATSCTRL 0x00002014
  739. #define RCVLPC_STATSCTRL_ENABLE 0x00000001
  740. #define RCVLPC_STATSCTRL_FASTUPD 0x00000002
  741. #define RCVLPC_STATS_ENABLE 0x00002018
  742. #define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000
  743. #define RCVLPC_STATS_INCMASK 0x0000201c
  744. /* 0x2020 --> 0x2100 unused */
  745. #define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */
  746. #define SELLST_TAIL 0x00000004
  747. #define SELLST_CONT 0x00000008
  748. #define SELLST_UNUSED 0x0000000c
  749. #define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */
  750. #define RCVLPC_DROP_FILTER_CNT 0x00002240
  751. #define RCVLPC_DMA_WQ_FULL_CNT 0x00002244
  752. #define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248
  753. #define RCVLPC_NO_RCV_BD_CNT 0x0000224c
  754. #define RCVLPC_IN_DISCARDS_CNT 0x00002250
  755. #define RCVLPC_IN_ERRORS_CNT 0x00002254
  756. #define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258
  757. /* 0x225c --> 0x2400 unused */
  758. /* Receive Data and Receive BD Initiator Control */
  759. #define RCVDBDI_MODE 0x00002400
  760. #define RCVDBDI_MODE_RESET 0x00000001
  761. #define RCVDBDI_MODE_ENABLE 0x00000002
  762. #define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004
  763. #define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008
  764. #define RCVDBDI_MODE_INV_RING_SZ 0x00000010
  765. #define RCVDBDI_STATUS 0x00002404
  766. #define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004
  767. #define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008
  768. #define RCVDBDI_STATUS_INV_RING_SZ 0x00000010
  769. #define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408
  770. /* 0x240c --> 0x2440 unused */
  771. #define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */
  772. #define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */
  773. #define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */
  774. #define RCVDBDI_JUMBO_CON_IDX 0x00002470
  775. #define RCVDBDI_STD_CON_IDX 0x00002474
  776. #define RCVDBDI_MINI_CON_IDX 0x00002478
  777. /* 0x247c --> 0x2480 unused */
  778. #define RCVDBDI_BD_PROD_IDX_0 0x00002480
  779. #define RCVDBDI_BD_PROD_IDX_1 0x00002484
  780. #define RCVDBDI_BD_PROD_IDX_2 0x00002488
  781. #define RCVDBDI_BD_PROD_IDX_3 0x0000248c
  782. #define RCVDBDI_BD_PROD_IDX_4 0x00002490
  783. #define RCVDBDI_BD_PROD_IDX_5 0x00002494
  784. #define RCVDBDI_BD_PROD_IDX_6 0x00002498
  785. #define RCVDBDI_BD_PROD_IDX_7 0x0000249c
  786. #define RCVDBDI_BD_PROD_IDX_8 0x000024a0
  787. #define RCVDBDI_BD_PROD_IDX_9 0x000024a4
  788. #define RCVDBDI_BD_PROD_IDX_10 0x000024a8
  789. #define RCVDBDI_BD_PROD_IDX_11 0x000024ac
  790. #define RCVDBDI_BD_PROD_IDX_12 0x000024b0
  791. #define RCVDBDI_BD_PROD_IDX_13 0x000024b4
  792. #define RCVDBDI_BD_PROD_IDX_14 0x000024b8
  793. #define RCVDBDI_BD_PROD_IDX_15 0x000024bc
  794. #define RCVDBDI_HWDIAG 0x000024c0
  795. /* 0x24c4 --> 0x2800 unused */
  796. /* Receive Data Completion Control */
  797. #define RCVDCC_MODE 0x00002800
  798. #define RCVDCC_MODE_RESET 0x00000001
  799. #define RCVDCC_MODE_ENABLE 0x00000002
  800. #define RCVDCC_MODE_ATTN_ENABLE 0x00000004
  801. /* 0x2804 --> 0x2c00 unused */
  802. /* Receive BD Initiator Control Registers */
  803. #define RCVBDI_MODE 0x00002c00
  804. #define RCVBDI_MODE_RESET 0x00000001
  805. #define RCVBDI_MODE_ENABLE 0x00000002
  806. #define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004
  807. #define RCVBDI_STATUS 0x00002c04
  808. #define RCVBDI_STATUS_RCB_ATTN 0x00000004
  809. #define RCVBDI_JUMBO_PROD_IDX 0x00002c08
  810. #define RCVBDI_STD_PROD_IDX 0x00002c0c
  811. #define RCVBDI_MINI_PROD_IDX 0x00002c10
  812. #define RCVBDI_MINI_THRESH 0x00002c14
  813. #define RCVBDI_STD_THRESH 0x00002c18
  814. #define RCVBDI_JUMBO_THRESH 0x00002c1c
  815. /* 0x2c20 --> 0x3000 unused */
  816. /* Receive BD Completion Control Registers */
  817. #define RCVCC_MODE 0x00003000
  818. #define RCVCC_MODE_RESET 0x00000001
  819. #define RCVCC_MODE_ENABLE 0x00000002
  820. #define RCVCC_MODE_ATTN_ENABLE 0x00000004
  821. #define RCVCC_STATUS 0x00003004
  822. #define RCVCC_STATUS_ERROR_ATTN 0x00000004
  823. #define RCVCC_JUMP_PROD_IDX 0x00003008
  824. #define RCVCC_STD_PROD_IDX 0x0000300c
  825. #define RCVCC_MINI_PROD_IDX 0x00003010
  826. /* 0x3014 --> 0x3400 unused */
  827. /* Receive list selector control registers */
  828. #define RCVLSC_MODE 0x00003400
  829. #define RCVLSC_MODE_RESET 0x00000001
  830. #define RCVLSC_MODE_ENABLE 0x00000002
  831. #define RCVLSC_MODE_ATTN_ENABLE 0x00000004
  832. #define RCVLSC_STATUS 0x00003404
  833. #define RCVLSC_STATUS_ERROR_ATTN 0x00000004
  834. /* 0x3408 --> 0x3800 unused */
  835. /* Mbuf cluster free registers */
  836. #define MBFREE_MODE 0x00003800
  837. #define MBFREE_MODE_RESET 0x00000001
  838. #define MBFREE_MODE_ENABLE 0x00000002
  839. #define MBFREE_STATUS 0x00003804
  840. /* 0x3808 --> 0x3c00 unused */
  841. /* Host coalescing control registers */
  842. #define HOSTCC_MODE 0x00003c00
  843. #define HOSTCC_MODE_RESET 0x00000001
  844. #define HOSTCC_MODE_ENABLE 0x00000002
  845. #define HOSTCC_MODE_ATTN 0x00000004
  846. #define HOSTCC_MODE_NOW 0x00000008
  847. #define HOSTCC_MODE_FULL_STATUS 0x00000000
  848. #define HOSTCC_MODE_64BYTE 0x00000080
  849. #define HOSTCC_MODE_32BYTE 0x00000100
  850. #define HOSTCC_MODE_CLRTICK_RXBD 0x00000200
  851. #define HOSTCC_MODE_CLRTICK_TXBD 0x00000400
  852. #define HOSTCC_MODE_NOINT_ON_NOW 0x00000800
  853. #define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000
  854. #define HOSTCC_STATUS 0x00003c04
  855. #define HOSTCC_STATUS_ERROR_ATTN 0x00000004
  856. #define HOSTCC_RXCOL_TICKS 0x00003c08
  857. #define LOW_RXCOL_TICKS 0x00000032
  858. #define LOW_RXCOL_TICKS_CLRTCKS 0x00000014
  859. #define DEFAULT_RXCOL_TICKS 0x00000048
  860. #define HIGH_RXCOL_TICKS 0x00000096
  861. #define MAX_RXCOL_TICKS 0x000003ff
  862. #define HOSTCC_TXCOL_TICKS 0x00003c0c
  863. #define LOW_TXCOL_TICKS 0x00000096
  864. #define LOW_TXCOL_TICKS_CLRTCKS 0x00000048
  865. #define DEFAULT_TXCOL_TICKS 0x0000012c
  866. #define HIGH_TXCOL_TICKS 0x00000145
  867. #define MAX_TXCOL_TICKS 0x000003ff
  868. #define HOSTCC_RXMAX_FRAMES 0x00003c10
  869. #define LOW_RXMAX_FRAMES 0x00000005
  870. #define DEFAULT_RXMAX_FRAMES 0x00000008
  871. #define HIGH_RXMAX_FRAMES 0x00000012
  872. #define MAX_RXMAX_FRAMES 0x000000ff
  873. #define HOSTCC_TXMAX_FRAMES 0x00003c14
  874. #define LOW_TXMAX_FRAMES 0x00000035
  875. #define DEFAULT_TXMAX_FRAMES 0x0000004b
  876. #define HIGH_TXMAX_FRAMES 0x00000052
  877. #define MAX_TXMAX_FRAMES 0x000000ff
  878. #define HOSTCC_RXCOAL_TICK_INT 0x00003c18
  879. #define DEFAULT_RXCOAL_TICK_INT 0x00000019
  880. #define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014
  881. #define MAX_RXCOAL_TICK_INT 0x000003ff
  882. #define HOSTCC_TXCOAL_TICK_INT 0x00003c1c
  883. #define DEFAULT_TXCOAL_TICK_INT 0x00000019
  884. #define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014
  885. #define MAX_TXCOAL_TICK_INT 0x000003ff
  886. #define HOSTCC_RXCOAL_MAXF_INT 0x00003c20
  887. #define DEFAULT_RXCOAL_MAXF_INT 0x00000005
  888. #define MAX_RXCOAL_MAXF_INT 0x000000ff
  889. #define HOSTCC_TXCOAL_MAXF_INT 0x00003c24
  890. #define DEFAULT_TXCOAL_MAXF_INT 0x00000005
  891. #define MAX_TXCOAL_MAXF_INT 0x000000ff
  892. #define HOSTCC_STAT_COAL_TICKS 0x00003c28
  893. #define DEFAULT_STAT_COAL_TICKS 0x000f4240
  894. #define MAX_STAT_COAL_TICKS 0xd693d400
  895. #define MIN_STAT_COAL_TICKS 0x00000064
  896. /* 0x3c2c --> 0x3c30 unused */
  897. #define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */
  898. #define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */
  899. #define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40
  900. #define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44
  901. #define HOSTCC_FLOW_ATTN 0x00003c48
  902. /* 0x3c4c --> 0x3c50 unused */
  903. #define HOSTCC_JUMBO_CON_IDX 0x00003c50
  904. #define HOSTCC_STD_CON_IDX 0x00003c54
  905. #define HOSTCC_MINI_CON_IDX 0x00003c58
  906. /* 0x3c5c --> 0x3c80 unused */
  907. #define HOSTCC_RET_PROD_IDX_0 0x00003c80
  908. #define HOSTCC_RET_PROD_IDX_1 0x00003c84
  909. #define HOSTCC_RET_PROD_IDX_2 0x00003c88
  910. #define HOSTCC_RET_PROD_IDX_3 0x00003c8c
  911. #define HOSTCC_RET_PROD_IDX_4 0x00003c90
  912. #define HOSTCC_RET_PROD_IDX_5 0x00003c94
  913. #define HOSTCC_RET_PROD_IDX_6 0x00003c98
  914. #define HOSTCC_RET_PROD_IDX_7 0x00003c9c
  915. #define HOSTCC_RET_PROD_IDX_8 0x00003ca0
  916. #define HOSTCC_RET_PROD_IDX_9 0x00003ca4
  917. #define HOSTCC_RET_PROD_IDX_10 0x00003ca8
  918. #define HOSTCC_RET_PROD_IDX_11 0x00003cac
  919. #define HOSTCC_RET_PROD_IDX_12 0x00003cb0
  920. #define HOSTCC_RET_PROD_IDX_13 0x00003cb4
  921. #define HOSTCC_RET_PROD_IDX_14 0x00003cb8
  922. #define HOSTCC_RET_PROD_IDX_15 0x00003cbc
  923. #define HOSTCC_SND_CON_IDX_0 0x00003cc0
  924. #define HOSTCC_SND_CON_IDX_1 0x00003cc4
  925. #define HOSTCC_SND_CON_IDX_2 0x00003cc8
  926. #define HOSTCC_SND_CON_IDX_3 0x00003ccc
  927. #define HOSTCC_SND_CON_IDX_4 0x00003cd0
  928. #define HOSTCC_SND_CON_IDX_5 0x00003cd4
  929. #define HOSTCC_SND_CON_IDX_6 0x00003cd8
  930. #define HOSTCC_SND_CON_IDX_7 0x00003cdc
  931. #define HOSTCC_SND_CON_IDX_8 0x00003ce0
  932. #define HOSTCC_SND_CON_IDX_9 0x00003ce4
  933. #define HOSTCC_SND_CON_IDX_10 0x00003ce8
  934. #define HOSTCC_SND_CON_IDX_11 0x00003cec
  935. #define HOSTCC_SND_CON_IDX_12 0x00003cf0
  936. #define HOSTCC_SND_CON_IDX_13 0x00003cf4
  937. #define HOSTCC_SND_CON_IDX_14 0x00003cf8
  938. #define HOSTCC_SND_CON_IDX_15 0x00003cfc
  939. /* 0x3d00 --> 0x4000 unused */
  940. /* Memory arbiter control registers */
  941. #define MEMARB_MODE 0x00004000
  942. #define MEMARB_MODE_RESET 0x00000001
  943. #define MEMARB_MODE_ENABLE 0x00000002
  944. #define MEMARB_STATUS 0x00004004
  945. #define MEMARB_TRAP_ADDR_LOW 0x00004008
  946. #define MEMARB_TRAP_ADDR_HIGH 0x0000400c
  947. /* 0x4010 --> 0x4400 unused */
  948. /* Buffer manager control registers */
  949. #define BUFMGR_MODE 0x00004400
  950. #define BUFMGR_MODE_RESET 0x00000001
  951. #define BUFMGR_MODE_ENABLE 0x00000002
  952. #define BUFMGR_MODE_ATTN_ENABLE 0x00000004
  953. #define BUFMGR_MODE_BM_TEST 0x00000008
  954. #define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010
  955. #define BUFMGR_STATUS 0x00004404
  956. #define BUFMGR_STATUS_ERROR 0x00000004
  957. #define BUFMGR_STATUS_MBLOW 0x00000010
  958. #define BUFMGR_MB_POOL_ADDR 0x00004408
  959. #define BUFMGR_MB_POOL_SIZE 0x0000440c
  960. #define BUFMGR_MB_RDMA_LOW_WATER 0x00004410
  961. #define DEFAULT_MB_RDMA_LOW_WATER 0x00000050
  962. #define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000
  963. #define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130
  964. #define DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000
  965. #define BUFMGR_MB_MACRX_LOW_WATER 0x00004414
  966. #define DEFAULT_MB_MACRX_LOW_WATER 0x00000020
  967. #define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010
  968. #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098
  969. #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b
  970. #define BUFMGR_MB_HIGH_WATER 0x00004418
  971. #define DEFAULT_MB_HIGH_WATER 0x00000060
  972. #define DEFAULT_MB_HIGH_WATER_5705 0x00000060
  973. #define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c
  974. #define DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096
  975. #define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c
  976. #define BUFMGR_MB_ALLOC_BIT 0x10000000
  977. #define BUFMGR_RX_MB_ALLOC_RESP 0x00004420
  978. #define BUFMGR_TX_MB_ALLOC_REQ 0x00004424
  979. #define BUFMGR_TX_MB_ALLOC_RESP 0x00004428
  980. #define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c
  981. #define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430
  982. #define BUFMGR_DMA_LOW_WATER 0x00004434
  983. #define DEFAULT_DMA_LOW_WATER 0x00000005
  984. #define BUFMGR_DMA_HIGH_WATER 0x00004438
  985. #define DEFAULT_DMA_HIGH_WATER 0x0000000a
  986. #define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c
  987. #define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440
  988. #define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444
  989. #define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448
  990. #define BUFMGR_HWDIAG_0 0x0000444c
  991. #define BUFMGR_HWDIAG_1 0x00004450
  992. #define BUFMGR_HWDIAG_2 0x00004454
  993. /* 0x4458 --> 0x4800 unused */
  994. /* Read DMA control registers */
  995. #define RDMAC_MODE 0x00004800
  996. #define RDMAC_MODE_RESET 0x00000001
  997. #define RDMAC_MODE_ENABLE 0x00000002
  998. #define RDMAC_MODE_TGTABORT_ENAB 0x00000004
  999. #define RDMAC_MODE_MSTABORT_ENAB 0x00000008
  1000. #define RDMAC_MODE_PARITYERR_ENAB 0x00000010
  1001. #define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020
  1002. #define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
  1003. #define RDMAC_MODE_FIFOURUN_ENAB 0x00000080
  1004. #define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100
  1005. #define RDMAC_MODE_LNGREAD_ENAB 0x00000200
  1006. #define RDMAC_MODE_SPLIT_ENABLE 0x00000800
  1007. #define RDMAC_MODE_SPLIT_RESET 0x00001000
  1008. #define RDMAC_MODE_FIFO_SIZE_128 0x00020000
  1009. #define RDMAC_MODE_FIFO_LONG_BURST 0x00030000
  1010. #define RDMAC_STATUS 0x00004804
  1011. #define RDMAC_STATUS_TGTABORT 0x00000004
  1012. #define RDMAC_STATUS_MSTABORT 0x00000008
  1013. #define RDMAC_STATUS_PARITYERR 0x00000010
  1014. #define RDMAC_STATUS_ADDROFLOW 0x00000020
  1015. #define RDMAC_STATUS_FIFOOFLOW 0x00000040
  1016. #define RDMAC_STATUS_FIFOURUN 0x00000080
  1017. #define RDMAC_STATUS_FIFOOREAD 0x00000100
  1018. #define RDMAC_STATUS_LNGREAD 0x00000200
  1019. /* 0x4808 --> 0x4c00 unused */
  1020. /* Write DMA control registers */
  1021. #define WDMAC_MODE 0x00004c00
  1022. #define WDMAC_MODE_RESET 0x00000001
  1023. #define WDMAC_MODE_ENABLE 0x00000002
  1024. #define WDMAC_MODE_TGTABORT_ENAB 0x00000004
  1025. #define WDMAC_MODE_MSTABORT_ENAB 0x00000008
  1026. #define WDMAC_MODE_PARITYERR_ENAB 0x00000010
  1027. #define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020
  1028. #define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
  1029. #define WDMAC_MODE_FIFOURUN_ENAB 0x00000080
  1030. #define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100
  1031. #define WDMAC_MODE_LNGREAD_ENAB 0x00000200
  1032. #define WDMAC_MODE_RX_ACCEL 0x00000400
  1033. #define WDMAC_STATUS 0x00004c04
  1034. #define WDMAC_STATUS_TGTABORT 0x00000004
  1035. #define WDMAC_STATUS_MSTABORT 0x00000008
  1036. #define WDMAC_STATUS_PARITYERR 0x00000010
  1037. #define WDMAC_STATUS_ADDROFLOW 0x00000020
  1038. #define WDMAC_STATUS_FIFOOFLOW 0x00000040
  1039. #define WDMAC_STATUS_FIFOURUN 0x00000080
  1040. #define WDMAC_STATUS_FIFOOREAD 0x00000100
  1041. #define WDMAC_STATUS_LNGREAD 0x00000200
  1042. /* 0x4c08 --> 0x5000 unused */
  1043. /* Per-cpu register offsets (arm9) */
  1044. #define CPU_MODE 0x00000000
  1045. #define CPU_MODE_RESET 0x00000001
  1046. #define CPU_MODE_HALT 0x00000400
  1047. #define CPU_STATE 0x00000004
  1048. #define CPU_EVTMASK 0x00000008
  1049. /* 0xc --> 0x1c reserved */
  1050. #define CPU_PC 0x0000001c
  1051. #define CPU_INSN 0x00000020
  1052. #define CPU_SPAD_UFLOW 0x00000024
  1053. #define CPU_WDOG_CLEAR 0x00000028
  1054. #define CPU_WDOG_VECTOR 0x0000002c
  1055. #define CPU_WDOG_PC 0x00000030
  1056. #define CPU_HW_BP 0x00000034
  1057. /* 0x38 --> 0x44 unused */
  1058. #define CPU_WDOG_SAVED_STATE 0x00000044
  1059. #define CPU_LAST_BRANCH_ADDR 0x00000048
  1060. #define CPU_SPAD_UFLOW_SET 0x0000004c
  1061. /* 0x50 --> 0x200 unused */
  1062. #define CPU_R0 0x00000200
  1063. #define CPU_R1 0x00000204
  1064. #define CPU_R2 0x00000208
  1065. #define CPU_R3 0x0000020c
  1066. #define CPU_R4 0x00000210
  1067. #define CPU_R5 0x00000214
  1068. #define CPU_R6 0x00000218
  1069. #define CPU_R7 0x0000021c
  1070. #define CPU_R8 0x00000220
  1071. #define CPU_R9 0x00000224
  1072. #define CPU_R10 0x00000228
  1073. #define CPU_R11 0x0000022c
  1074. #define CPU_R12 0x00000230
  1075. #define CPU_R13 0x00000234
  1076. #define CPU_R14 0x00000238
  1077. #define CPU_R15 0x0000023c
  1078. #define CPU_R16 0x00000240
  1079. #define CPU_R17 0x00000244
  1080. #define CPU_R18 0x00000248
  1081. #define CPU_R19 0x0000024c
  1082. #define CPU_R20 0x00000250
  1083. #define CPU_R21 0x00000254
  1084. #define CPU_R22 0x00000258
  1085. #define CPU_R23 0x0000025c
  1086. #define CPU_R24 0x00000260
  1087. #define CPU_R25 0x00000264
  1088. #define CPU_R26 0x00000268
  1089. #define CPU_R27 0x0000026c
  1090. #define CPU_R28 0x00000270
  1091. #define CPU_R29 0x00000274
  1092. #define CPU_R30 0x00000278
  1093. #define CPU_R31 0x0000027c
  1094. /* 0x280 --> 0x400 unused */
  1095. #define RX_CPU_BASE 0x00005000
  1096. #define TX_CPU_BASE 0x00005400
  1097. /* Mailboxes */
  1098. #define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */
  1099. #define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */
  1100. #define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */
  1101. #define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */
  1102. #define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */
  1103. #define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */
  1104. #define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */
  1105. #define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */
  1106. #define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */
  1107. #define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */
  1108. #define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */
  1109. #define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */
  1110. #define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */
  1111. #define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */
  1112. #define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */
  1113. #define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */
  1114. #define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */
  1115. #define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */
  1116. #define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */
  1117. #define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */
  1118. #define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */
  1119. #define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */
  1120. #define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */
  1121. #define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */
  1122. #define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */
  1123. #define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */
  1124. #define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */
  1125. #define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */
  1126. #define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */
  1127. #define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */
  1128. #define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */
  1129. #define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */
  1130. #define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */
  1131. #define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */
  1132. #define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */
  1133. #define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */
  1134. #define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */
  1135. #define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */
  1136. #define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */
  1137. #define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */
  1138. #define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */
  1139. #define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */
  1140. #define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */
  1141. #define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */
  1142. #define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */
  1143. #define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */
  1144. #define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */
  1145. #define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */
  1146. #define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */
  1147. #define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */
  1148. #define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */
  1149. #define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */
  1150. #define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */
  1151. #define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */
  1152. #define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */
  1153. #define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */
  1154. #define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */
  1155. #define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */
  1156. #define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */
  1157. #define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */
  1158. #define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */
  1159. #define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */
  1160. #define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */
  1161. #define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */
  1162. #define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00
  1163. #define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04
  1164. #define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08
  1165. #define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c
  1166. /* 0x5a10 --> 0x5c00 */
  1167. /* Flow Through queues */
  1168. #define FTQ_RESET 0x00005c00
  1169. /* 0x5c04 --> 0x5c10 unused */
  1170. #define FTQ_DMA_NORM_READ_CTL 0x00005c10
  1171. #define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14
  1172. #define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18
  1173. #define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c
  1174. #define FTQ_DMA_HIGH_READ_CTL 0x00005c20
  1175. #define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24
  1176. #define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28
  1177. #define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c
  1178. #define FTQ_DMA_COMP_DISC_CTL 0x00005c30
  1179. #define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34
  1180. #define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38
  1181. #define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c
  1182. #define FTQ_SEND_BD_COMP_CTL 0x00005c40
  1183. #define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44
  1184. #define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48
  1185. #define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c
  1186. #define FTQ_SEND_DATA_INIT_CTL 0x00005c50
  1187. #define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54
  1188. #define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58
  1189. #define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c
  1190. #define FTQ_DMA_NORM_WRITE_CTL 0x00005c60
  1191. #define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64
  1192. #define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68
  1193. #define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c
  1194. #define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70
  1195. #define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74
  1196. #define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78
  1197. #define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c
  1198. #define FTQ_SWTYPE1_CTL 0x00005c80
  1199. #define FTQ_SWTYPE1_FULL_CNT 0x00005c84
  1200. #define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88
  1201. #define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c
  1202. #define FTQ_SEND_DATA_COMP_CTL 0x00005c90
  1203. #define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94
  1204. #define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98
  1205. #define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c
  1206. #define FTQ_HOST_COAL_CTL 0x00005ca0
  1207. #define FTQ_HOST_COAL_FULL_CNT 0x00005ca4
  1208. #define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8
  1209. #define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac
  1210. #define FTQ_MAC_TX_CTL 0x00005cb0
  1211. #define FTQ_MAC_TX_FULL_CNT 0x00005cb4
  1212. #define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8
  1213. #define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc
  1214. #define FTQ_MB_FREE_CTL 0x00005cc0
  1215. #define FTQ_MB_FREE_FULL_CNT 0x00005cc4
  1216. #define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8
  1217. #define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc
  1218. #define FTQ_RCVBD_COMP_CTL 0x00005cd0
  1219. #define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4
  1220. #define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8
  1221. #define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc
  1222. #define FTQ_RCVLST_PLMT_CTL 0x00005ce0
  1223. #define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4
  1224. #define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8
  1225. #define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec
  1226. #define FTQ_RCVDATA_INI_CTL 0x00005cf0
  1227. #define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4
  1228. #define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8
  1229. #define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc
  1230. #define FTQ_RCVDATA_COMP_CTL 0x00005d00
  1231. #define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04
  1232. #define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08
  1233. #define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c
  1234. #define FTQ_SWTYPE2_CTL 0x00005d10
  1235. #define FTQ_SWTYPE2_FULL_CNT 0x00005d14
  1236. #define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18
  1237. #define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c
  1238. /* 0x5d20 --> 0x6000 unused */
  1239. /* Message signaled interrupt registers */
  1240. #define MSGINT_MODE 0x00006000
  1241. #define MSGINT_MODE_RESET 0x00000001
  1242. #define MSGINT_MODE_ENABLE 0x00000002
  1243. #define MSGINT_STATUS 0x00006004
  1244. #define MSGINT_FIFO 0x00006008
  1245. /* 0x600c --> 0x6400 unused */
  1246. /* DMA completion registers */
  1247. #define DMAC_MODE 0x00006400
  1248. #define DMAC_MODE_RESET 0x00000001
  1249. #define DMAC_MODE_ENABLE 0x00000002
  1250. /* 0x6404 --> 0x6800 unused */
  1251. /* GRC registers */
  1252. #define GRC_MODE 0x00006800
  1253. #define GRC_MODE_UPD_ON_COAL 0x00000001
  1254. #define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002
  1255. #define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004
  1256. #define GRC_MODE_BSWAP_DATA 0x00000010
  1257. #define GRC_MODE_WSWAP_DATA 0x00000020
  1258. #define GRC_MODE_SPLITHDR 0x00000100
  1259. #define GRC_MODE_NOFRM_CRACKING 0x00000200
  1260. #define GRC_MODE_INCL_CRC 0x00000400
  1261. #define GRC_MODE_ALLOW_BAD_FRMS 0x00000800
  1262. #define GRC_MODE_NOIRQ_ON_SENDS 0x00002000
  1263. #define GRC_MODE_NOIRQ_ON_RCV 0x00004000
  1264. #define GRC_MODE_FORCE_PCI32BIT 0x00008000
  1265. #define GRC_MODE_HOST_STACKUP 0x00010000
  1266. #define GRC_MODE_HOST_SENDBDS 0x00020000
  1267. #define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000
  1268. #define GRC_MODE_NVRAM_WR_ENABLE 0x00200000
  1269. #define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000
  1270. #define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000
  1271. #define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000
  1272. #define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000
  1273. #define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000
  1274. #define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000
  1275. #define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000
  1276. #define GRC_MODE_MCAST_FRM_ENABLE 0x40000000
  1277. #define GRC_MISC_CFG 0x00006804
  1278. #define GRC_MISC_CFG_CORECLK_RESET 0x00000001
  1279. #define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe
  1280. #define GRC_MISC_CFG_PRESCALAR_SHIFT 1
  1281. #define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000
  1282. #define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000
  1283. #define GRC_MISC_CFG_BOARD_ID_5701 0x00000000
  1284. #define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000
  1285. #define GRC_MISC_CFG_BOARD_ID_5703 0x00000000
  1286. #define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000
  1287. #define GRC_MISC_CFG_BOARD_ID_5704 0x00000000
  1288. #define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000
  1289. #define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000
  1290. #define GRC_MISC_CFG_BOARD_ID_5788 0x00010000
  1291. #define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000
  1292. #define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000
  1293. #define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000
  1294. #define GRC_LOCAL_CTRL 0x00006808
  1295. #define GRC_LCLCTRL_INT_ACTIVE 0x00000001
  1296. #define GRC_LCLCTRL_CLEARINT 0x00000002
  1297. #define GRC_LCLCTRL_SETINT 0x00000004
  1298. #define GRC_LCLCTRL_INT_ON_ATTN 0x00000008
  1299. #define GRC_LCLCTRL_GPIO_INPUT3 0x00000020
  1300. #define GRC_LCLCTRL_GPIO_OE3 0x00000040
  1301. #define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080
  1302. #define GRC_LCLCTRL_GPIO_INPUT0 0x00000100
  1303. #define GRC_LCLCTRL_GPIO_INPUT1 0x00000200
  1304. #define GRC_LCLCTRL_GPIO_INPUT2 0x00000400
  1305. #define GRC_LCLCTRL_GPIO_OE0 0x00000800
  1306. #define GRC_LCLCTRL_GPIO_OE1 0x00001000
  1307. #define GRC_LCLCTRL_GPIO_OE2 0x00002000
  1308. #define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000
  1309. #define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000
  1310. #define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000
  1311. #define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000
  1312. #define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000
  1313. #define GRC_LCLCTRL_MEMSZ_256K 0x00000000
  1314. #define GRC_LCLCTRL_MEMSZ_512K 0x00040000
  1315. #define GRC_LCLCTRL_MEMSZ_1M 0x00080000
  1316. #define GRC_LCLCTRL_MEMSZ_2M 0x000c0000
  1317. #define GRC_LCLCTRL_MEMSZ_4M 0x00100000
  1318. #define GRC_LCLCTRL_MEMSZ_8M 0x00140000
  1319. #define GRC_LCLCTRL_MEMSZ_16M 0x00180000
  1320. #define GRC_LCLCTRL_BANK_SELECT 0x00200000
  1321. #define GRC_LCLCTRL_SSRAM_TYPE 0x00400000
  1322. #define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000
  1323. #define GRC_TIMER 0x0000680c
  1324. #define GRC_RX_CPU_EVENT 0x00006810
  1325. #define GRC_RX_TIMER_REF 0x00006814
  1326. #define GRC_RX_CPU_SEM 0x00006818
  1327. #define GRC_REMOTE_RX_CPU_ATTN 0x0000681c
  1328. #define GRC_TX_CPU_EVENT 0x00006820
  1329. #define GRC_TX_TIMER_REF 0x00006824
  1330. #define GRC_TX_CPU_SEM 0x00006828
  1331. #define GRC_REMOTE_TX_CPU_ATTN 0x0000682c
  1332. #define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */
  1333. #define GRC_EEPROM_ADDR 0x00006838
  1334. #define EEPROM_ADDR_WRITE 0x00000000
  1335. #define EEPROM_ADDR_READ 0x80000000
  1336. #define EEPROM_ADDR_COMPLETE 0x40000000
  1337. #define EEPROM_ADDR_FSM_RESET 0x20000000
  1338. #define EEPROM_ADDR_DEVID_MASK 0x1c000000
  1339. #define EEPROM_ADDR_DEVID_SHIFT 26
  1340. #define EEPROM_ADDR_START 0x02000000
  1341. #define EEPROM_ADDR_CLKPERD_SHIFT 16
  1342. #define EEPROM_ADDR_ADDR_MASK 0x0000ffff
  1343. #define EEPROM_ADDR_ADDR_SHIFT 0
  1344. #define EEPROM_DEFAULT_CLOCK_PERIOD 0x60
  1345. #define EEPROM_CHIP_SIZE (64 * 1024)
  1346. #define GRC_EEPROM_DATA 0x0000683c
  1347. #define GRC_EEPROM_CTRL 0x00006840
  1348. #define GRC_MDI_CTRL 0x00006844
  1349. #define GRC_SEEPROM_DELAY 0x00006848
  1350. /* 0x684c --> 0x6c00 unused */
  1351. /* 0x6c00 --> 0x7000 unused */
  1352. /* NVRAM Control registers */
  1353. #define NVRAM_CMD 0x00007000
  1354. #define NVRAM_CMD_RESET 0x00000001
  1355. #define NVRAM_CMD_DONE 0x00000008
  1356. #define NVRAM_CMD_GO 0x00000010
  1357. #define NVRAM_CMD_WR 0x00000020
  1358. #define NVRAM_CMD_RD 0x00000000
  1359. #define NVRAM_CMD_ERASE 0x00000040
  1360. #define NVRAM_CMD_FIRST 0x00000080
  1361. #define NVRAM_CMD_LAST 0x00000100
  1362. #define NVRAM_CMD_WREN 0x00010000
  1363. #define NVRAM_CMD_WRDI 0x00020000
  1364. #define NVRAM_STAT 0x00007004
  1365. #define NVRAM_WRDATA 0x00007008
  1366. #define NVRAM_ADDR 0x0000700c
  1367. #define NVRAM_ADDR_MSK 0x00ffffff
  1368. #define NVRAM_RDDATA 0x00007010
  1369. #define NVRAM_CFG1 0x00007014
  1370. #define NVRAM_CFG1_FLASHIF_ENAB 0x00000001
  1371. #define NVRAM_CFG1_BUFFERED_MODE 0x00000002
  1372. #define NVRAM_CFG1_PASS_THRU 0x00000004
  1373. #define NVRAM_CFG1_STATUS_BITS 0x00000070
  1374. #define NVRAM_CFG1_BIT_BANG 0x00000008
  1375. #define NVRAM_CFG1_FLASH_SIZE 0x02000000
  1376. #define NVRAM_CFG1_COMPAT_BYPASS 0x80000000
  1377. #define NVRAM_CFG1_VENDOR_MASK 0x03000003
  1378. #define FLASH_VENDOR_ATMEL_EEPROM 0x02000000
  1379. #define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
  1380. #define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003
  1381. #define FLASH_VENDOR_ST 0x03000001
  1382. #define FLASH_VENDOR_SAIFUN 0x01000003
  1383. #define FLASH_VENDOR_SST_SMALL 0x00000001
  1384. #define FLASH_VENDOR_SST_LARGE 0x02000001
  1385. #define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003
  1386. #define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000
  1387. #define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000
  1388. #define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
  1389. #define FLASH_5752VENDOR_ST_M45PE10 0x02400000
  1390. #define FLASH_5752VENDOR_ST_M45PE20 0x02400002
  1391. #define FLASH_5752VENDOR_ST_M45PE40 0x02400001
  1392. #define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000
  1393. #define FLASH_5752PAGE_SIZE_256 0x00000000
  1394. #define FLASH_5752PAGE_SIZE_512 0x10000000
  1395. #define FLASH_5752PAGE_SIZE_1K 0x20000000
  1396. #define FLASH_5752PAGE_SIZE_2K 0x30000000
  1397. #define FLASH_5752PAGE_SIZE_4K 0x40000000
  1398. #define FLASH_5752PAGE_SIZE_264 0x50000000
  1399. #define NVRAM_CFG2 0x00007018
  1400. #define NVRAM_CFG3 0x0000701c
  1401. #define NVRAM_SWARB 0x00007020
  1402. #define SWARB_REQ_SET0 0x00000001
  1403. #define SWARB_REQ_SET1 0x00000002
  1404. #define SWARB_REQ_SET2 0x00000004
  1405. #define SWARB_REQ_SET3 0x00000008
  1406. #define SWARB_REQ_CLR0 0x00000010
  1407. #define SWARB_REQ_CLR1 0x00000020
  1408. #define SWARB_REQ_CLR2 0x00000040
  1409. #define SWARB_REQ_CLR3 0x00000080
  1410. #define SWARB_GNT0 0x00000100
  1411. #define SWARB_GNT1 0x00000200
  1412. #define SWARB_GNT2 0x00000400
  1413. #define SWARB_GNT3 0x00000800
  1414. #define SWARB_REQ0 0x00001000
  1415. #define SWARB_REQ1 0x00002000
  1416. #define SWARB_REQ2 0x00004000
  1417. #define SWARB_REQ3 0x00008000
  1418. #define NVRAM_ACCESS 0x00007024
  1419. #define ACCESS_ENABLE 0x00000001
  1420. #define ACCESS_WR_ENABLE 0x00000002
  1421. #define NVRAM_WRITE1 0x00007028
  1422. /* 0x702c --> 0x7400 unused */
  1423. /* 0x7400 --> 0x8000 unused */
  1424. #define TG3_EEPROM_MAGIC 0x669955aa
  1425. /* 32K Window into NIC internal memory */
  1426. #define NIC_SRAM_WIN_BASE 0x00008000
  1427. /* Offsets into first 32k of NIC internal memory. */
  1428. #define NIC_SRAM_PAGE_ZERO 0x00000000
  1429. #define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */
  1430. #define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */
  1431. #define NIC_SRAM_STATS_BLK 0x00000300
  1432. #define NIC_SRAM_STATUS_BLK 0x00000b00
  1433. #define NIC_SRAM_FIRMWARE_MBOX 0x00000b50
  1434. #define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654
  1435. #define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */
  1436. #define NIC_SRAM_DATA_SIG 0x00000b54
  1437. #define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */
  1438. #define NIC_SRAM_DATA_CFG 0x00000b58
  1439. #define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c
  1440. #define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000
  1441. #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004
  1442. #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008
  1443. #define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030
  1444. #define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000
  1445. #define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010
  1446. #define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020
  1447. #define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040
  1448. #define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080
  1449. #define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100
  1450. #define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000
  1451. #define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000
  1452. #define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000
  1453. #define NIC_SRAM_DATA_VER 0x00000b5c
  1454. #define NIC_SRAM_DATA_VER_SHIFT 16
  1455. #define NIC_SRAM_DATA_PHY_ID 0x00000b74
  1456. #define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000
  1457. #define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff
  1458. #define NIC_SRAM_FW_CMD_MBOX 0x00000b78
  1459. #define FWCMD_NICDRV_ALIVE 0x00000001
  1460. #define FWCMD_NICDRV_PAUSE_FW 0x00000002
  1461. #define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003
  1462. #define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004
  1463. #define FWCMD_NICDRV_FIX_DMAR 0x00000005
  1464. #define FWCMD_NICDRV_FIX_DMAW 0x00000006
  1465. #define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c
  1466. #define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80
  1467. #define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00
  1468. #define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04
  1469. #define DRV_STATE_START 0x00000001
  1470. #define DRV_STATE_START_DONE 0x80000001
  1471. #define DRV_STATE_UNLOAD 0x00000002
  1472. #define DRV_STATE_UNLOAD_DONE 0x80000002
  1473. #define DRV_STATE_WOL 0x00000003
  1474. #define DRV_STATE_SUSPEND 0x00000004
  1475. #define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08
  1476. #define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14
  1477. #define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18
  1478. #define NIC_SRAM_DATA_CFG_2 0x00000d38
  1479. #define SHASTA_EXT_LED_MODE_MASK 0x00018000
  1480. #define SHASTA_EXT_LED_LEGACY 0x00000000
  1481. #define SHASTA_EXT_LED_SHARED 0x00008000
  1482. #define SHASTA_EXT_LED_MAC 0x00010000
  1483. #define SHASTA_EXT_LED_COMBO 0x00018000
  1484. #define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000
  1485. #define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000
  1486. #define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000
  1487. #define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */
  1488. #define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */
  1489. #define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */
  1490. #define NIC_SRAM_MBUF_POOL_BASE 0x00008000
  1491. #define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000
  1492. #define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000
  1493. #define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000
  1494. #define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000
  1495. /* Currently this is fixed. */
  1496. #define PHY_ADDR 0x01
  1497. /* Tigon3 specific PHY MII registers. */
  1498. #define TG3_BMCR_SPEED1000 0x0040
  1499. #define MII_TG3_CTRL 0x09 /* 1000-baseT control register */
  1500. #define MII_TG3_CTRL_ADV_1000_HALF 0x0100
  1501. #define MII_TG3_CTRL_ADV_1000_FULL 0x0200
  1502. #define MII_TG3_CTRL_AS_MASTER 0x0800
  1503. #define MII_TG3_CTRL_ENABLE_AS_MASTER 0x1000
  1504. #define MII_TG3_EXT_CTRL 0x10 /* Extended control register */
  1505. #define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001
  1506. #define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002
  1507. #define MII_TG3_EXT_CTRL_TBI 0x8000
  1508. #define MII_TG3_EXT_STAT 0x11 /* Extended status register */
  1509. #define MII_TG3_EXT_STAT_LPASS 0x0100
  1510. #define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */
  1511. #define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */
  1512. #define MII_TG3_AUX_CTRL 0x18 /* auxilliary control register */
  1513. #define MII_TG3_AUX_STAT 0x19 /* auxilliary status register */
  1514. #define MII_TG3_AUX_STAT_LPASS 0x0004
  1515. #define MII_TG3_AUX_STAT_SPDMASK 0x0700
  1516. #define MII_TG3_AUX_STAT_10HALF 0x0100
  1517. #define MII_TG3_AUX_STAT_10FULL 0x0200
  1518. #define MII_TG3_AUX_STAT_100HALF 0x0300
  1519. #define MII_TG3_AUX_STAT_100_4 0x0400
  1520. #define MII_TG3_AUX_STAT_100FULL 0x0500
  1521. #define MII_TG3_AUX_STAT_1000HALF 0x0600
  1522. #define MII_TG3_AUX_STAT_1000FULL 0x0700
  1523. #define MII_TG3_ISTAT 0x1a /* IRQ status register */
  1524. #define MII_TG3_IMASK 0x1b /* IRQ mask register */
  1525. /* ISTAT/IMASK event bits */
  1526. #define MII_TG3_INT_LINKCHG 0x0002
  1527. #define MII_TG3_INT_SPEEDCHG 0x0004
  1528. #define MII_TG3_INT_DUPLEXCHG 0x0008
  1529. #define MII_TG3_INT_ANEG_PAGE_RX 0x0400
  1530. /* There are two ways to manage the TX descriptors on the tigon3.
  1531. * Either the descriptors are in host DMA'able memory, or they
  1532. * exist only in the cards on-chip SRAM. All 16 send bds are under
  1533. * the same mode, they may not be configured individually.
  1534. *
  1535. * This driver always uses host memory TX descriptors.
  1536. *
  1537. * To use host memory TX descriptors:
  1538. * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register.
  1539. * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear.
  1540. * 2) Allocate DMA'able memory.
  1541. * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
  1542. * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory
  1543. * obtained in step 2
  1544. * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC.
  1545. * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number
  1546. * of TX descriptors. Leave flags field clear.
  1547. * 4) Access TX descriptors via host memory. The chip
  1548. * will refetch into local SRAM as needed when producer
  1549. * index mailboxes are updated.
  1550. *
  1551. * To use on-chip TX descriptors:
  1552. * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register.
  1553. * Make sure GRC_MODE_HOST_SENDBDS is clear.
  1554. * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
  1555. * a) Set TG3_BDINFO_HOST_ADDR to zero.
  1556. * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC
  1557. * c) TG3_BDINFO_MAXLEN_FLAGS is don't care.
  1558. * 3) Access TX descriptors directly in on-chip SRAM
  1559. * using normal {read,write}l(). (and not using
  1560. * pointer dereferencing of ioremap()'d memory like
  1561. * the broken Broadcom driver does)
  1562. *
  1563. * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of
  1564. * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices.
  1565. */
  1566. struct tg3_tx_buffer_desc {
  1567. u32 addr_hi;
  1568. u32 addr_lo;
  1569. u32 len_flags;
  1570. #define TXD_FLAG_TCPUDP_CSUM 0x0001
  1571. #define TXD_FLAG_IP_CSUM 0x0002
  1572. #define TXD_FLAG_END 0x0004
  1573. #define TXD_FLAG_IP_FRAG 0x0008
  1574. #define TXD_FLAG_IP_FRAG_END 0x0010
  1575. #define TXD_FLAG_VLAN 0x0040
  1576. #define TXD_FLAG_COAL_NOW 0x0080
  1577. #define TXD_FLAG_CPU_PRE_DMA 0x0100
  1578. #define TXD_FLAG_CPU_POST_DMA 0x0200
  1579. #define TXD_FLAG_ADD_SRC_ADDR 0x1000
  1580. #define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000
  1581. #define TXD_FLAG_NO_CRC 0x8000
  1582. #define TXD_LEN_SHIFT 16
  1583. u32 vlan_tag;
  1584. #define TXD_VLAN_TAG_SHIFT 0
  1585. #define TXD_MSS_SHIFT 16
  1586. };
  1587. #define TXD_ADDR 0x00UL /* 64-bit */
  1588. #define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */
  1589. #define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */
  1590. #define TXD_SIZE 0x10UL
  1591. struct tg3_rx_buffer_desc {
  1592. u32 addr_hi;
  1593. u32 addr_lo;
  1594. u32 idx_len;
  1595. #define RXD_IDX_MASK 0xffff0000
  1596. #define RXD_IDX_SHIFT 16
  1597. #define RXD_LEN_MASK 0x0000ffff
  1598. #define RXD_LEN_SHIFT 0
  1599. u32 type_flags;
  1600. #define RXD_TYPE_SHIFT 16
  1601. #define RXD_FLAGS_SHIFT 0
  1602. #define RXD_FLAG_END 0x0004
  1603. #define RXD_FLAG_MINI 0x0800
  1604. #define RXD_FLAG_JUMBO 0x0020
  1605. #define RXD_FLAG_VLAN 0x0040
  1606. #define RXD_FLAG_ERROR 0x0400
  1607. #define RXD_FLAG_IP_CSUM 0x1000
  1608. #define RXD_FLAG_TCPUDP_CSUM 0x2000
  1609. #define RXD_FLAG_IS_TCP 0x4000
  1610. u32 ip_tcp_csum;
  1611. #define RXD_IPCSUM_MASK 0xffff0000
  1612. #define RXD_IPCSUM_SHIFT 16
  1613. #define RXD_TCPCSUM_MASK 0x0000ffff
  1614. #define RXD_TCPCSUM_SHIFT 0
  1615. u32 err_vlan;
  1616. #define RXD_VLAN_MASK 0x0000ffff
  1617. #define RXD_ERR_BAD_CRC 0x00010000
  1618. #define RXD_ERR_COLLISION 0x00020000
  1619. #define RXD_ERR_LINK_LOST 0x00040000
  1620. #define RXD_ERR_PHY_DECODE 0x00080000
  1621. #define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000
  1622. #define RXD_ERR_MAC_ABRT 0x00200000
  1623. #define RXD_ERR_TOO_SMALL 0x00400000
  1624. #define RXD_ERR_NO_RESOURCES 0x00800000
  1625. #define RXD_ERR_HUGE_FRAME 0x01000000
  1626. #define RXD_ERR_MASK 0xffff0000
  1627. u32 reserved;
  1628. u32 opaque;
  1629. #define RXD_OPAQUE_INDEX_MASK 0x0000ffff
  1630. #define RXD_OPAQUE_INDEX_SHIFT 0
  1631. #define RXD_OPAQUE_RING_STD 0x00010000
  1632. #define RXD_OPAQUE_RING_JUMBO 0x00020000
  1633. #define RXD_OPAQUE_RING_MINI 0x00040000
  1634. #define RXD_OPAQUE_RING_MASK 0x00070000
  1635. };
  1636. struct tg3_ext_rx_buffer_desc {
  1637. struct {
  1638. u32 addr_hi;
  1639. u32 addr_lo;
  1640. } addrlist[3];
  1641. u32 len2_len1;
  1642. u32 resv_len3;
  1643. struct tg3_rx_buffer_desc std;
  1644. };
  1645. /* We only use this when testing out the DMA engine
  1646. * at probe time. This is the internal format of buffer
  1647. * descriptors used by the chip at NIC_SRAM_DMA_DESCS.
  1648. */
  1649. struct tg3_internal_buffer_desc {
  1650. u32 addr_hi;
  1651. u32 addr_lo;
  1652. u32 nic_mbuf;
  1653. /* XXX FIX THIS */
  1654. #ifdef __BIG_ENDIAN
  1655. u16 cqid_sqid;
  1656. u16 len;
  1657. #else
  1658. u16 len;
  1659. u16 cqid_sqid;
  1660. #endif
  1661. u32 flags;
  1662. u32 __cookie1;
  1663. u32 __cookie2;
  1664. u32 __cookie3;
  1665. };
  1666. #define TG3_HW_STATUS_SIZE 0x50
  1667. struct tg3_hw_status {
  1668. u32 status;
  1669. #define SD_STATUS_UPDATED 0x00000001
  1670. #define SD_STATUS_LINK_CHG 0x00000002
  1671. #define SD_STATUS_ERROR 0x00000004
  1672. u32 status_tag;
  1673. #ifdef __BIG_ENDIAN
  1674. u16 rx_consumer;
  1675. u16 rx_jumbo_consumer;
  1676. #else
  1677. u16 rx_jumbo_consumer;
  1678. u16 rx_consumer;
  1679. #endif
  1680. #ifdef __BIG_ENDIAN
  1681. u16 reserved;
  1682. u16 rx_mini_consumer;
  1683. #else
  1684. u16 rx_mini_consumer;
  1685. u16 reserved;
  1686. #endif
  1687. struct {
  1688. #ifdef __BIG_ENDIAN
  1689. u16 tx_consumer;
  1690. u16 rx_producer;
  1691. #else
  1692. u16 rx_producer;
  1693. u16 tx_consumer;
  1694. #endif
  1695. } idx[16];
  1696. };
  1697. typedef struct {
  1698. u32 high, low;
  1699. } tg3_stat64_t;
  1700. struct tg3_hw_stats {
  1701. u8 __reserved0[0x400-0x300];
  1702. /* Statistics maintained by Receive MAC. */
  1703. tg3_stat64_t rx_octets;
  1704. u64 __reserved1;
  1705. tg3_stat64_t rx_fragments;
  1706. tg3_stat64_t rx_ucast_packets;
  1707. tg3_stat64_t rx_mcast_packets;
  1708. tg3_stat64_t rx_bcast_packets;
  1709. tg3_stat64_t rx_fcs_errors;
  1710. tg3_stat64_t rx_align_errors;
  1711. tg3_stat64_t rx_xon_pause_rcvd;
  1712. tg3_stat64_t rx_xoff_pause_rcvd;
  1713. tg3_stat64_t rx_mac_ctrl_rcvd;
  1714. tg3_stat64_t rx_xoff_entered;
  1715. tg3_stat64_t rx_frame_too_long_errors;
  1716. tg3_stat64_t rx_jabbers;
  1717. tg3_stat64_t rx_undersize_packets;
  1718. tg3_stat64_t rx_in_length_errors;
  1719. tg3_stat64_t rx_out_length_errors;
  1720. tg3_stat64_t rx_64_or_less_octet_packets;
  1721. tg3_stat64_t rx_65_to_127_octet_packets;
  1722. tg3_stat64_t rx_128_to_255_octet_packets;
  1723. tg3_stat64_t rx_256_to_511_octet_packets;
  1724. tg3_stat64_t rx_512_to_1023_octet_packets;
  1725. tg3_stat64_t rx_1024_to_1522_octet_packets;
  1726. tg3_stat64_t rx_1523_to_2047_octet_packets;
  1727. tg3_stat64_t rx_2048_to_4095_octet_packets;
  1728. tg3_stat64_t rx_4096_to_8191_octet_packets;
  1729. tg3_stat64_t rx_8192_to_9022_octet_packets;
  1730. u64 __unused0[37];
  1731. /* Statistics maintained by Transmit MAC. */
  1732. tg3_stat64_t tx_octets;
  1733. u64 __reserved2;
  1734. tg3_stat64_t tx_collisions;
  1735. tg3_stat64_t tx_xon_sent;
  1736. tg3_stat64_t tx_xoff_sent;
  1737. tg3_stat64_t tx_flow_control;
  1738. tg3_stat64_t tx_mac_errors;
  1739. tg3_stat64_t tx_single_collisions;
  1740. tg3_stat64_t tx_mult_collisions;
  1741. tg3_stat64_t tx_deferred;
  1742. u64 __reserved3;
  1743. tg3_stat64_t tx_excessive_collisions;
  1744. tg3_stat64_t tx_late_collisions;
  1745. tg3_stat64_t tx_collide_2times;
  1746. tg3_stat64_t tx_collide_3times;
  1747. tg3_stat64_t tx_collide_4times;
  1748. tg3_stat64_t tx_collide_5times;
  1749. tg3_stat64_t tx_collide_6times;
  1750. tg3_stat64_t tx_collide_7times;
  1751. tg3_stat64_t tx_collide_8times;
  1752. tg3_stat64_t tx_collide_9times;
  1753. tg3_stat64_t tx_collide_10times;
  1754. tg3_stat64_t tx_collide_11times;
  1755. tg3_stat64_t tx_collide_12times;
  1756. tg3_stat64_t tx_collide_13times;
  1757. tg3_stat64_t tx_collide_14times;
  1758. tg3_stat64_t tx_collide_15times;
  1759. tg3_stat64_t tx_ucast_packets;
  1760. tg3_stat64_t tx_mcast_packets;
  1761. tg3_stat64_t tx_bcast_packets;
  1762. tg3_stat64_t tx_carrier_sense_errors;
  1763. tg3_stat64_t tx_discards;
  1764. tg3_stat64_t tx_errors;
  1765. u64 __unused1[31];
  1766. /* Statistics maintained by Receive List Placement. */
  1767. tg3_stat64_t COS_rx_packets[16];
  1768. tg3_stat64_t COS_rx_filter_dropped;
  1769. tg3_stat64_t dma_writeq_full;
  1770. tg3_stat64_t dma_write_prioq_full;
  1771. tg3_stat64_t rxbds_empty;
  1772. tg3_stat64_t rx_discards;
  1773. tg3_stat64_t rx_errors;
  1774. tg3_stat64_t rx_threshold_hit;
  1775. u64 __unused2[9];
  1776. /* Statistics maintained by Send Data Initiator. */
  1777. tg3_stat64_t COS_out_packets[16];
  1778. tg3_stat64_t dma_readq_full;
  1779. tg3_stat64_t dma_read_prioq_full;
  1780. tg3_stat64_t tx_comp_queue_full;
  1781. /* Statistics maintained by Host Coalescing. */
  1782. tg3_stat64_t ring_set_send_prod_index;
  1783. tg3_stat64_t ring_status_update;
  1784. tg3_stat64_t nic_irqs;
  1785. tg3_stat64_t nic_avoided_irqs;
  1786. tg3_stat64_t nic_tx_threshold_hit;
  1787. u8 __reserved4[0xb00-0x9c0];
  1788. };
  1789. /* 'mapping' is superfluous as the chip does not write into
  1790. * the tx/rx post rings so we could just fetch it from there.
  1791. * But the cache behavior is better how we are doing it now.
  1792. */
  1793. struct ring_info {
  1794. struct sk_buff *skb;
  1795. DECLARE_PCI_UNMAP_ADDR(mapping)
  1796. };
  1797. struct tx_ring_info {
  1798. struct sk_buff *skb;
  1799. DECLARE_PCI_UNMAP_ADDR(mapping)
  1800. u32 prev_vlan_tag;
  1801. };
  1802. struct tg3_config_info {
  1803. u32 flags;
  1804. };
  1805. struct tg3_link_config {
  1806. /* Describes what we're trying to get. */
  1807. u32 advertising;
  1808. u16 speed;
  1809. u8 duplex;
  1810. u8 autoneg;
  1811. /* Describes what we actually have. */
  1812. u16 active_speed;
  1813. u8 active_duplex;
  1814. #define SPEED_INVALID 0xffff
  1815. #define DUPLEX_INVALID 0xff
  1816. #define AUTONEG_INVALID 0xff
  1817. /* When we go in and out of low power mode we need
  1818. * to swap with this state.
  1819. */
  1820. int phy_is_low_power;
  1821. u16 orig_speed;
  1822. u8 orig_duplex;
  1823. u8 orig_autoneg;
  1824. };
  1825. struct tg3_bufmgr_config {
  1826. u32 mbuf_read_dma_low_water;
  1827. u32 mbuf_mac_rx_low_water;
  1828. u32 mbuf_high_water;
  1829. u32 mbuf_read_dma_low_water_jumbo;
  1830. u32 mbuf_mac_rx_low_water_jumbo;
  1831. u32 mbuf_high_water_jumbo;
  1832. u32 dma_low_water;
  1833. u32 dma_high_water;
  1834. };
  1835. struct tg3_ethtool_stats {
  1836. /* Statistics maintained by Receive MAC. */
  1837. u64 rx_octets;
  1838. u64 rx_fragments;
  1839. u64 rx_ucast_packets;
  1840. u64 rx_mcast_packets;
  1841. u64 rx_bcast_packets;
  1842. u64 rx_fcs_errors;
  1843. u64 rx_align_errors;
  1844. u64 rx_xon_pause_rcvd;
  1845. u64 rx_xoff_pause_rcvd;
  1846. u64 rx_mac_ctrl_rcvd;
  1847. u64 rx_xoff_entered;
  1848. u64 rx_frame_too_long_errors;
  1849. u64 rx_jabbers;
  1850. u64 rx_undersize_packets;
  1851. u64 rx_in_length_errors;
  1852. u64 rx_out_length_errors;
  1853. u64 rx_64_or_less_octet_packets;
  1854. u64 rx_65_to_127_octet_packets;
  1855. u64 rx_128_to_255_octet_packets;
  1856. u64 rx_256_to_511_octet_packets;
  1857. u64 rx_512_to_1023_octet_packets;
  1858. u64 rx_1024_to_1522_octet_packets;
  1859. u64 rx_1523_to_2047_octet_packets;
  1860. u64 rx_2048_to_4095_octet_packets;
  1861. u64 rx_4096_to_8191_octet_packets;
  1862. u64 rx_8192_to_9022_octet_packets;
  1863. /* Statistics maintained by Transmit MAC. */
  1864. u64 tx_octets;
  1865. u64 tx_collisions;
  1866. u64 tx_xon_sent;
  1867. u64 tx_xoff_sent;
  1868. u64 tx_flow_control;
  1869. u64 tx_mac_errors;
  1870. u64 tx_single_collisions;
  1871. u64 tx_mult_collisions;
  1872. u64 tx_deferred;
  1873. u64 tx_excessive_collisions;
  1874. u64 tx_late_collisions;
  1875. u64 tx_collide_2times;
  1876. u64 tx_collide_3times;
  1877. u64 tx_collide_4times;
  1878. u64 tx_collide_5times;
  1879. u64 tx_collide_6times;
  1880. u64 tx_collide_7times;
  1881. u64 tx_collide_8times;
  1882. u64 tx_collide_9times;
  1883. u64 tx_collide_10times;
  1884. u64 tx_collide_11times;
  1885. u64 tx_collide_12times;
  1886. u64 tx_collide_13times;
  1887. u64 tx_collide_14times;
  1888. u64 tx_collide_15times;
  1889. u64 tx_ucast_packets;
  1890. u64 tx_mcast_packets;
  1891. u64 tx_bcast_packets;
  1892. u64 tx_carrier_sense_errors;
  1893. u64 tx_discards;
  1894. u64 tx_errors;
  1895. /* Statistics maintained by Receive List Placement. */
  1896. u64 dma_writeq_full;
  1897. u64 dma_write_prioq_full;
  1898. u64 rxbds_empty;
  1899. u64 rx_discards;
  1900. u64 rx_errors;
  1901. u64 rx_threshold_hit;
  1902. /* Statistics maintained by Send Data Initiator. */
  1903. u64 dma_readq_full;
  1904. u64 dma_read_prioq_full;
  1905. u64 tx_comp_queue_full;
  1906. /* Statistics maintained by Host Coalescing. */
  1907. u64 ring_set_send_prod_index;
  1908. u64 ring_status_update;
  1909. u64 nic_irqs;
  1910. u64 nic_avoided_irqs;
  1911. u64 nic_tx_threshold_hit;
  1912. };
  1913. struct tg3 {
  1914. /* begin "general, frequently-used members" cacheline section */
  1915. /* If the IRQ handler (which runs lockless) needs to be
  1916. * quiesced, the following bitmask state is used. The
  1917. * SYNC flag is set by non-IRQ context code to initiate
  1918. * the quiescence.
  1919. *
  1920. * When the IRQ handler notices that SYNC is set, it
  1921. * disables interrupts and returns.
  1922. *
  1923. * When all outstanding IRQ handlers have returned after
  1924. * the SYNC flag has been set, the setter can be assured
  1925. * that interrupts will no longer get run.
  1926. *
  1927. * In this way all SMP driver locks are never acquired
  1928. * in hw IRQ context, only sw IRQ context or lower.
  1929. */
  1930. unsigned int irq_sync;
  1931. /* SMP locking strategy:
  1932. *
  1933. * lock: Held during all operations except TX packet
  1934. * processing.
  1935. *
  1936. * tx_lock: Held during tg3_start_xmit and tg3_tx
  1937. *
  1938. * Both of these locks are to be held with BH safety.
  1939. */
  1940. spinlock_t lock;
  1941. spinlock_t indirect_lock;
  1942. u32 (*read32) (struct tg3 *, u32);
  1943. void (*write32) (struct tg3 *, u32, u32);
  1944. u32 (*read32_mbox) (struct tg3 *, u32);
  1945. void (*write32_mbox) (struct tg3 *, u32,
  1946. u32);
  1947. void __iomem *regs;
  1948. struct net_device *dev;
  1949. struct pci_dev *pdev;
  1950. struct tg3_hw_status *hw_status;
  1951. dma_addr_t status_mapping;
  1952. u32 last_tag;
  1953. u32 msg_enable;
  1954. /* begin "tx thread" cacheline section */
  1955. void (*write32_tx_mbox) (struct tg3 *, u32,
  1956. u32);
  1957. u32 tx_prod;
  1958. u32 tx_cons;
  1959. u32 tx_pending;
  1960. spinlock_t tx_lock;
  1961. struct tg3_tx_buffer_desc *tx_ring;
  1962. struct tx_ring_info *tx_buffers;
  1963. dma_addr_t tx_desc_mapping;
  1964. /* begin "rx thread" cacheline section */
  1965. void (*write32_rx_mbox) (struct tg3 *, u32,
  1966. u32);
  1967. u32 rx_rcb_ptr;
  1968. u32 rx_std_ptr;
  1969. u32 rx_jumbo_ptr;
  1970. u32 rx_pending;
  1971. u32 rx_jumbo_pending;
  1972. #if TG3_VLAN_TAG_USED
  1973. struct vlan_group *vlgrp;
  1974. #endif
  1975. struct tg3_rx_buffer_desc *rx_std;
  1976. struct ring_info *rx_std_buffers;
  1977. dma_addr_t rx_std_mapping;
  1978. struct tg3_rx_buffer_desc *rx_jumbo;
  1979. struct ring_info *rx_jumbo_buffers;
  1980. dma_addr_t rx_jumbo_mapping;
  1981. struct tg3_rx_buffer_desc *rx_rcb;
  1982. dma_addr_t rx_rcb_mapping;
  1983. u32 rx_pkt_buf_sz;
  1984. /* begin "everything else" cacheline(s) section */
  1985. struct net_device_stats net_stats;
  1986. struct net_device_stats net_stats_prev;
  1987. struct tg3_ethtool_stats estats;
  1988. struct tg3_ethtool_stats estats_prev;
  1989. unsigned long phy_crc_errors;
  1990. u32 rx_offset;
  1991. u32 tg3_flags;
  1992. #define TG3_FLAG_TAGGED_STATUS 0x00000001
  1993. #define TG3_FLAG_TXD_MBOX_HWBUG 0x00000002
  1994. #define TG3_FLAG_RX_CHECKSUMS 0x00000004
  1995. #define TG3_FLAG_USE_LINKCHG_REG 0x00000008
  1996. #define TG3_FLAG_USE_MI_INTERRUPT 0x00000010
  1997. #define TG3_FLAG_ENABLE_ASF 0x00000020
  1998. #define TG3_FLAG_5701_REG_WRITE_BUG 0x00000040
  1999. #define TG3_FLAG_POLL_SERDES 0x00000080
  2000. #if defined(CONFIG_X86)
  2001. #define TG3_FLAG_MBOX_WRITE_REORDER 0x00000100
  2002. #else
  2003. #define TG3_FLAG_MBOX_WRITE_REORDER 0 /* disables code too */
  2004. #endif
  2005. #define TG3_FLAG_PCIX_TARGET_HWBUG 0x00000200
  2006. #define TG3_FLAG_WOL_SPEED_100MB 0x00000400
  2007. #define TG3_FLAG_WOL_ENABLE 0x00000800
  2008. #define TG3_FLAG_EEPROM_WRITE_PROT 0x00001000
  2009. #define TG3_FLAG_NVRAM 0x00002000
  2010. #define TG3_FLAG_NVRAM_BUFFERED 0x00004000
  2011. #define TG3_FLAG_RX_PAUSE 0x00008000
  2012. #define TG3_FLAG_TX_PAUSE 0x00010000
  2013. #define TG3_FLAG_PCIX_MODE 0x00020000
  2014. #define TG3_FLAG_PCI_HIGH_SPEED 0x00040000
  2015. #define TG3_FLAG_PCI_32BIT 0x00080000
  2016. #define TG3_FLAG_NO_TX_PSEUDO_CSUM 0x00100000
  2017. #define TG3_FLAG_NO_RX_PSEUDO_CSUM 0x00200000
  2018. #define TG3_FLAG_SERDES_WOL_CAP 0x00400000
  2019. #define TG3_FLAG_JUMBO_RING_ENABLE 0x00800000
  2020. #define TG3_FLAG_10_100_ONLY 0x01000000
  2021. #define TG3_FLAG_PAUSE_AUTONEG 0x02000000
  2022. #define TG3_FLAG_BROKEN_CHECKSUMS 0x10000000
  2023. #define TG3_FLAG_GOT_SERDES_FLOWCTL 0x20000000
  2024. #define TG3_FLAG_SPLIT_MODE 0x40000000
  2025. #define TG3_FLAG_INIT_COMPLETE 0x80000000
  2026. u32 tg3_flags2;
  2027. #define TG3_FLG2_RESTART_TIMER 0x00000001
  2028. #define TG3_FLG2_SUN_570X 0x00000002
  2029. #define TG3_FLG2_NO_ETH_WIRE_SPEED 0x00000004
  2030. #define TG3_FLG2_IS_5788 0x00000008
  2031. #define TG3_FLG2_MAX_RXPEND_64 0x00000010
  2032. #define TG3_FLG2_TSO_CAPABLE 0x00000020
  2033. #define TG3_FLG2_PHY_ADC_BUG 0x00000040
  2034. #define TG3_FLG2_PHY_5704_A0_BUG 0x00000080
  2035. #define TG3_FLG2_PHY_BER_BUG 0x00000100
  2036. #define TG3_FLG2_PCI_EXPRESS 0x00000200
  2037. #define TG3_FLG2_ASF_NEW_HANDSHAKE 0x00000400
  2038. #define TG3_FLG2_HW_AUTONEG 0x00000800
  2039. #define TG3_FLG2_PHY_JUST_INITTED 0x00001000
  2040. #define TG3_FLG2_PHY_SERDES 0x00002000
  2041. #define TG3_FLG2_CAPACITIVE_COUPLING 0x00004000
  2042. #define TG3_FLG2_FLASH 0x00008000
  2043. #define TG3_FLG2_HW_TSO 0x00010000
  2044. #define TG3_FLG2_SERDES_PREEMPHASIS 0x00020000
  2045. #define TG3_FLG2_5705_PLUS 0x00040000
  2046. #define TG3_FLG2_5750_PLUS 0x00080000
  2047. #define TG3_FLG2_PROTECTED_NVRAM 0x00100000
  2048. #define TG3_FLG2_USING_MSI 0x00200000
  2049. #define TG3_FLG2_JUMBO_CAPABLE 0x00400000
  2050. #define TG3_FLG2_MII_SERDES 0x00800000
  2051. #define TG3_FLG2_ANY_SERDES (TG3_FLG2_PHY_SERDES | \
  2052. TG3_FLG2_MII_SERDES)
  2053. #define TG3_FLG2_PARALLEL_DETECT 0x01000000
  2054. #define TG3_FLG2_ICH_WORKAROUND 0x02000000
  2055. u32 split_mode_max_reqs;
  2056. #define SPLIT_MODE_5704_MAX_REQ 3
  2057. struct timer_list timer;
  2058. u16 timer_counter;
  2059. u16 timer_multiplier;
  2060. u32 timer_offset;
  2061. u16 asf_counter;
  2062. u16 asf_multiplier;
  2063. struct tg3_link_config link_config;
  2064. struct tg3_bufmgr_config bufmgr_config;
  2065. /* cache h/w values, often passed straight to h/w */
  2066. u32 rx_mode;
  2067. u32 tx_mode;
  2068. u32 mac_mode;
  2069. u32 mi_mode;
  2070. u32 misc_host_ctrl;
  2071. u32 grc_mode;
  2072. u32 grc_local_ctrl;
  2073. u32 dma_rwctrl;
  2074. u32 coalesce_mode;
  2075. /* PCI block */
  2076. u16 pci_chip_rev_id;
  2077. u8 pci_cacheline_sz;
  2078. u8 pci_lat_timer;
  2079. u8 pci_hdr_type;
  2080. u8 pci_bist;
  2081. int pm_cap;
  2082. int msi_cap;
  2083. /* PHY info */
  2084. u32 phy_id;
  2085. #define PHY_ID_MASK 0xfffffff0
  2086. #define PHY_ID_BCM5400 0x60008040
  2087. #define PHY_ID_BCM5401 0x60008050
  2088. #define PHY_ID_BCM5411 0x60008070
  2089. #define PHY_ID_BCM5701 0x60008110
  2090. #define PHY_ID_BCM5703 0x60008160
  2091. #define PHY_ID_BCM5704 0x60008190
  2092. #define PHY_ID_BCM5705 0x600081a0
  2093. #define PHY_ID_BCM5750 0x60008180
  2094. #define PHY_ID_BCM5752 0x60008100
  2095. #define PHY_ID_BCM5780 0x60008350
  2096. #define PHY_ID_BCM8002 0x60010140
  2097. #define PHY_ID_INVALID 0xffffffff
  2098. #define PHY_ID_REV_MASK 0x0000000f
  2099. #define PHY_REV_BCM5401_B0 0x1
  2100. #define PHY_REV_BCM5401_B2 0x3
  2101. #define PHY_REV_BCM5401_C0 0x6
  2102. #define PHY_REV_BCM5411_X0 0x1 /* Found on Netgear GA302T */
  2103. u32 led_ctrl;
  2104. char board_part_number[24];
  2105. u32 nic_sram_data_cfg;
  2106. u32 pci_clock_ctrl;
  2107. struct pci_dev *pdev_peer;
  2108. /* This macro assumes the passed PHY ID is already masked
  2109. * with PHY_ID_MASK.
  2110. */
  2111. #define KNOWN_PHY_ID(X) \
  2112. ((X) == PHY_ID_BCM5400 || (X) == PHY_ID_BCM5401 || \
  2113. (X) == PHY_ID_BCM5411 || (X) == PHY_ID_BCM5701 || \
  2114. (X) == PHY_ID_BCM5703 || (X) == PHY_ID_BCM5704 || \
  2115. (X) == PHY_ID_BCM5705 || (X) == PHY_ID_BCM5750 || \
  2116. (X) == PHY_ID_BCM8002)
  2117. struct tg3_hw_stats *hw_stats;
  2118. dma_addr_t stats_mapping;
  2119. struct work_struct reset_task;
  2120. u32 nvram_size;
  2121. u32 nvram_pagesize;
  2122. u32 nvram_jedecnum;
  2123. #define JEDEC_ATMEL 0x1f
  2124. #define JEDEC_ST 0x20
  2125. #define JEDEC_SAIFUN 0x4f
  2126. #define JEDEC_SST 0xbf
  2127. #define ATMEL_AT24C64_CHIP_SIZE (64 * 1024)
  2128. #define ATMEL_AT24C64_PAGE_SIZE (32)
  2129. #define ATMEL_AT24C512_CHIP_SIZE (512 * 1024)
  2130. #define ATMEL_AT24C512_PAGE_SIZE (128)
  2131. #define ATMEL_AT45DB0X1B_PAGE_POS 9
  2132. #define ATMEL_AT45DB0X1B_PAGE_SIZE 264
  2133. #define ATMEL_AT25F512_PAGE_SIZE 256
  2134. #define ST_M45PEX0_PAGE_SIZE 256
  2135. #define SAIFUN_SA25F0XX_PAGE_SIZE 256
  2136. #define SST_25VF0X0_PAGE_SIZE 4098
  2137. struct ethtool_coalesce coal;
  2138. };
  2139. #endif /* !(_T3_H) */