tg3.c 308 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <net/checksum.h>
  39. #include <asm/system.h>
  40. #include <asm/io.h>
  41. #include <asm/byteorder.h>
  42. #include <asm/uaccess.h>
  43. #ifdef CONFIG_SPARC64
  44. #include <asm/idprom.h>
  45. #include <asm/oplib.h>
  46. #include <asm/pbm.h>
  47. #endif
  48. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  49. #define TG3_VLAN_TAG_USED 1
  50. #else
  51. #define TG3_VLAN_TAG_USED 0
  52. #endif
  53. #ifdef NETIF_F_TSO
  54. #define TG3_TSO_SUPPORT 1
  55. #else
  56. #define TG3_TSO_SUPPORT 0
  57. #endif
  58. #include "tg3.h"
  59. #define DRV_MODULE_NAME "tg3"
  60. #define PFX DRV_MODULE_NAME ": "
  61. #define DRV_MODULE_VERSION "3.39"
  62. #define DRV_MODULE_RELDATE "September 5, 2005"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_RING_SIZE 512
  88. #define TG3_DEF_RX_RING_PENDING 200
  89. #define TG3_RX_JUMBO_RING_SIZE 256
  90. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  91. /* Do not place this n-ring entries value into the tp struct itself,
  92. * we really want to expose these constants to GCC so that modulo et
  93. * al. operations are done with shifts and masks instead of with
  94. * hw multiply/modulo instructions. Another solution would be to
  95. * replace things like '% foo' with '& (foo - 1)'.
  96. */
  97. #define TG3_RX_RCB_RING_SIZE(tp) \
  98. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  99. #define TG3_TX_RING_SIZE 512
  100. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  101. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  102. TG3_RX_RING_SIZE)
  103. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_JUMBO_RING_SIZE)
  105. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  106. TG3_RX_RCB_RING_SIZE(tp))
  107. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  108. TG3_TX_RING_SIZE)
  109. #define TX_BUFFS_AVAIL(TP) \
  110. ((TP)->tx_pending - \
  111. (((TP)->tx_prod - (TP)->tx_cons) & (TG3_TX_RING_SIZE - 1)))
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  114. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  115. /* minimum number of free TX descriptors required to wake up TX process */
  116. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  117. /* number of ETHTOOL_GSTATS u64's */
  118. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  119. #define TG3_NUM_TEST 6
  120. static char version[] __devinitdata =
  121. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  122. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  123. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  124. MODULE_LICENSE("GPL");
  125. MODULE_VERSION(DRV_MODULE_VERSION);
  126. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  127. module_param(tg3_debug, int, 0);
  128. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  129. static struct pci_device_id tg3_pci_tbl[] = {
  130. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  131. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  132. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  133. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  134. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  135. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  136. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  137. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  138. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  139. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  140. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  141. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  142. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  143. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  144. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  145. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  146. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  147. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  148. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  150. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  151. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  152. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  153. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  154. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  155. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  156. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  157. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  158. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  159. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  160. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  161. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  162. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  163. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  164. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  165. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  166. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  167. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  168. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  169. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  170. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  171. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  172. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  173. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  174. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  175. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  176. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  177. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  178. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  179. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  180. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  181. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  182. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  183. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  184. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  185. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  186. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  187. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  188. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  189. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  190. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M,
  191. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  192. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  193. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  194. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  195. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  196. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  197. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  198. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780,
  199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  200. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S,
  201. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  202. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  203. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  204. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  205. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  206. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  207. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  208. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  209. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  210. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  211. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  212. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  213. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  214. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  215. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  216. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  217. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  218. { 0, }
  219. };
  220. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  221. static struct {
  222. const char string[ETH_GSTRING_LEN];
  223. } ethtool_stats_keys[TG3_NUM_STATS] = {
  224. { "rx_octets" },
  225. { "rx_fragments" },
  226. { "rx_ucast_packets" },
  227. { "rx_mcast_packets" },
  228. { "rx_bcast_packets" },
  229. { "rx_fcs_errors" },
  230. { "rx_align_errors" },
  231. { "rx_xon_pause_rcvd" },
  232. { "rx_xoff_pause_rcvd" },
  233. { "rx_mac_ctrl_rcvd" },
  234. { "rx_xoff_entered" },
  235. { "rx_frame_too_long_errors" },
  236. { "rx_jabbers" },
  237. { "rx_undersize_packets" },
  238. { "rx_in_length_errors" },
  239. { "rx_out_length_errors" },
  240. { "rx_64_or_less_octet_packets" },
  241. { "rx_65_to_127_octet_packets" },
  242. { "rx_128_to_255_octet_packets" },
  243. { "rx_256_to_511_octet_packets" },
  244. { "rx_512_to_1023_octet_packets" },
  245. { "rx_1024_to_1522_octet_packets" },
  246. { "rx_1523_to_2047_octet_packets" },
  247. { "rx_2048_to_4095_octet_packets" },
  248. { "rx_4096_to_8191_octet_packets" },
  249. { "rx_8192_to_9022_octet_packets" },
  250. { "tx_octets" },
  251. { "tx_collisions" },
  252. { "tx_xon_sent" },
  253. { "tx_xoff_sent" },
  254. { "tx_flow_control" },
  255. { "tx_mac_errors" },
  256. { "tx_single_collisions" },
  257. { "tx_mult_collisions" },
  258. { "tx_deferred" },
  259. { "tx_excessive_collisions" },
  260. { "tx_late_collisions" },
  261. { "tx_collide_2times" },
  262. { "tx_collide_3times" },
  263. { "tx_collide_4times" },
  264. { "tx_collide_5times" },
  265. { "tx_collide_6times" },
  266. { "tx_collide_7times" },
  267. { "tx_collide_8times" },
  268. { "tx_collide_9times" },
  269. { "tx_collide_10times" },
  270. { "tx_collide_11times" },
  271. { "tx_collide_12times" },
  272. { "tx_collide_13times" },
  273. { "tx_collide_14times" },
  274. { "tx_collide_15times" },
  275. { "tx_ucast_packets" },
  276. { "tx_mcast_packets" },
  277. { "tx_bcast_packets" },
  278. { "tx_carrier_sense_errors" },
  279. { "tx_discards" },
  280. { "tx_errors" },
  281. { "dma_writeq_full" },
  282. { "dma_write_prioq_full" },
  283. { "rxbds_empty" },
  284. { "rx_discards" },
  285. { "rx_errors" },
  286. { "rx_threshold_hit" },
  287. { "dma_readq_full" },
  288. { "dma_read_prioq_full" },
  289. { "tx_comp_queue_full" },
  290. { "ring_set_send_prod_index" },
  291. { "ring_status_update" },
  292. { "nic_irqs" },
  293. { "nic_avoided_irqs" },
  294. { "nic_tx_threshold_hit" }
  295. };
  296. static struct {
  297. const char string[ETH_GSTRING_LEN];
  298. } ethtool_test_keys[TG3_NUM_TEST] = {
  299. { "nvram test (online) " },
  300. { "link test (online) " },
  301. { "register test (offline)" },
  302. { "memory test (offline)" },
  303. { "loopback test (offline)" },
  304. { "interrupt test (offline)" },
  305. };
  306. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  307. {
  308. unsigned long flags;
  309. spin_lock_irqsave(&tp->indirect_lock, flags);
  310. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  311. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  312. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  313. }
  314. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  315. {
  316. writel(val, tp->regs + off);
  317. readl(tp->regs + off);
  318. }
  319. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  320. {
  321. unsigned long flags;
  322. u32 val;
  323. spin_lock_irqsave(&tp->indirect_lock, flags);
  324. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  325. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  326. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  327. return val;
  328. }
  329. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  330. {
  331. unsigned long flags;
  332. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  333. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  334. TG3_64BIT_REG_LOW, val);
  335. return;
  336. }
  337. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  338. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  339. TG3_64BIT_REG_LOW, val);
  340. return;
  341. }
  342. spin_lock_irqsave(&tp->indirect_lock, flags);
  343. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  344. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  345. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  346. /* In indirect mode when disabling interrupts, we also need
  347. * to clear the interrupt bit in the GRC local ctrl register.
  348. */
  349. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  350. (val == 0x1)) {
  351. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  352. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  353. }
  354. }
  355. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  356. {
  357. unsigned long flags;
  358. u32 val;
  359. spin_lock_irqsave(&tp->indirect_lock, flags);
  360. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  361. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  362. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  363. return val;
  364. }
  365. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val)
  366. {
  367. tp->write32(tp, off, val);
  368. if (!(tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) &&
  369. !(tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG) &&
  370. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  371. tp->read32(tp, off); /* flush */
  372. }
  373. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  374. {
  375. tp->write32_mbox(tp, off, val);
  376. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  377. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  378. tp->read32_mbox(tp, off);
  379. }
  380. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  381. {
  382. void __iomem *mbox = tp->regs + off;
  383. writel(val, mbox);
  384. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  385. writel(val, mbox);
  386. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  387. readl(mbox);
  388. }
  389. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  390. {
  391. writel(val, tp->regs + off);
  392. }
  393. static u32 tg3_read32(struct tg3 *tp, u32 off)
  394. {
  395. return (readl(tp->regs + off));
  396. }
  397. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  398. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  399. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  400. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  401. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  402. #define tw32(reg,val) tp->write32(tp, reg, val)
  403. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val))
  404. #define tr32(reg) tp->read32(tp, reg)
  405. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  406. {
  407. unsigned long flags;
  408. spin_lock_irqsave(&tp->indirect_lock, flags);
  409. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  410. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  411. /* Always leave this as zero. */
  412. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  413. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  414. }
  415. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  416. {
  417. unsigned long flags;
  418. spin_lock_irqsave(&tp->indirect_lock, flags);
  419. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  420. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  421. /* Always leave this as zero. */
  422. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  423. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  424. }
  425. static void tg3_disable_ints(struct tg3 *tp)
  426. {
  427. tw32(TG3PCI_MISC_HOST_CTRL,
  428. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  429. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  430. }
  431. static inline void tg3_cond_int(struct tg3 *tp)
  432. {
  433. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  434. (tp->hw_status->status & SD_STATUS_UPDATED))
  435. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  436. }
  437. static void tg3_enable_ints(struct tg3 *tp)
  438. {
  439. tp->irq_sync = 0;
  440. wmb();
  441. tw32(TG3PCI_MISC_HOST_CTRL,
  442. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  443. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  444. (tp->last_tag << 24));
  445. tg3_cond_int(tp);
  446. }
  447. static inline unsigned int tg3_has_work(struct tg3 *tp)
  448. {
  449. struct tg3_hw_status *sblk = tp->hw_status;
  450. unsigned int work_exists = 0;
  451. /* check for phy events */
  452. if (!(tp->tg3_flags &
  453. (TG3_FLAG_USE_LINKCHG_REG |
  454. TG3_FLAG_POLL_SERDES))) {
  455. if (sblk->status & SD_STATUS_LINK_CHG)
  456. work_exists = 1;
  457. }
  458. /* check for RX/TX work to do */
  459. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  460. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  461. work_exists = 1;
  462. return work_exists;
  463. }
  464. /* tg3_restart_ints
  465. * similar to tg3_enable_ints, but it accurately determines whether there
  466. * is new work pending and can return without flushing the PIO write
  467. * which reenables interrupts
  468. */
  469. static void tg3_restart_ints(struct tg3 *tp)
  470. {
  471. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  472. tp->last_tag << 24);
  473. mmiowb();
  474. /* When doing tagged status, this work check is unnecessary.
  475. * The last_tag we write above tells the chip which piece of
  476. * work we've completed.
  477. */
  478. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  479. tg3_has_work(tp))
  480. tw32(HOSTCC_MODE, tp->coalesce_mode |
  481. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  482. }
  483. static inline void tg3_netif_stop(struct tg3 *tp)
  484. {
  485. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  486. netif_poll_disable(tp->dev);
  487. netif_tx_disable(tp->dev);
  488. }
  489. static inline void tg3_netif_start(struct tg3 *tp)
  490. {
  491. netif_wake_queue(tp->dev);
  492. /* NOTE: unconditional netif_wake_queue is only appropriate
  493. * so long as all callers are assured to have free tx slots
  494. * (such as after tg3_init_hw)
  495. */
  496. netif_poll_enable(tp->dev);
  497. tp->hw_status->status |= SD_STATUS_UPDATED;
  498. tg3_enable_ints(tp);
  499. }
  500. static void tg3_switch_clocks(struct tg3 *tp)
  501. {
  502. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  503. u32 orig_clock_ctrl;
  504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  505. return;
  506. orig_clock_ctrl = clock_ctrl;
  507. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  508. CLOCK_CTRL_CLKRUN_OENABLE |
  509. 0x1f);
  510. tp->pci_clock_ctrl = clock_ctrl;
  511. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  512. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  513. tw32_f(TG3PCI_CLOCK_CTRL,
  514. clock_ctrl | CLOCK_CTRL_625_CORE);
  515. udelay(40);
  516. }
  517. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  518. tw32_f(TG3PCI_CLOCK_CTRL,
  519. clock_ctrl |
  520. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK));
  521. udelay(40);
  522. tw32_f(TG3PCI_CLOCK_CTRL,
  523. clock_ctrl | (CLOCK_CTRL_ALTCLK));
  524. udelay(40);
  525. }
  526. tw32_f(TG3PCI_CLOCK_CTRL, clock_ctrl);
  527. udelay(40);
  528. }
  529. #define PHY_BUSY_LOOPS 5000
  530. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  531. {
  532. u32 frame_val;
  533. unsigned int loops;
  534. int ret;
  535. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  536. tw32_f(MAC_MI_MODE,
  537. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  538. udelay(80);
  539. }
  540. *val = 0x0;
  541. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  542. MI_COM_PHY_ADDR_MASK);
  543. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  544. MI_COM_REG_ADDR_MASK);
  545. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  546. tw32_f(MAC_MI_COM, frame_val);
  547. loops = PHY_BUSY_LOOPS;
  548. while (loops != 0) {
  549. udelay(10);
  550. frame_val = tr32(MAC_MI_COM);
  551. if ((frame_val & MI_COM_BUSY) == 0) {
  552. udelay(5);
  553. frame_val = tr32(MAC_MI_COM);
  554. break;
  555. }
  556. loops -= 1;
  557. }
  558. ret = -EBUSY;
  559. if (loops != 0) {
  560. *val = frame_val & MI_COM_DATA_MASK;
  561. ret = 0;
  562. }
  563. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  564. tw32_f(MAC_MI_MODE, tp->mi_mode);
  565. udelay(80);
  566. }
  567. return ret;
  568. }
  569. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  570. {
  571. u32 frame_val;
  572. unsigned int loops;
  573. int ret;
  574. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  575. tw32_f(MAC_MI_MODE,
  576. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  577. udelay(80);
  578. }
  579. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  580. MI_COM_PHY_ADDR_MASK);
  581. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  582. MI_COM_REG_ADDR_MASK);
  583. frame_val |= (val & MI_COM_DATA_MASK);
  584. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  585. tw32_f(MAC_MI_COM, frame_val);
  586. loops = PHY_BUSY_LOOPS;
  587. while (loops != 0) {
  588. udelay(10);
  589. frame_val = tr32(MAC_MI_COM);
  590. if ((frame_val & MI_COM_BUSY) == 0) {
  591. udelay(5);
  592. frame_val = tr32(MAC_MI_COM);
  593. break;
  594. }
  595. loops -= 1;
  596. }
  597. ret = -EBUSY;
  598. if (loops != 0)
  599. ret = 0;
  600. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  601. tw32_f(MAC_MI_MODE, tp->mi_mode);
  602. udelay(80);
  603. }
  604. return ret;
  605. }
  606. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  607. {
  608. u32 val;
  609. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  610. return;
  611. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  612. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  613. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  614. (val | (1 << 15) | (1 << 4)));
  615. }
  616. static int tg3_bmcr_reset(struct tg3 *tp)
  617. {
  618. u32 phy_control;
  619. int limit, err;
  620. /* OK, reset it, and poll the BMCR_RESET bit until it
  621. * clears or we time out.
  622. */
  623. phy_control = BMCR_RESET;
  624. err = tg3_writephy(tp, MII_BMCR, phy_control);
  625. if (err != 0)
  626. return -EBUSY;
  627. limit = 5000;
  628. while (limit--) {
  629. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  630. if (err != 0)
  631. return -EBUSY;
  632. if ((phy_control & BMCR_RESET) == 0) {
  633. udelay(40);
  634. break;
  635. }
  636. udelay(10);
  637. }
  638. if (limit <= 0)
  639. return -EBUSY;
  640. return 0;
  641. }
  642. static int tg3_wait_macro_done(struct tg3 *tp)
  643. {
  644. int limit = 100;
  645. while (limit--) {
  646. u32 tmp32;
  647. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  648. if ((tmp32 & 0x1000) == 0)
  649. break;
  650. }
  651. }
  652. if (limit <= 0)
  653. return -EBUSY;
  654. return 0;
  655. }
  656. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  657. {
  658. static const u32 test_pat[4][6] = {
  659. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  660. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  661. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  662. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  663. };
  664. int chan;
  665. for (chan = 0; chan < 4; chan++) {
  666. int i;
  667. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  668. (chan * 0x2000) | 0x0200);
  669. tg3_writephy(tp, 0x16, 0x0002);
  670. for (i = 0; i < 6; i++)
  671. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  672. test_pat[chan][i]);
  673. tg3_writephy(tp, 0x16, 0x0202);
  674. if (tg3_wait_macro_done(tp)) {
  675. *resetp = 1;
  676. return -EBUSY;
  677. }
  678. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  679. (chan * 0x2000) | 0x0200);
  680. tg3_writephy(tp, 0x16, 0x0082);
  681. if (tg3_wait_macro_done(tp)) {
  682. *resetp = 1;
  683. return -EBUSY;
  684. }
  685. tg3_writephy(tp, 0x16, 0x0802);
  686. if (tg3_wait_macro_done(tp)) {
  687. *resetp = 1;
  688. return -EBUSY;
  689. }
  690. for (i = 0; i < 6; i += 2) {
  691. u32 low, high;
  692. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  693. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  694. tg3_wait_macro_done(tp)) {
  695. *resetp = 1;
  696. return -EBUSY;
  697. }
  698. low &= 0x7fff;
  699. high &= 0x000f;
  700. if (low != test_pat[chan][i] ||
  701. high != test_pat[chan][i+1]) {
  702. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  703. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  704. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  705. return -EBUSY;
  706. }
  707. }
  708. }
  709. return 0;
  710. }
  711. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  712. {
  713. int chan;
  714. for (chan = 0; chan < 4; chan++) {
  715. int i;
  716. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  717. (chan * 0x2000) | 0x0200);
  718. tg3_writephy(tp, 0x16, 0x0002);
  719. for (i = 0; i < 6; i++)
  720. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  721. tg3_writephy(tp, 0x16, 0x0202);
  722. if (tg3_wait_macro_done(tp))
  723. return -EBUSY;
  724. }
  725. return 0;
  726. }
  727. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  728. {
  729. u32 reg32, phy9_orig;
  730. int retries, do_phy_reset, err;
  731. retries = 10;
  732. do_phy_reset = 1;
  733. do {
  734. if (do_phy_reset) {
  735. err = tg3_bmcr_reset(tp);
  736. if (err)
  737. return err;
  738. do_phy_reset = 0;
  739. }
  740. /* Disable transmitter and interrupt. */
  741. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  742. continue;
  743. reg32 |= 0x3000;
  744. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  745. /* Set full-duplex, 1000 mbps. */
  746. tg3_writephy(tp, MII_BMCR,
  747. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  748. /* Set to master mode. */
  749. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  750. continue;
  751. tg3_writephy(tp, MII_TG3_CTRL,
  752. (MII_TG3_CTRL_AS_MASTER |
  753. MII_TG3_CTRL_ENABLE_AS_MASTER));
  754. /* Enable SM_DSP_CLOCK and 6dB. */
  755. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  756. /* Block the PHY control access. */
  757. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  758. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  759. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  760. if (!err)
  761. break;
  762. } while (--retries);
  763. err = tg3_phy_reset_chanpat(tp);
  764. if (err)
  765. return err;
  766. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  767. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  768. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  769. tg3_writephy(tp, 0x16, 0x0000);
  770. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  771. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  772. /* Set Extended packet length bit for jumbo frames */
  773. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  774. }
  775. else {
  776. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  777. }
  778. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  779. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  780. reg32 &= ~0x3000;
  781. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  782. } else if (!err)
  783. err = -EBUSY;
  784. return err;
  785. }
  786. /* This will reset the tigon3 PHY if there is no valid
  787. * link unless the FORCE argument is non-zero.
  788. */
  789. static int tg3_phy_reset(struct tg3 *tp)
  790. {
  791. u32 phy_status;
  792. int err;
  793. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  794. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  795. if (err != 0)
  796. return -EBUSY;
  797. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  798. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  799. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  800. err = tg3_phy_reset_5703_4_5(tp);
  801. if (err)
  802. return err;
  803. goto out;
  804. }
  805. err = tg3_bmcr_reset(tp);
  806. if (err)
  807. return err;
  808. out:
  809. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  810. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  811. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  812. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  813. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  814. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  815. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  816. }
  817. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  818. tg3_writephy(tp, 0x1c, 0x8d68);
  819. tg3_writephy(tp, 0x1c, 0x8d68);
  820. }
  821. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  822. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  823. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  824. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  825. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  826. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  827. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  828. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  829. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  830. }
  831. /* Set Extended packet length bit (bit 14) on all chips that */
  832. /* support jumbo frames */
  833. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  834. /* Cannot do read-modify-write on 5401 */
  835. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  836. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  837. u32 phy_reg;
  838. /* Set bit 14 with read-modify-write to preserve other bits */
  839. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  840. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  841. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  842. }
  843. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  844. * jumbo frames transmission.
  845. */
  846. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  847. u32 phy_reg;
  848. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  849. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  850. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  851. }
  852. tg3_phy_set_wirespeed(tp);
  853. return 0;
  854. }
  855. static void tg3_frob_aux_power(struct tg3 *tp)
  856. {
  857. struct tg3 *tp_peer = tp;
  858. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  859. return;
  860. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  861. tp_peer = pci_get_drvdata(tp->pdev_peer);
  862. if (!tp_peer)
  863. BUG();
  864. }
  865. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  866. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0) {
  867. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  868. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  869. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  870. (GRC_LCLCTRL_GPIO_OE0 |
  871. GRC_LCLCTRL_GPIO_OE1 |
  872. GRC_LCLCTRL_GPIO_OE2 |
  873. GRC_LCLCTRL_GPIO_OUTPUT0 |
  874. GRC_LCLCTRL_GPIO_OUTPUT1));
  875. udelay(100);
  876. } else {
  877. u32 no_gpio2;
  878. u32 grc_local_ctrl;
  879. if (tp_peer != tp &&
  880. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  881. return;
  882. /* On 5753 and variants, GPIO2 cannot be used. */
  883. no_gpio2 = tp->nic_sram_data_cfg &
  884. NIC_SRAM_DATA_CFG_NO_GPIO2;
  885. grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  886. GRC_LCLCTRL_GPIO_OE1 |
  887. GRC_LCLCTRL_GPIO_OE2 |
  888. GRC_LCLCTRL_GPIO_OUTPUT1 |
  889. GRC_LCLCTRL_GPIO_OUTPUT2;
  890. if (no_gpio2) {
  891. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  892. GRC_LCLCTRL_GPIO_OUTPUT2);
  893. }
  894. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  895. grc_local_ctrl);
  896. udelay(100);
  897. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  898. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  899. grc_local_ctrl);
  900. udelay(100);
  901. if (!no_gpio2) {
  902. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  903. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  904. grc_local_ctrl);
  905. udelay(100);
  906. }
  907. }
  908. } else {
  909. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  910. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  911. if (tp_peer != tp &&
  912. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  913. return;
  914. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  915. (GRC_LCLCTRL_GPIO_OE1 |
  916. GRC_LCLCTRL_GPIO_OUTPUT1));
  917. udelay(100);
  918. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  919. (GRC_LCLCTRL_GPIO_OE1));
  920. udelay(100);
  921. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  922. (GRC_LCLCTRL_GPIO_OE1 |
  923. GRC_LCLCTRL_GPIO_OUTPUT1));
  924. udelay(100);
  925. }
  926. }
  927. }
  928. static int tg3_setup_phy(struct tg3 *, int);
  929. #define RESET_KIND_SHUTDOWN 0
  930. #define RESET_KIND_INIT 1
  931. #define RESET_KIND_SUSPEND 2
  932. static void tg3_write_sig_post_reset(struct tg3 *, int);
  933. static int tg3_halt_cpu(struct tg3 *, u32);
  934. static int tg3_set_power_state(struct tg3 *tp, int state)
  935. {
  936. u32 misc_host_ctrl;
  937. u16 power_control, power_caps;
  938. int pm = tp->pm_cap;
  939. /* Make sure register accesses (indirect or otherwise)
  940. * will function correctly.
  941. */
  942. pci_write_config_dword(tp->pdev,
  943. TG3PCI_MISC_HOST_CTRL,
  944. tp->misc_host_ctrl);
  945. pci_read_config_word(tp->pdev,
  946. pm + PCI_PM_CTRL,
  947. &power_control);
  948. power_control |= PCI_PM_CTRL_PME_STATUS;
  949. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  950. switch (state) {
  951. case 0:
  952. power_control |= 0;
  953. pci_write_config_word(tp->pdev,
  954. pm + PCI_PM_CTRL,
  955. power_control);
  956. udelay(100); /* Delay after power state change */
  957. /* Switch out of Vaux if it is not a LOM */
  958. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)) {
  959. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  960. udelay(100);
  961. }
  962. return 0;
  963. case 1:
  964. power_control |= 1;
  965. break;
  966. case 2:
  967. power_control |= 2;
  968. break;
  969. case 3:
  970. power_control |= 3;
  971. break;
  972. default:
  973. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  974. "requested.\n",
  975. tp->dev->name, state);
  976. return -EINVAL;
  977. };
  978. power_control |= PCI_PM_CTRL_PME_ENABLE;
  979. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  980. tw32(TG3PCI_MISC_HOST_CTRL,
  981. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  982. if (tp->link_config.phy_is_low_power == 0) {
  983. tp->link_config.phy_is_low_power = 1;
  984. tp->link_config.orig_speed = tp->link_config.speed;
  985. tp->link_config.orig_duplex = tp->link_config.duplex;
  986. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  987. }
  988. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  989. tp->link_config.speed = SPEED_10;
  990. tp->link_config.duplex = DUPLEX_HALF;
  991. tp->link_config.autoneg = AUTONEG_ENABLE;
  992. tg3_setup_phy(tp, 0);
  993. }
  994. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  995. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  996. u32 mac_mode;
  997. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  998. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  999. udelay(40);
  1000. mac_mode = MAC_MODE_PORT_MODE_MII;
  1001. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  1002. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  1003. mac_mode |= MAC_MODE_LINK_POLARITY;
  1004. } else {
  1005. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1006. }
  1007. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1008. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1009. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1010. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1011. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1012. tw32_f(MAC_MODE, mac_mode);
  1013. udelay(100);
  1014. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1015. udelay(10);
  1016. }
  1017. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1018. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1019. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1020. u32 base_val;
  1021. base_val = tp->pci_clock_ctrl;
  1022. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1023. CLOCK_CTRL_TXCLK_DISABLE);
  1024. tw32_f(TG3PCI_CLOCK_CTRL, base_val |
  1025. CLOCK_CTRL_ALTCLK |
  1026. CLOCK_CTRL_PWRDOWN_PLL133);
  1027. udelay(40);
  1028. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  1029. /* do nothing */
  1030. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1031. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1032. u32 newbits1, newbits2;
  1033. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1034. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1035. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1036. CLOCK_CTRL_TXCLK_DISABLE |
  1037. CLOCK_CTRL_ALTCLK);
  1038. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1039. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1040. newbits1 = CLOCK_CTRL_625_CORE;
  1041. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1042. } else {
  1043. newbits1 = CLOCK_CTRL_ALTCLK;
  1044. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1045. }
  1046. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1);
  1047. udelay(40);
  1048. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2);
  1049. udelay(40);
  1050. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1051. u32 newbits3;
  1052. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1053. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1054. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1055. CLOCK_CTRL_TXCLK_DISABLE |
  1056. CLOCK_CTRL_44MHZ_CORE);
  1057. } else {
  1058. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1059. }
  1060. tw32_f(TG3PCI_CLOCK_CTRL,
  1061. tp->pci_clock_ctrl | newbits3);
  1062. udelay(40);
  1063. }
  1064. }
  1065. tg3_frob_aux_power(tp);
  1066. /* Workaround for unstable PLL clock */
  1067. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1068. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1069. u32 val = tr32(0x7d00);
  1070. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1071. tw32(0x7d00, val);
  1072. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1073. tg3_halt_cpu(tp, RX_CPU_BASE);
  1074. }
  1075. /* Finally, set the new power state. */
  1076. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1077. udelay(100); /* Delay after power state change */
  1078. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1079. return 0;
  1080. }
  1081. static void tg3_link_report(struct tg3 *tp)
  1082. {
  1083. if (!netif_carrier_ok(tp->dev)) {
  1084. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  1085. } else {
  1086. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1087. tp->dev->name,
  1088. (tp->link_config.active_speed == SPEED_1000 ?
  1089. 1000 :
  1090. (tp->link_config.active_speed == SPEED_100 ?
  1091. 100 : 10)),
  1092. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1093. "full" : "half"));
  1094. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1095. "%s for RX.\n",
  1096. tp->dev->name,
  1097. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1098. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1099. }
  1100. }
  1101. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1102. {
  1103. u32 new_tg3_flags = 0;
  1104. u32 old_rx_mode = tp->rx_mode;
  1105. u32 old_tx_mode = tp->tx_mode;
  1106. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1107. /* Convert 1000BaseX flow control bits to 1000BaseT
  1108. * bits before resolving flow control.
  1109. */
  1110. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1111. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1112. ADVERTISE_PAUSE_ASYM);
  1113. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1114. if (local_adv & ADVERTISE_1000XPAUSE)
  1115. local_adv |= ADVERTISE_PAUSE_CAP;
  1116. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1117. local_adv |= ADVERTISE_PAUSE_ASYM;
  1118. if (remote_adv & LPA_1000XPAUSE)
  1119. remote_adv |= LPA_PAUSE_CAP;
  1120. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1121. remote_adv |= LPA_PAUSE_ASYM;
  1122. }
  1123. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1124. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1125. if (remote_adv & LPA_PAUSE_CAP)
  1126. new_tg3_flags |=
  1127. (TG3_FLAG_RX_PAUSE |
  1128. TG3_FLAG_TX_PAUSE);
  1129. else if (remote_adv & LPA_PAUSE_ASYM)
  1130. new_tg3_flags |=
  1131. (TG3_FLAG_RX_PAUSE);
  1132. } else {
  1133. if (remote_adv & LPA_PAUSE_CAP)
  1134. new_tg3_flags |=
  1135. (TG3_FLAG_RX_PAUSE |
  1136. TG3_FLAG_TX_PAUSE);
  1137. }
  1138. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1139. if ((remote_adv & LPA_PAUSE_CAP) &&
  1140. (remote_adv & LPA_PAUSE_ASYM))
  1141. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1142. }
  1143. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1144. tp->tg3_flags |= new_tg3_flags;
  1145. } else {
  1146. new_tg3_flags = tp->tg3_flags;
  1147. }
  1148. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1149. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1150. else
  1151. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1152. if (old_rx_mode != tp->rx_mode) {
  1153. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1154. }
  1155. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1156. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1157. else
  1158. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1159. if (old_tx_mode != tp->tx_mode) {
  1160. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1161. }
  1162. }
  1163. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1164. {
  1165. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1166. case MII_TG3_AUX_STAT_10HALF:
  1167. *speed = SPEED_10;
  1168. *duplex = DUPLEX_HALF;
  1169. break;
  1170. case MII_TG3_AUX_STAT_10FULL:
  1171. *speed = SPEED_10;
  1172. *duplex = DUPLEX_FULL;
  1173. break;
  1174. case MII_TG3_AUX_STAT_100HALF:
  1175. *speed = SPEED_100;
  1176. *duplex = DUPLEX_HALF;
  1177. break;
  1178. case MII_TG3_AUX_STAT_100FULL:
  1179. *speed = SPEED_100;
  1180. *duplex = DUPLEX_FULL;
  1181. break;
  1182. case MII_TG3_AUX_STAT_1000HALF:
  1183. *speed = SPEED_1000;
  1184. *duplex = DUPLEX_HALF;
  1185. break;
  1186. case MII_TG3_AUX_STAT_1000FULL:
  1187. *speed = SPEED_1000;
  1188. *duplex = DUPLEX_FULL;
  1189. break;
  1190. default:
  1191. *speed = SPEED_INVALID;
  1192. *duplex = DUPLEX_INVALID;
  1193. break;
  1194. };
  1195. }
  1196. static void tg3_phy_copper_begin(struct tg3 *tp)
  1197. {
  1198. u32 new_adv;
  1199. int i;
  1200. if (tp->link_config.phy_is_low_power) {
  1201. /* Entering low power mode. Disable gigabit and
  1202. * 100baseT advertisements.
  1203. */
  1204. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1205. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1206. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1207. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1208. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1209. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1210. } else if (tp->link_config.speed == SPEED_INVALID) {
  1211. tp->link_config.advertising =
  1212. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1213. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1214. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1215. ADVERTISED_Autoneg | ADVERTISED_MII);
  1216. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1217. tp->link_config.advertising &=
  1218. ~(ADVERTISED_1000baseT_Half |
  1219. ADVERTISED_1000baseT_Full);
  1220. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1221. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1222. new_adv |= ADVERTISE_10HALF;
  1223. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1224. new_adv |= ADVERTISE_10FULL;
  1225. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1226. new_adv |= ADVERTISE_100HALF;
  1227. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1228. new_adv |= ADVERTISE_100FULL;
  1229. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1230. if (tp->link_config.advertising &
  1231. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1232. new_adv = 0;
  1233. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1234. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1235. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1236. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1237. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1238. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1239. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1240. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1241. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1242. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1243. } else {
  1244. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1245. }
  1246. } else {
  1247. /* Asking for a specific link mode. */
  1248. if (tp->link_config.speed == SPEED_1000) {
  1249. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1250. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1251. if (tp->link_config.duplex == DUPLEX_FULL)
  1252. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1253. else
  1254. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1255. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1256. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1257. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1258. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1259. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1260. } else {
  1261. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1262. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1263. if (tp->link_config.speed == SPEED_100) {
  1264. if (tp->link_config.duplex == DUPLEX_FULL)
  1265. new_adv |= ADVERTISE_100FULL;
  1266. else
  1267. new_adv |= ADVERTISE_100HALF;
  1268. } else {
  1269. if (tp->link_config.duplex == DUPLEX_FULL)
  1270. new_adv |= ADVERTISE_10FULL;
  1271. else
  1272. new_adv |= ADVERTISE_10HALF;
  1273. }
  1274. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1275. }
  1276. }
  1277. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1278. tp->link_config.speed != SPEED_INVALID) {
  1279. u32 bmcr, orig_bmcr;
  1280. tp->link_config.active_speed = tp->link_config.speed;
  1281. tp->link_config.active_duplex = tp->link_config.duplex;
  1282. bmcr = 0;
  1283. switch (tp->link_config.speed) {
  1284. default:
  1285. case SPEED_10:
  1286. break;
  1287. case SPEED_100:
  1288. bmcr |= BMCR_SPEED100;
  1289. break;
  1290. case SPEED_1000:
  1291. bmcr |= TG3_BMCR_SPEED1000;
  1292. break;
  1293. };
  1294. if (tp->link_config.duplex == DUPLEX_FULL)
  1295. bmcr |= BMCR_FULLDPLX;
  1296. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1297. (bmcr != orig_bmcr)) {
  1298. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1299. for (i = 0; i < 1500; i++) {
  1300. u32 tmp;
  1301. udelay(10);
  1302. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1303. tg3_readphy(tp, MII_BMSR, &tmp))
  1304. continue;
  1305. if (!(tmp & BMSR_LSTATUS)) {
  1306. udelay(40);
  1307. break;
  1308. }
  1309. }
  1310. tg3_writephy(tp, MII_BMCR, bmcr);
  1311. udelay(40);
  1312. }
  1313. } else {
  1314. tg3_writephy(tp, MII_BMCR,
  1315. BMCR_ANENABLE | BMCR_ANRESTART);
  1316. }
  1317. }
  1318. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1319. {
  1320. int err;
  1321. /* Turn off tap power management. */
  1322. /* Set Extended packet length bit */
  1323. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1324. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1325. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1326. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1327. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1328. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1329. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1330. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1331. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1332. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1333. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1334. udelay(40);
  1335. return err;
  1336. }
  1337. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1338. {
  1339. u32 adv_reg, all_mask;
  1340. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1341. return 0;
  1342. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1343. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1344. if ((adv_reg & all_mask) != all_mask)
  1345. return 0;
  1346. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1347. u32 tg3_ctrl;
  1348. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1349. return 0;
  1350. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1351. MII_TG3_CTRL_ADV_1000_FULL);
  1352. if ((tg3_ctrl & all_mask) != all_mask)
  1353. return 0;
  1354. }
  1355. return 1;
  1356. }
  1357. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1358. {
  1359. int current_link_up;
  1360. u32 bmsr, dummy;
  1361. u16 current_speed;
  1362. u8 current_duplex;
  1363. int i, err;
  1364. tw32(MAC_EVENT, 0);
  1365. tw32_f(MAC_STATUS,
  1366. (MAC_STATUS_SYNC_CHANGED |
  1367. MAC_STATUS_CFG_CHANGED |
  1368. MAC_STATUS_MI_COMPLETION |
  1369. MAC_STATUS_LNKSTATE_CHANGED));
  1370. udelay(40);
  1371. tp->mi_mode = MAC_MI_MODE_BASE;
  1372. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1373. udelay(80);
  1374. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1375. /* Some third-party PHYs need to be reset on link going
  1376. * down.
  1377. */
  1378. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1379. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1380. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1381. netif_carrier_ok(tp->dev)) {
  1382. tg3_readphy(tp, MII_BMSR, &bmsr);
  1383. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1384. !(bmsr & BMSR_LSTATUS))
  1385. force_reset = 1;
  1386. }
  1387. if (force_reset)
  1388. tg3_phy_reset(tp);
  1389. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1390. tg3_readphy(tp, MII_BMSR, &bmsr);
  1391. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1392. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1393. bmsr = 0;
  1394. if (!(bmsr & BMSR_LSTATUS)) {
  1395. err = tg3_init_5401phy_dsp(tp);
  1396. if (err)
  1397. return err;
  1398. tg3_readphy(tp, MII_BMSR, &bmsr);
  1399. for (i = 0; i < 1000; i++) {
  1400. udelay(10);
  1401. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1402. (bmsr & BMSR_LSTATUS)) {
  1403. udelay(40);
  1404. break;
  1405. }
  1406. }
  1407. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1408. !(bmsr & BMSR_LSTATUS) &&
  1409. tp->link_config.active_speed == SPEED_1000) {
  1410. err = tg3_phy_reset(tp);
  1411. if (!err)
  1412. err = tg3_init_5401phy_dsp(tp);
  1413. if (err)
  1414. return err;
  1415. }
  1416. }
  1417. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1418. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1419. /* 5701 {A0,B0} CRC bug workaround */
  1420. tg3_writephy(tp, 0x15, 0x0a75);
  1421. tg3_writephy(tp, 0x1c, 0x8c68);
  1422. tg3_writephy(tp, 0x1c, 0x8d68);
  1423. tg3_writephy(tp, 0x1c, 0x8c68);
  1424. }
  1425. /* Clear pending interrupts... */
  1426. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1427. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1428. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1429. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1430. else
  1431. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1432. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1433. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1434. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1435. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1436. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1437. else
  1438. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1439. }
  1440. current_link_up = 0;
  1441. current_speed = SPEED_INVALID;
  1442. current_duplex = DUPLEX_INVALID;
  1443. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1444. u32 val;
  1445. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1446. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1447. if (!(val & (1 << 10))) {
  1448. val |= (1 << 10);
  1449. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1450. goto relink;
  1451. }
  1452. }
  1453. bmsr = 0;
  1454. for (i = 0; i < 100; i++) {
  1455. tg3_readphy(tp, MII_BMSR, &bmsr);
  1456. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1457. (bmsr & BMSR_LSTATUS))
  1458. break;
  1459. udelay(40);
  1460. }
  1461. if (bmsr & BMSR_LSTATUS) {
  1462. u32 aux_stat, bmcr;
  1463. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1464. for (i = 0; i < 2000; i++) {
  1465. udelay(10);
  1466. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1467. aux_stat)
  1468. break;
  1469. }
  1470. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1471. &current_speed,
  1472. &current_duplex);
  1473. bmcr = 0;
  1474. for (i = 0; i < 200; i++) {
  1475. tg3_readphy(tp, MII_BMCR, &bmcr);
  1476. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1477. continue;
  1478. if (bmcr && bmcr != 0x7fff)
  1479. break;
  1480. udelay(10);
  1481. }
  1482. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1483. if (bmcr & BMCR_ANENABLE) {
  1484. current_link_up = 1;
  1485. /* Force autoneg restart if we are exiting
  1486. * low power mode.
  1487. */
  1488. if (!tg3_copper_is_advertising_all(tp))
  1489. current_link_up = 0;
  1490. } else {
  1491. current_link_up = 0;
  1492. }
  1493. } else {
  1494. if (!(bmcr & BMCR_ANENABLE) &&
  1495. tp->link_config.speed == current_speed &&
  1496. tp->link_config.duplex == current_duplex) {
  1497. current_link_up = 1;
  1498. } else {
  1499. current_link_up = 0;
  1500. }
  1501. }
  1502. tp->link_config.active_speed = current_speed;
  1503. tp->link_config.active_duplex = current_duplex;
  1504. }
  1505. if (current_link_up == 1 &&
  1506. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1507. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1508. u32 local_adv, remote_adv;
  1509. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1510. local_adv = 0;
  1511. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1512. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1513. remote_adv = 0;
  1514. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1515. /* If we are not advertising full pause capability,
  1516. * something is wrong. Bring the link down and reconfigure.
  1517. */
  1518. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1519. current_link_up = 0;
  1520. } else {
  1521. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1522. }
  1523. }
  1524. relink:
  1525. if (current_link_up == 0) {
  1526. u32 tmp;
  1527. tg3_phy_copper_begin(tp);
  1528. tg3_readphy(tp, MII_BMSR, &tmp);
  1529. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1530. (tmp & BMSR_LSTATUS))
  1531. current_link_up = 1;
  1532. }
  1533. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1534. if (current_link_up == 1) {
  1535. if (tp->link_config.active_speed == SPEED_100 ||
  1536. tp->link_config.active_speed == SPEED_10)
  1537. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1538. else
  1539. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1540. } else
  1541. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1542. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1543. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1544. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1545. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1546. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1547. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1548. (current_link_up == 1 &&
  1549. tp->link_config.active_speed == SPEED_10))
  1550. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1551. } else {
  1552. if (current_link_up == 1)
  1553. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1554. }
  1555. /* ??? Without this setting Netgear GA302T PHY does not
  1556. * ??? send/receive packets...
  1557. */
  1558. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1559. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1560. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1561. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1562. udelay(80);
  1563. }
  1564. tw32_f(MAC_MODE, tp->mac_mode);
  1565. udelay(40);
  1566. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1567. /* Polled via timer. */
  1568. tw32_f(MAC_EVENT, 0);
  1569. } else {
  1570. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1571. }
  1572. udelay(40);
  1573. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1574. current_link_up == 1 &&
  1575. tp->link_config.active_speed == SPEED_1000 &&
  1576. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1577. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1578. udelay(120);
  1579. tw32_f(MAC_STATUS,
  1580. (MAC_STATUS_SYNC_CHANGED |
  1581. MAC_STATUS_CFG_CHANGED));
  1582. udelay(40);
  1583. tg3_write_mem(tp,
  1584. NIC_SRAM_FIRMWARE_MBOX,
  1585. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1586. }
  1587. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1588. if (current_link_up)
  1589. netif_carrier_on(tp->dev);
  1590. else
  1591. netif_carrier_off(tp->dev);
  1592. tg3_link_report(tp);
  1593. }
  1594. return 0;
  1595. }
  1596. struct tg3_fiber_aneginfo {
  1597. int state;
  1598. #define ANEG_STATE_UNKNOWN 0
  1599. #define ANEG_STATE_AN_ENABLE 1
  1600. #define ANEG_STATE_RESTART_INIT 2
  1601. #define ANEG_STATE_RESTART 3
  1602. #define ANEG_STATE_DISABLE_LINK_OK 4
  1603. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1604. #define ANEG_STATE_ABILITY_DETECT 6
  1605. #define ANEG_STATE_ACK_DETECT_INIT 7
  1606. #define ANEG_STATE_ACK_DETECT 8
  1607. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1608. #define ANEG_STATE_COMPLETE_ACK 10
  1609. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1610. #define ANEG_STATE_IDLE_DETECT 12
  1611. #define ANEG_STATE_LINK_OK 13
  1612. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1613. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1614. u32 flags;
  1615. #define MR_AN_ENABLE 0x00000001
  1616. #define MR_RESTART_AN 0x00000002
  1617. #define MR_AN_COMPLETE 0x00000004
  1618. #define MR_PAGE_RX 0x00000008
  1619. #define MR_NP_LOADED 0x00000010
  1620. #define MR_TOGGLE_TX 0x00000020
  1621. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1622. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1623. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1624. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1625. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1626. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1627. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1628. #define MR_TOGGLE_RX 0x00002000
  1629. #define MR_NP_RX 0x00004000
  1630. #define MR_LINK_OK 0x80000000
  1631. unsigned long link_time, cur_time;
  1632. u32 ability_match_cfg;
  1633. int ability_match_count;
  1634. char ability_match, idle_match, ack_match;
  1635. u32 txconfig, rxconfig;
  1636. #define ANEG_CFG_NP 0x00000080
  1637. #define ANEG_CFG_ACK 0x00000040
  1638. #define ANEG_CFG_RF2 0x00000020
  1639. #define ANEG_CFG_RF1 0x00000010
  1640. #define ANEG_CFG_PS2 0x00000001
  1641. #define ANEG_CFG_PS1 0x00008000
  1642. #define ANEG_CFG_HD 0x00004000
  1643. #define ANEG_CFG_FD 0x00002000
  1644. #define ANEG_CFG_INVAL 0x00001f06
  1645. };
  1646. #define ANEG_OK 0
  1647. #define ANEG_DONE 1
  1648. #define ANEG_TIMER_ENAB 2
  1649. #define ANEG_FAILED -1
  1650. #define ANEG_STATE_SETTLE_TIME 10000
  1651. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1652. struct tg3_fiber_aneginfo *ap)
  1653. {
  1654. unsigned long delta;
  1655. u32 rx_cfg_reg;
  1656. int ret;
  1657. if (ap->state == ANEG_STATE_UNKNOWN) {
  1658. ap->rxconfig = 0;
  1659. ap->link_time = 0;
  1660. ap->cur_time = 0;
  1661. ap->ability_match_cfg = 0;
  1662. ap->ability_match_count = 0;
  1663. ap->ability_match = 0;
  1664. ap->idle_match = 0;
  1665. ap->ack_match = 0;
  1666. }
  1667. ap->cur_time++;
  1668. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1669. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1670. if (rx_cfg_reg != ap->ability_match_cfg) {
  1671. ap->ability_match_cfg = rx_cfg_reg;
  1672. ap->ability_match = 0;
  1673. ap->ability_match_count = 0;
  1674. } else {
  1675. if (++ap->ability_match_count > 1) {
  1676. ap->ability_match = 1;
  1677. ap->ability_match_cfg = rx_cfg_reg;
  1678. }
  1679. }
  1680. if (rx_cfg_reg & ANEG_CFG_ACK)
  1681. ap->ack_match = 1;
  1682. else
  1683. ap->ack_match = 0;
  1684. ap->idle_match = 0;
  1685. } else {
  1686. ap->idle_match = 1;
  1687. ap->ability_match_cfg = 0;
  1688. ap->ability_match_count = 0;
  1689. ap->ability_match = 0;
  1690. ap->ack_match = 0;
  1691. rx_cfg_reg = 0;
  1692. }
  1693. ap->rxconfig = rx_cfg_reg;
  1694. ret = ANEG_OK;
  1695. switch(ap->state) {
  1696. case ANEG_STATE_UNKNOWN:
  1697. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1698. ap->state = ANEG_STATE_AN_ENABLE;
  1699. /* fallthru */
  1700. case ANEG_STATE_AN_ENABLE:
  1701. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1702. if (ap->flags & MR_AN_ENABLE) {
  1703. ap->link_time = 0;
  1704. ap->cur_time = 0;
  1705. ap->ability_match_cfg = 0;
  1706. ap->ability_match_count = 0;
  1707. ap->ability_match = 0;
  1708. ap->idle_match = 0;
  1709. ap->ack_match = 0;
  1710. ap->state = ANEG_STATE_RESTART_INIT;
  1711. } else {
  1712. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1713. }
  1714. break;
  1715. case ANEG_STATE_RESTART_INIT:
  1716. ap->link_time = ap->cur_time;
  1717. ap->flags &= ~(MR_NP_LOADED);
  1718. ap->txconfig = 0;
  1719. tw32(MAC_TX_AUTO_NEG, 0);
  1720. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1721. tw32_f(MAC_MODE, tp->mac_mode);
  1722. udelay(40);
  1723. ret = ANEG_TIMER_ENAB;
  1724. ap->state = ANEG_STATE_RESTART;
  1725. /* fallthru */
  1726. case ANEG_STATE_RESTART:
  1727. delta = ap->cur_time - ap->link_time;
  1728. if (delta > ANEG_STATE_SETTLE_TIME) {
  1729. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1730. } else {
  1731. ret = ANEG_TIMER_ENAB;
  1732. }
  1733. break;
  1734. case ANEG_STATE_DISABLE_LINK_OK:
  1735. ret = ANEG_DONE;
  1736. break;
  1737. case ANEG_STATE_ABILITY_DETECT_INIT:
  1738. ap->flags &= ~(MR_TOGGLE_TX);
  1739. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1740. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1741. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1742. tw32_f(MAC_MODE, tp->mac_mode);
  1743. udelay(40);
  1744. ap->state = ANEG_STATE_ABILITY_DETECT;
  1745. break;
  1746. case ANEG_STATE_ABILITY_DETECT:
  1747. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1748. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1749. }
  1750. break;
  1751. case ANEG_STATE_ACK_DETECT_INIT:
  1752. ap->txconfig |= ANEG_CFG_ACK;
  1753. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1754. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1755. tw32_f(MAC_MODE, tp->mac_mode);
  1756. udelay(40);
  1757. ap->state = ANEG_STATE_ACK_DETECT;
  1758. /* fallthru */
  1759. case ANEG_STATE_ACK_DETECT:
  1760. if (ap->ack_match != 0) {
  1761. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1762. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1763. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1764. } else {
  1765. ap->state = ANEG_STATE_AN_ENABLE;
  1766. }
  1767. } else if (ap->ability_match != 0 &&
  1768. ap->rxconfig == 0) {
  1769. ap->state = ANEG_STATE_AN_ENABLE;
  1770. }
  1771. break;
  1772. case ANEG_STATE_COMPLETE_ACK_INIT:
  1773. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1774. ret = ANEG_FAILED;
  1775. break;
  1776. }
  1777. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1778. MR_LP_ADV_HALF_DUPLEX |
  1779. MR_LP_ADV_SYM_PAUSE |
  1780. MR_LP_ADV_ASYM_PAUSE |
  1781. MR_LP_ADV_REMOTE_FAULT1 |
  1782. MR_LP_ADV_REMOTE_FAULT2 |
  1783. MR_LP_ADV_NEXT_PAGE |
  1784. MR_TOGGLE_RX |
  1785. MR_NP_RX);
  1786. if (ap->rxconfig & ANEG_CFG_FD)
  1787. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1788. if (ap->rxconfig & ANEG_CFG_HD)
  1789. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1790. if (ap->rxconfig & ANEG_CFG_PS1)
  1791. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1792. if (ap->rxconfig & ANEG_CFG_PS2)
  1793. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1794. if (ap->rxconfig & ANEG_CFG_RF1)
  1795. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1796. if (ap->rxconfig & ANEG_CFG_RF2)
  1797. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1798. if (ap->rxconfig & ANEG_CFG_NP)
  1799. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1800. ap->link_time = ap->cur_time;
  1801. ap->flags ^= (MR_TOGGLE_TX);
  1802. if (ap->rxconfig & 0x0008)
  1803. ap->flags |= MR_TOGGLE_RX;
  1804. if (ap->rxconfig & ANEG_CFG_NP)
  1805. ap->flags |= MR_NP_RX;
  1806. ap->flags |= MR_PAGE_RX;
  1807. ap->state = ANEG_STATE_COMPLETE_ACK;
  1808. ret = ANEG_TIMER_ENAB;
  1809. break;
  1810. case ANEG_STATE_COMPLETE_ACK:
  1811. if (ap->ability_match != 0 &&
  1812. ap->rxconfig == 0) {
  1813. ap->state = ANEG_STATE_AN_ENABLE;
  1814. break;
  1815. }
  1816. delta = ap->cur_time - ap->link_time;
  1817. if (delta > ANEG_STATE_SETTLE_TIME) {
  1818. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1819. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1820. } else {
  1821. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1822. !(ap->flags & MR_NP_RX)) {
  1823. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1824. } else {
  1825. ret = ANEG_FAILED;
  1826. }
  1827. }
  1828. }
  1829. break;
  1830. case ANEG_STATE_IDLE_DETECT_INIT:
  1831. ap->link_time = ap->cur_time;
  1832. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1833. tw32_f(MAC_MODE, tp->mac_mode);
  1834. udelay(40);
  1835. ap->state = ANEG_STATE_IDLE_DETECT;
  1836. ret = ANEG_TIMER_ENAB;
  1837. break;
  1838. case ANEG_STATE_IDLE_DETECT:
  1839. if (ap->ability_match != 0 &&
  1840. ap->rxconfig == 0) {
  1841. ap->state = ANEG_STATE_AN_ENABLE;
  1842. break;
  1843. }
  1844. delta = ap->cur_time - ap->link_time;
  1845. if (delta > ANEG_STATE_SETTLE_TIME) {
  1846. /* XXX another gem from the Broadcom driver :( */
  1847. ap->state = ANEG_STATE_LINK_OK;
  1848. }
  1849. break;
  1850. case ANEG_STATE_LINK_OK:
  1851. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1852. ret = ANEG_DONE;
  1853. break;
  1854. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1855. /* ??? unimplemented */
  1856. break;
  1857. case ANEG_STATE_NEXT_PAGE_WAIT:
  1858. /* ??? unimplemented */
  1859. break;
  1860. default:
  1861. ret = ANEG_FAILED;
  1862. break;
  1863. };
  1864. return ret;
  1865. }
  1866. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1867. {
  1868. int res = 0;
  1869. struct tg3_fiber_aneginfo aninfo;
  1870. int status = ANEG_FAILED;
  1871. unsigned int tick;
  1872. u32 tmp;
  1873. tw32_f(MAC_TX_AUTO_NEG, 0);
  1874. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1875. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1876. udelay(40);
  1877. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1878. udelay(40);
  1879. memset(&aninfo, 0, sizeof(aninfo));
  1880. aninfo.flags |= MR_AN_ENABLE;
  1881. aninfo.state = ANEG_STATE_UNKNOWN;
  1882. aninfo.cur_time = 0;
  1883. tick = 0;
  1884. while (++tick < 195000) {
  1885. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1886. if (status == ANEG_DONE || status == ANEG_FAILED)
  1887. break;
  1888. udelay(1);
  1889. }
  1890. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1891. tw32_f(MAC_MODE, tp->mac_mode);
  1892. udelay(40);
  1893. *flags = aninfo.flags;
  1894. if (status == ANEG_DONE &&
  1895. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  1896. MR_LP_ADV_FULL_DUPLEX)))
  1897. res = 1;
  1898. return res;
  1899. }
  1900. static void tg3_init_bcm8002(struct tg3 *tp)
  1901. {
  1902. u32 mac_status = tr32(MAC_STATUS);
  1903. int i;
  1904. /* Reset when initting first time or we have a link. */
  1905. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  1906. !(mac_status & MAC_STATUS_PCS_SYNCED))
  1907. return;
  1908. /* Set PLL lock range. */
  1909. tg3_writephy(tp, 0x16, 0x8007);
  1910. /* SW reset */
  1911. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  1912. /* Wait for reset to complete. */
  1913. /* XXX schedule_timeout() ... */
  1914. for (i = 0; i < 500; i++)
  1915. udelay(10);
  1916. /* Config mode; select PMA/Ch 1 regs. */
  1917. tg3_writephy(tp, 0x10, 0x8411);
  1918. /* Enable auto-lock and comdet, select txclk for tx. */
  1919. tg3_writephy(tp, 0x11, 0x0a10);
  1920. tg3_writephy(tp, 0x18, 0x00a0);
  1921. tg3_writephy(tp, 0x16, 0x41ff);
  1922. /* Assert and deassert POR. */
  1923. tg3_writephy(tp, 0x13, 0x0400);
  1924. udelay(40);
  1925. tg3_writephy(tp, 0x13, 0x0000);
  1926. tg3_writephy(tp, 0x11, 0x0a50);
  1927. udelay(40);
  1928. tg3_writephy(tp, 0x11, 0x0a10);
  1929. /* Wait for signal to stabilize */
  1930. /* XXX schedule_timeout() ... */
  1931. for (i = 0; i < 15000; i++)
  1932. udelay(10);
  1933. /* Deselect the channel register so we can read the PHYID
  1934. * later.
  1935. */
  1936. tg3_writephy(tp, 0x10, 0x8011);
  1937. }
  1938. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  1939. {
  1940. u32 sg_dig_ctrl, sg_dig_status;
  1941. u32 serdes_cfg, expected_sg_dig_ctrl;
  1942. int workaround, port_a;
  1943. int current_link_up;
  1944. serdes_cfg = 0;
  1945. expected_sg_dig_ctrl = 0;
  1946. workaround = 0;
  1947. port_a = 1;
  1948. current_link_up = 0;
  1949. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  1950. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  1951. workaround = 1;
  1952. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  1953. port_a = 0;
  1954. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  1955. /* preserve bits 20-23 for voltage regulator */
  1956. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  1957. }
  1958. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1959. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  1960. if (sg_dig_ctrl & (1 << 31)) {
  1961. if (workaround) {
  1962. u32 val = serdes_cfg;
  1963. if (port_a)
  1964. val |= 0xc010000;
  1965. else
  1966. val |= 0x4010000;
  1967. tw32_f(MAC_SERDES_CFG, val);
  1968. }
  1969. tw32_f(SG_DIG_CTRL, 0x01388400);
  1970. }
  1971. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  1972. tg3_setup_flow_control(tp, 0, 0);
  1973. current_link_up = 1;
  1974. }
  1975. goto out;
  1976. }
  1977. /* Want auto-negotiation. */
  1978. expected_sg_dig_ctrl = 0x81388400;
  1979. /* Pause capability */
  1980. expected_sg_dig_ctrl |= (1 << 11);
  1981. /* Asymettric pause */
  1982. expected_sg_dig_ctrl |= (1 << 12);
  1983. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  1984. if (workaround)
  1985. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  1986. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  1987. udelay(5);
  1988. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  1989. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  1990. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  1991. MAC_STATUS_SIGNAL_DET)) {
  1992. int i;
  1993. /* Giver time to negotiate (~200ms) */
  1994. for (i = 0; i < 40000; i++) {
  1995. sg_dig_status = tr32(SG_DIG_STATUS);
  1996. if (sg_dig_status & (0x3))
  1997. break;
  1998. udelay(5);
  1999. }
  2000. mac_status = tr32(MAC_STATUS);
  2001. if ((sg_dig_status & (1 << 1)) &&
  2002. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2003. u32 local_adv, remote_adv;
  2004. local_adv = ADVERTISE_PAUSE_CAP;
  2005. remote_adv = 0;
  2006. if (sg_dig_status & (1 << 19))
  2007. remote_adv |= LPA_PAUSE_CAP;
  2008. if (sg_dig_status & (1 << 20))
  2009. remote_adv |= LPA_PAUSE_ASYM;
  2010. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2011. current_link_up = 1;
  2012. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2013. } else if (!(sg_dig_status & (1 << 1))) {
  2014. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  2015. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2016. else {
  2017. if (workaround) {
  2018. u32 val = serdes_cfg;
  2019. if (port_a)
  2020. val |= 0xc010000;
  2021. else
  2022. val |= 0x4010000;
  2023. tw32_f(MAC_SERDES_CFG, val);
  2024. }
  2025. tw32_f(SG_DIG_CTRL, 0x01388400);
  2026. udelay(40);
  2027. /* Link parallel detection - link is up */
  2028. /* only if we have PCS_SYNC and not */
  2029. /* receiving config code words */
  2030. mac_status = tr32(MAC_STATUS);
  2031. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2032. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2033. tg3_setup_flow_control(tp, 0, 0);
  2034. current_link_up = 1;
  2035. }
  2036. }
  2037. }
  2038. }
  2039. out:
  2040. return current_link_up;
  2041. }
  2042. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2043. {
  2044. int current_link_up = 0;
  2045. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  2046. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  2047. goto out;
  2048. }
  2049. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2050. u32 flags;
  2051. int i;
  2052. if (fiber_autoneg(tp, &flags)) {
  2053. u32 local_adv, remote_adv;
  2054. local_adv = ADVERTISE_PAUSE_CAP;
  2055. remote_adv = 0;
  2056. if (flags & MR_LP_ADV_SYM_PAUSE)
  2057. remote_adv |= LPA_PAUSE_CAP;
  2058. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2059. remote_adv |= LPA_PAUSE_ASYM;
  2060. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2061. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2062. current_link_up = 1;
  2063. }
  2064. for (i = 0; i < 30; i++) {
  2065. udelay(20);
  2066. tw32_f(MAC_STATUS,
  2067. (MAC_STATUS_SYNC_CHANGED |
  2068. MAC_STATUS_CFG_CHANGED));
  2069. udelay(40);
  2070. if ((tr32(MAC_STATUS) &
  2071. (MAC_STATUS_SYNC_CHANGED |
  2072. MAC_STATUS_CFG_CHANGED)) == 0)
  2073. break;
  2074. }
  2075. mac_status = tr32(MAC_STATUS);
  2076. if (current_link_up == 0 &&
  2077. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2078. !(mac_status & MAC_STATUS_RCVD_CFG))
  2079. current_link_up = 1;
  2080. } else {
  2081. /* Forcing 1000FD link up. */
  2082. current_link_up = 1;
  2083. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2084. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2085. udelay(40);
  2086. }
  2087. out:
  2088. return current_link_up;
  2089. }
  2090. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2091. {
  2092. u32 orig_pause_cfg;
  2093. u16 orig_active_speed;
  2094. u8 orig_active_duplex;
  2095. u32 mac_status;
  2096. int current_link_up;
  2097. int i;
  2098. orig_pause_cfg =
  2099. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2100. TG3_FLAG_TX_PAUSE));
  2101. orig_active_speed = tp->link_config.active_speed;
  2102. orig_active_duplex = tp->link_config.active_duplex;
  2103. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2104. netif_carrier_ok(tp->dev) &&
  2105. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2106. mac_status = tr32(MAC_STATUS);
  2107. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2108. MAC_STATUS_SIGNAL_DET |
  2109. MAC_STATUS_CFG_CHANGED |
  2110. MAC_STATUS_RCVD_CFG);
  2111. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2112. MAC_STATUS_SIGNAL_DET)) {
  2113. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2114. MAC_STATUS_CFG_CHANGED));
  2115. return 0;
  2116. }
  2117. }
  2118. tw32_f(MAC_TX_AUTO_NEG, 0);
  2119. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2120. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2121. tw32_f(MAC_MODE, tp->mac_mode);
  2122. udelay(40);
  2123. if (tp->phy_id == PHY_ID_BCM8002)
  2124. tg3_init_bcm8002(tp);
  2125. /* Enable link change event even when serdes polling. */
  2126. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2127. udelay(40);
  2128. current_link_up = 0;
  2129. mac_status = tr32(MAC_STATUS);
  2130. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2131. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2132. else
  2133. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2134. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2135. tw32_f(MAC_MODE, tp->mac_mode);
  2136. udelay(40);
  2137. tp->hw_status->status =
  2138. (SD_STATUS_UPDATED |
  2139. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2140. for (i = 0; i < 100; i++) {
  2141. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2142. MAC_STATUS_CFG_CHANGED));
  2143. udelay(5);
  2144. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2145. MAC_STATUS_CFG_CHANGED)) == 0)
  2146. break;
  2147. }
  2148. mac_status = tr32(MAC_STATUS);
  2149. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2150. current_link_up = 0;
  2151. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2152. tw32_f(MAC_MODE, (tp->mac_mode |
  2153. MAC_MODE_SEND_CONFIGS));
  2154. udelay(1);
  2155. tw32_f(MAC_MODE, tp->mac_mode);
  2156. }
  2157. }
  2158. if (current_link_up == 1) {
  2159. tp->link_config.active_speed = SPEED_1000;
  2160. tp->link_config.active_duplex = DUPLEX_FULL;
  2161. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2162. LED_CTRL_LNKLED_OVERRIDE |
  2163. LED_CTRL_1000MBPS_ON));
  2164. } else {
  2165. tp->link_config.active_speed = SPEED_INVALID;
  2166. tp->link_config.active_duplex = DUPLEX_INVALID;
  2167. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2168. LED_CTRL_LNKLED_OVERRIDE |
  2169. LED_CTRL_TRAFFIC_OVERRIDE));
  2170. }
  2171. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2172. if (current_link_up)
  2173. netif_carrier_on(tp->dev);
  2174. else
  2175. netif_carrier_off(tp->dev);
  2176. tg3_link_report(tp);
  2177. } else {
  2178. u32 now_pause_cfg =
  2179. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2180. TG3_FLAG_TX_PAUSE);
  2181. if (orig_pause_cfg != now_pause_cfg ||
  2182. orig_active_speed != tp->link_config.active_speed ||
  2183. orig_active_duplex != tp->link_config.active_duplex)
  2184. tg3_link_report(tp);
  2185. }
  2186. return 0;
  2187. }
  2188. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2189. {
  2190. int current_link_up, err = 0;
  2191. u32 bmsr, bmcr;
  2192. u16 current_speed;
  2193. u8 current_duplex;
  2194. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2195. tw32_f(MAC_MODE, tp->mac_mode);
  2196. udelay(40);
  2197. tw32(MAC_EVENT, 0);
  2198. tw32_f(MAC_STATUS,
  2199. (MAC_STATUS_SYNC_CHANGED |
  2200. MAC_STATUS_CFG_CHANGED |
  2201. MAC_STATUS_MI_COMPLETION |
  2202. MAC_STATUS_LNKSTATE_CHANGED));
  2203. udelay(40);
  2204. if (force_reset)
  2205. tg3_phy_reset(tp);
  2206. current_link_up = 0;
  2207. current_speed = SPEED_INVALID;
  2208. current_duplex = DUPLEX_INVALID;
  2209. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2210. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2211. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2212. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2213. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2214. /* do nothing, just check for link up at the end */
  2215. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2216. u32 adv, new_adv;
  2217. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2218. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2219. ADVERTISE_1000XPAUSE |
  2220. ADVERTISE_1000XPSE_ASYM |
  2221. ADVERTISE_SLCT);
  2222. /* Always advertise symmetric PAUSE just like copper */
  2223. new_adv |= ADVERTISE_1000XPAUSE;
  2224. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2225. new_adv |= ADVERTISE_1000XHALF;
  2226. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2227. new_adv |= ADVERTISE_1000XFULL;
  2228. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2229. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2230. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2231. tg3_writephy(tp, MII_BMCR, bmcr);
  2232. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2233. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2234. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2235. return err;
  2236. }
  2237. } else {
  2238. u32 new_bmcr;
  2239. bmcr &= ~BMCR_SPEED1000;
  2240. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2241. if (tp->link_config.duplex == DUPLEX_FULL)
  2242. new_bmcr |= BMCR_FULLDPLX;
  2243. if (new_bmcr != bmcr) {
  2244. /* BMCR_SPEED1000 is a reserved bit that needs
  2245. * to be set on write.
  2246. */
  2247. new_bmcr |= BMCR_SPEED1000;
  2248. /* Force a linkdown */
  2249. if (netif_carrier_ok(tp->dev)) {
  2250. u32 adv;
  2251. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2252. adv &= ~(ADVERTISE_1000XFULL |
  2253. ADVERTISE_1000XHALF |
  2254. ADVERTISE_SLCT);
  2255. tg3_writephy(tp, MII_ADVERTISE, adv);
  2256. tg3_writephy(tp, MII_BMCR, bmcr |
  2257. BMCR_ANRESTART |
  2258. BMCR_ANENABLE);
  2259. udelay(10);
  2260. netif_carrier_off(tp->dev);
  2261. }
  2262. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2263. bmcr = new_bmcr;
  2264. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2265. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2266. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2267. }
  2268. }
  2269. if (bmsr & BMSR_LSTATUS) {
  2270. current_speed = SPEED_1000;
  2271. current_link_up = 1;
  2272. if (bmcr & BMCR_FULLDPLX)
  2273. current_duplex = DUPLEX_FULL;
  2274. else
  2275. current_duplex = DUPLEX_HALF;
  2276. if (bmcr & BMCR_ANENABLE) {
  2277. u32 local_adv, remote_adv, common;
  2278. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2279. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2280. common = local_adv & remote_adv;
  2281. if (common & (ADVERTISE_1000XHALF |
  2282. ADVERTISE_1000XFULL)) {
  2283. if (common & ADVERTISE_1000XFULL)
  2284. current_duplex = DUPLEX_FULL;
  2285. else
  2286. current_duplex = DUPLEX_HALF;
  2287. tg3_setup_flow_control(tp, local_adv,
  2288. remote_adv);
  2289. }
  2290. else
  2291. current_link_up = 0;
  2292. }
  2293. }
  2294. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2295. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2296. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2297. tw32_f(MAC_MODE, tp->mac_mode);
  2298. udelay(40);
  2299. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2300. tp->link_config.active_speed = current_speed;
  2301. tp->link_config.active_duplex = current_duplex;
  2302. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2303. if (current_link_up)
  2304. netif_carrier_on(tp->dev);
  2305. else {
  2306. netif_carrier_off(tp->dev);
  2307. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2308. }
  2309. tg3_link_report(tp);
  2310. }
  2311. return err;
  2312. }
  2313. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2314. {
  2315. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED) {
  2316. /* Give autoneg time to complete. */
  2317. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2318. return;
  2319. }
  2320. if (!netif_carrier_ok(tp->dev) &&
  2321. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2322. u32 bmcr;
  2323. tg3_readphy(tp, MII_BMCR, &bmcr);
  2324. if (bmcr & BMCR_ANENABLE) {
  2325. u32 phy1, phy2;
  2326. /* Select shadow register 0x1f */
  2327. tg3_writephy(tp, 0x1c, 0x7c00);
  2328. tg3_readphy(tp, 0x1c, &phy1);
  2329. /* Select expansion interrupt status register */
  2330. tg3_writephy(tp, 0x17, 0x0f01);
  2331. tg3_readphy(tp, 0x15, &phy2);
  2332. tg3_readphy(tp, 0x15, &phy2);
  2333. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2334. /* We have signal detect and not receiving
  2335. * config code words, link is up by parallel
  2336. * detection.
  2337. */
  2338. bmcr &= ~BMCR_ANENABLE;
  2339. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2340. tg3_writephy(tp, MII_BMCR, bmcr);
  2341. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2342. }
  2343. }
  2344. }
  2345. else if (netif_carrier_ok(tp->dev) &&
  2346. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2347. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2348. u32 phy2;
  2349. /* Select expansion interrupt status register */
  2350. tg3_writephy(tp, 0x17, 0x0f01);
  2351. tg3_readphy(tp, 0x15, &phy2);
  2352. if (phy2 & 0x20) {
  2353. u32 bmcr;
  2354. /* Config code words received, turn on autoneg. */
  2355. tg3_readphy(tp, MII_BMCR, &bmcr);
  2356. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2357. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2358. }
  2359. }
  2360. }
  2361. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2362. {
  2363. int err;
  2364. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2365. err = tg3_setup_fiber_phy(tp, force_reset);
  2366. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2367. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2368. } else {
  2369. err = tg3_setup_copper_phy(tp, force_reset);
  2370. }
  2371. if (tp->link_config.active_speed == SPEED_1000 &&
  2372. tp->link_config.active_duplex == DUPLEX_HALF)
  2373. tw32(MAC_TX_LENGTHS,
  2374. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2375. (6 << TX_LENGTHS_IPG_SHIFT) |
  2376. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2377. else
  2378. tw32(MAC_TX_LENGTHS,
  2379. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2380. (6 << TX_LENGTHS_IPG_SHIFT) |
  2381. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2382. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2383. if (netif_carrier_ok(tp->dev)) {
  2384. tw32(HOSTCC_STAT_COAL_TICKS,
  2385. tp->coal.stats_block_coalesce_usecs);
  2386. } else {
  2387. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2388. }
  2389. }
  2390. return err;
  2391. }
  2392. /* Tigon3 never reports partial packet sends. So we do not
  2393. * need special logic to handle SKBs that have not had all
  2394. * of their frags sent yet, like SunGEM does.
  2395. */
  2396. static void tg3_tx(struct tg3 *tp)
  2397. {
  2398. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2399. u32 sw_idx = tp->tx_cons;
  2400. while (sw_idx != hw_idx) {
  2401. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2402. struct sk_buff *skb = ri->skb;
  2403. int i;
  2404. if (unlikely(skb == NULL))
  2405. BUG();
  2406. pci_unmap_single(tp->pdev,
  2407. pci_unmap_addr(ri, mapping),
  2408. skb_headlen(skb),
  2409. PCI_DMA_TODEVICE);
  2410. ri->skb = NULL;
  2411. sw_idx = NEXT_TX(sw_idx);
  2412. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2413. if (unlikely(sw_idx == hw_idx))
  2414. BUG();
  2415. ri = &tp->tx_buffers[sw_idx];
  2416. if (unlikely(ri->skb != NULL))
  2417. BUG();
  2418. pci_unmap_page(tp->pdev,
  2419. pci_unmap_addr(ri, mapping),
  2420. skb_shinfo(skb)->frags[i].size,
  2421. PCI_DMA_TODEVICE);
  2422. sw_idx = NEXT_TX(sw_idx);
  2423. }
  2424. dev_kfree_skb(skb);
  2425. }
  2426. tp->tx_cons = sw_idx;
  2427. if (unlikely(netif_queue_stopped(tp->dev))) {
  2428. spin_lock(&tp->tx_lock);
  2429. if (netif_queue_stopped(tp->dev) &&
  2430. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2431. netif_wake_queue(tp->dev);
  2432. spin_unlock(&tp->tx_lock);
  2433. }
  2434. }
  2435. /* Returns size of skb allocated or < 0 on error.
  2436. *
  2437. * We only need to fill in the address because the other members
  2438. * of the RX descriptor are invariant, see tg3_init_rings.
  2439. *
  2440. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2441. * posting buffers we only dirty the first cache line of the RX
  2442. * descriptor (containing the address). Whereas for the RX status
  2443. * buffers the cpu only reads the last cacheline of the RX descriptor
  2444. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2445. */
  2446. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2447. int src_idx, u32 dest_idx_unmasked)
  2448. {
  2449. struct tg3_rx_buffer_desc *desc;
  2450. struct ring_info *map, *src_map;
  2451. struct sk_buff *skb;
  2452. dma_addr_t mapping;
  2453. int skb_size, dest_idx;
  2454. src_map = NULL;
  2455. switch (opaque_key) {
  2456. case RXD_OPAQUE_RING_STD:
  2457. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2458. desc = &tp->rx_std[dest_idx];
  2459. map = &tp->rx_std_buffers[dest_idx];
  2460. if (src_idx >= 0)
  2461. src_map = &tp->rx_std_buffers[src_idx];
  2462. skb_size = tp->rx_pkt_buf_sz;
  2463. break;
  2464. case RXD_OPAQUE_RING_JUMBO:
  2465. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2466. desc = &tp->rx_jumbo[dest_idx];
  2467. map = &tp->rx_jumbo_buffers[dest_idx];
  2468. if (src_idx >= 0)
  2469. src_map = &tp->rx_jumbo_buffers[src_idx];
  2470. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2471. break;
  2472. default:
  2473. return -EINVAL;
  2474. };
  2475. /* Do not overwrite any of the map or rp information
  2476. * until we are sure we can commit to a new buffer.
  2477. *
  2478. * Callers depend upon this behavior and assume that
  2479. * we leave everything unchanged if we fail.
  2480. */
  2481. skb = dev_alloc_skb(skb_size);
  2482. if (skb == NULL)
  2483. return -ENOMEM;
  2484. skb->dev = tp->dev;
  2485. skb_reserve(skb, tp->rx_offset);
  2486. mapping = pci_map_single(tp->pdev, skb->data,
  2487. skb_size - tp->rx_offset,
  2488. PCI_DMA_FROMDEVICE);
  2489. map->skb = skb;
  2490. pci_unmap_addr_set(map, mapping, mapping);
  2491. if (src_map != NULL)
  2492. src_map->skb = NULL;
  2493. desc->addr_hi = ((u64)mapping >> 32);
  2494. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2495. return skb_size;
  2496. }
  2497. /* We only need to move over in the address because the other
  2498. * members of the RX descriptor are invariant. See notes above
  2499. * tg3_alloc_rx_skb for full details.
  2500. */
  2501. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2502. int src_idx, u32 dest_idx_unmasked)
  2503. {
  2504. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2505. struct ring_info *src_map, *dest_map;
  2506. int dest_idx;
  2507. switch (opaque_key) {
  2508. case RXD_OPAQUE_RING_STD:
  2509. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2510. dest_desc = &tp->rx_std[dest_idx];
  2511. dest_map = &tp->rx_std_buffers[dest_idx];
  2512. src_desc = &tp->rx_std[src_idx];
  2513. src_map = &tp->rx_std_buffers[src_idx];
  2514. break;
  2515. case RXD_OPAQUE_RING_JUMBO:
  2516. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2517. dest_desc = &tp->rx_jumbo[dest_idx];
  2518. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2519. src_desc = &tp->rx_jumbo[src_idx];
  2520. src_map = &tp->rx_jumbo_buffers[src_idx];
  2521. break;
  2522. default:
  2523. return;
  2524. };
  2525. dest_map->skb = src_map->skb;
  2526. pci_unmap_addr_set(dest_map, mapping,
  2527. pci_unmap_addr(src_map, mapping));
  2528. dest_desc->addr_hi = src_desc->addr_hi;
  2529. dest_desc->addr_lo = src_desc->addr_lo;
  2530. src_map->skb = NULL;
  2531. }
  2532. #if TG3_VLAN_TAG_USED
  2533. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2534. {
  2535. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2536. }
  2537. #endif
  2538. /* The RX ring scheme is composed of multiple rings which post fresh
  2539. * buffers to the chip, and one special ring the chip uses to report
  2540. * status back to the host.
  2541. *
  2542. * The special ring reports the status of received packets to the
  2543. * host. The chip does not write into the original descriptor the
  2544. * RX buffer was obtained from. The chip simply takes the original
  2545. * descriptor as provided by the host, updates the status and length
  2546. * field, then writes this into the next status ring entry.
  2547. *
  2548. * Each ring the host uses to post buffers to the chip is described
  2549. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2550. * it is first placed into the on-chip ram. When the packet's length
  2551. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2552. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2553. * which is within the range of the new packet's length is chosen.
  2554. *
  2555. * The "separate ring for rx status" scheme may sound queer, but it makes
  2556. * sense from a cache coherency perspective. If only the host writes
  2557. * to the buffer post rings, and only the chip writes to the rx status
  2558. * rings, then cache lines never move beyond shared-modified state.
  2559. * If both the host and chip were to write into the same ring, cache line
  2560. * eviction could occur since both entities want it in an exclusive state.
  2561. */
  2562. static int tg3_rx(struct tg3 *tp, int budget)
  2563. {
  2564. u32 work_mask;
  2565. u32 sw_idx = tp->rx_rcb_ptr;
  2566. u16 hw_idx;
  2567. int received;
  2568. hw_idx = tp->hw_status->idx[0].rx_producer;
  2569. /*
  2570. * We need to order the read of hw_idx and the read of
  2571. * the opaque cookie.
  2572. */
  2573. rmb();
  2574. work_mask = 0;
  2575. received = 0;
  2576. while (sw_idx != hw_idx && budget > 0) {
  2577. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2578. unsigned int len;
  2579. struct sk_buff *skb;
  2580. dma_addr_t dma_addr;
  2581. u32 opaque_key, desc_idx, *post_ptr;
  2582. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2583. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2584. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2585. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2586. mapping);
  2587. skb = tp->rx_std_buffers[desc_idx].skb;
  2588. post_ptr = &tp->rx_std_ptr;
  2589. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2590. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2591. mapping);
  2592. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2593. post_ptr = &tp->rx_jumbo_ptr;
  2594. }
  2595. else {
  2596. goto next_pkt_nopost;
  2597. }
  2598. work_mask |= opaque_key;
  2599. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2600. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2601. drop_it:
  2602. tg3_recycle_rx(tp, opaque_key,
  2603. desc_idx, *post_ptr);
  2604. drop_it_no_recycle:
  2605. /* Other statistics kept track of by card. */
  2606. tp->net_stats.rx_dropped++;
  2607. goto next_pkt;
  2608. }
  2609. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2610. if (len > RX_COPY_THRESHOLD
  2611. && tp->rx_offset == 2
  2612. /* rx_offset != 2 iff this is a 5701 card running
  2613. * in PCI-X mode [see tg3_get_invariants()] */
  2614. ) {
  2615. int skb_size;
  2616. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2617. desc_idx, *post_ptr);
  2618. if (skb_size < 0)
  2619. goto drop_it;
  2620. pci_unmap_single(tp->pdev, dma_addr,
  2621. skb_size - tp->rx_offset,
  2622. PCI_DMA_FROMDEVICE);
  2623. skb_put(skb, len);
  2624. } else {
  2625. struct sk_buff *copy_skb;
  2626. tg3_recycle_rx(tp, opaque_key,
  2627. desc_idx, *post_ptr);
  2628. copy_skb = dev_alloc_skb(len + 2);
  2629. if (copy_skb == NULL)
  2630. goto drop_it_no_recycle;
  2631. copy_skb->dev = tp->dev;
  2632. skb_reserve(copy_skb, 2);
  2633. skb_put(copy_skb, len);
  2634. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2635. memcpy(copy_skb->data, skb->data, len);
  2636. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2637. /* We'll reuse the original ring buffer. */
  2638. skb = copy_skb;
  2639. }
  2640. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2641. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2642. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2643. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2644. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2645. else
  2646. skb->ip_summed = CHECKSUM_NONE;
  2647. skb->protocol = eth_type_trans(skb, tp->dev);
  2648. #if TG3_VLAN_TAG_USED
  2649. if (tp->vlgrp != NULL &&
  2650. desc->type_flags & RXD_FLAG_VLAN) {
  2651. tg3_vlan_rx(tp, skb,
  2652. desc->err_vlan & RXD_VLAN_MASK);
  2653. } else
  2654. #endif
  2655. netif_receive_skb(skb);
  2656. tp->dev->last_rx = jiffies;
  2657. received++;
  2658. budget--;
  2659. next_pkt:
  2660. (*post_ptr)++;
  2661. next_pkt_nopost:
  2662. sw_idx++;
  2663. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2664. /* Refresh hw_idx to see if there is new work */
  2665. if (sw_idx == hw_idx) {
  2666. hw_idx = tp->hw_status->idx[0].rx_producer;
  2667. rmb();
  2668. }
  2669. }
  2670. /* ACK the status ring. */
  2671. tp->rx_rcb_ptr = sw_idx;
  2672. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2673. /* Refill RX ring(s). */
  2674. if (work_mask & RXD_OPAQUE_RING_STD) {
  2675. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2676. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2677. sw_idx);
  2678. }
  2679. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2680. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2681. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2682. sw_idx);
  2683. }
  2684. mmiowb();
  2685. return received;
  2686. }
  2687. static int tg3_poll(struct net_device *netdev, int *budget)
  2688. {
  2689. struct tg3 *tp = netdev_priv(netdev);
  2690. struct tg3_hw_status *sblk = tp->hw_status;
  2691. int done;
  2692. /* handle link change and other phy events */
  2693. if (!(tp->tg3_flags &
  2694. (TG3_FLAG_USE_LINKCHG_REG |
  2695. TG3_FLAG_POLL_SERDES))) {
  2696. if (sblk->status & SD_STATUS_LINK_CHG) {
  2697. sblk->status = SD_STATUS_UPDATED |
  2698. (sblk->status & ~SD_STATUS_LINK_CHG);
  2699. spin_lock(&tp->lock);
  2700. tg3_setup_phy(tp, 0);
  2701. spin_unlock(&tp->lock);
  2702. }
  2703. }
  2704. /* run TX completion thread */
  2705. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2706. tg3_tx(tp);
  2707. }
  2708. /* run RX thread, within the bounds set by NAPI.
  2709. * All RX "locking" is done by ensuring outside
  2710. * code synchronizes with dev->poll()
  2711. */
  2712. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2713. int orig_budget = *budget;
  2714. int work_done;
  2715. if (orig_budget > netdev->quota)
  2716. orig_budget = netdev->quota;
  2717. work_done = tg3_rx(tp, orig_budget);
  2718. *budget -= work_done;
  2719. netdev->quota -= work_done;
  2720. }
  2721. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2722. tp->last_tag = sblk->status_tag;
  2723. rmb();
  2724. } else
  2725. sblk->status &= ~SD_STATUS_UPDATED;
  2726. /* if no more work, tell net stack and NIC we're done */
  2727. done = !tg3_has_work(tp);
  2728. if (done) {
  2729. netif_rx_complete(netdev);
  2730. tg3_restart_ints(tp);
  2731. }
  2732. return (done ? 0 : 1);
  2733. }
  2734. static void tg3_irq_quiesce(struct tg3 *tp)
  2735. {
  2736. BUG_ON(tp->irq_sync);
  2737. tp->irq_sync = 1;
  2738. smp_mb();
  2739. synchronize_irq(tp->pdev->irq);
  2740. }
  2741. static inline int tg3_irq_sync(struct tg3 *tp)
  2742. {
  2743. return tp->irq_sync;
  2744. }
  2745. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2746. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2747. * with as well. Most of the time, this is not necessary except when
  2748. * shutting down the device.
  2749. */
  2750. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2751. {
  2752. if (irq_sync)
  2753. tg3_irq_quiesce(tp);
  2754. spin_lock_bh(&tp->lock);
  2755. spin_lock(&tp->tx_lock);
  2756. }
  2757. static inline void tg3_full_unlock(struct tg3 *tp)
  2758. {
  2759. spin_unlock(&tp->tx_lock);
  2760. spin_unlock_bh(&tp->lock);
  2761. }
  2762. /* MSI ISR - No need to check for interrupt sharing and no need to
  2763. * flush status block and interrupt mailbox. PCI ordering rules
  2764. * guarantee that MSI will arrive after the status block.
  2765. */
  2766. static irqreturn_t tg3_msi(int irq, void *dev_id, struct pt_regs *regs)
  2767. {
  2768. struct net_device *dev = dev_id;
  2769. struct tg3 *tp = netdev_priv(dev);
  2770. prefetch(tp->hw_status);
  2771. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2772. /*
  2773. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2774. * chip-internal interrupt pending events.
  2775. * Writing non-zero to intr-mbox-0 additional tells the
  2776. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2777. * event coalescing.
  2778. */
  2779. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2780. if (likely(!tg3_irq_sync(tp)))
  2781. netif_rx_schedule(dev); /* schedule NAPI poll */
  2782. return IRQ_RETVAL(1);
  2783. }
  2784. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2785. {
  2786. struct net_device *dev = dev_id;
  2787. struct tg3 *tp = netdev_priv(dev);
  2788. struct tg3_hw_status *sblk = tp->hw_status;
  2789. unsigned int handled = 1;
  2790. /* In INTx mode, it is possible for the interrupt to arrive at
  2791. * the CPU before the status block posted prior to the interrupt.
  2792. * Reading the PCI State register will confirm whether the
  2793. * interrupt is ours and will flush the status block.
  2794. */
  2795. if ((sblk->status & SD_STATUS_UPDATED) ||
  2796. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2797. /*
  2798. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2799. * chip-internal interrupt pending events.
  2800. * Writing non-zero to intr-mbox-0 additional tells the
  2801. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2802. * event coalescing.
  2803. */
  2804. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2805. 0x00000001);
  2806. if (tg3_irq_sync(tp))
  2807. goto out;
  2808. sblk->status &= ~SD_STATUS_UPDATED;
  2809. if (likely(tg3_has_work(tp))) {
  2810. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2811. netif_rx_schedule(dev); /* schedule NAPI poll */
  2812. } else {
  2813. /* No work, shared interrupt perhaps? re-enable
  2814. * interrupts, and flush that PCI write
  2815. */
  2816. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2817. 0x00000000);
  2818. }
  2819. } else { /* shared interrupt */
  2820. handled = 0;
  2821. }
  2822. out:
  2823. return IRQ_RETVAL(handled);
  2824. }
  2825. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id, struct pt_regs *regs)
  2826. {
  2827. struct net_device *dev = dev_id;
  2828. struct tg3 *tp = netdev_priv(dev);
  2829. struct tg3_hw_status *sblk = tp->hw_status;
  2830. unsigned int handled = 1;
  2831. /* In INTx mode, it is possible for the interrupt to arrive at
  2832. * the CPU before the status block posted prior to the interrupt.
  2833. * Reading the PCI State register will confirm whether the
  2834. * interrupt is ours and will flush the status block.
  2835. */
  2836. if ((sblk->status_tag != tp->last_tag) ||
  2837. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2838. /*
  2839. * writing any value to intr-mbox-0 clears PCI INTA# and
  2840. * chip-internal interrupt pending events.
  2841. * writing non-zero to intr-mbox-0 additional tells the
  2842. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2843. * event coalescing.
  2844. */
  2845. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2846. 0x00000001);
  2847. if (tg3_irq_sync(tp))
  2848. goto out;
  2849. if (netif_rx_schedule_prep(dev)) {
  2850. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2851. /* Update last_tag to mark that this status has been
  2852. * seen. Because interrupt may be shared, we may be
  2853. * racing with tg3_poll(), so only update last_tag
  2854. * if tg3_poll() is not scheduled.
  2855. */
  2856. tp->last_tag = sblk->status_tag;
  2857. __netif_rx_schedule(dev);
  2858. }
  2859. } else { /* shared interrupt */
  2860. handled = 0;
  2861. }
  2862. out:
  2863. return IRQ_RETVAL(handled);
  2864. }
  2865. /* ISR for interrupt test */
  2866. static irqreturn_t tg3_test_isr(int irq, void *dev_id,
  2867. struct pt_regs *regs)
  2868. {
  2869. struct net_device *dev = dev_id;
  2870. struct tg3 *tp = netdev_priv(dev);
  2871. struct tg3_hw_status *sblk = tp->hw_status;
  2872. if (sblk->status & SD_STATUS_UPDATED) {
  2873. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2874. 0x00000001);
  2875. return IRQ_RETVAL(1);
  2876. }
  2877. return IRQ_RETVAL(0);
  2878. }
  2879. static int tg3_init_hw(struct tg3 *);
  2880. static int tg3_halt(struct tg3 *, int, int);
  2881. #ifdef CONFIG_NET_POLL_CONTROLLER
  2882. static void tg3_poll_controller(struct net_device *dev)
  2883. {
  2884. struct tg3 *tp = netdev_priv(dev);
  2885. tg3_interrupt(tp->pdev->irq, dev, NULL);
  2886. }
  2887. #endif
  2888. static void tg3_reset_task(void *_data)
  2889. {
  2890. struct tg3 *tp = _data;
  2891. unsigned int restart_timer;
  2892. tg3_netif_stop(tp);
  2893. tg3_full_lock(tp, 1);
  2894. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  2895. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  2896. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  2897. tg3_init_hw(tp);
  2898. tg3_netif_start(tp);
  2899. tg3_full_unlock(tp);
  2900. if (restart_timer)
  2901. mod_timer(&tp->timer, jiffies + 1);
  2902. }
  2903. static void tg3_tx_timeout(struct net_device *dev)
  2904. {
  2905. struct tg3 *tp = netdev_priv(dev);
  2906. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  2907. dev->name);
  2908. schedule_work(&tp->reset_task);
  2909. }
  2910. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  2911. static int tigon3_4gb_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  2912. u32 guilty_entry, int guilty_len,
  2913. u32 last_plus_one, u32 *start, u32 mss)
  2914. {
  2915. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  2916. dma_addr_t new_addr;
  2917. u32 entry = *start;
  2918. int i;
  2919. if (!new_skb) {
  2920. dev_kfree_skb(skb);
  2921. return -1;
  2922. }
  2923. /* New SKB is guaranteed to be linear. */
  2924. entry = *start;
  2925. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  2926. PCI_DMA_TODEVICE);
  2927. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  2928. (skb->ip_summed == CHECKSUM_HW) ?
  2929. TXD_FLAG_TCPUDP_CSUM : 0, 1 | (mss << 1));
  2930. *start = NEXT_TX(entry);
  2931. /* Now clean up the sw ring entries. */
  2932. i = 0;
  2933. while (entry != last_plus_one) {
  2934. int len;
  2935. if (i == 0)
  2936. len = skb_headlen(skb);
  2937. else
  2938. len = skb_shinfo(skb)->frags[i-1].size;
  2939. pci_unmap_single(tp->pdev,
  2940. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  2941. len, PCI_DMA_TODEVICE);
  2942. if (i == 0) {
  2943. tp->tx_buffers[entry].skb = new_skb;
  2944. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  2945. } else {
  2946. tp->tx_buffers[entry].skb = NULL;
  2947. }
  2948. entry = NEXT_TX(entry);
  2949. i++;
  2950. }
  2951. dev_kfree_skb(skb);
  2952. return 0;
  2953. }
  2954. static void tg3_set_txd(struct tg3 *tp, int entry,
  2955. dma_addr_t mapping, int len, u32 flags,
  2956. u32 mss_and_is_end)
  2957. {
  2958. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  2959. int is_end = (mss_and_is_end & 0x1);
  2960. u32 mss = (mss_and_is_end >> 1);
  2961. u32 vlan_tag = 0;
  2962. if (is_end)
  2963. flags |= TXD_FLAG_END;
  2964. if (flags & TXD_FLAG_VLAN) {
  2965. vlan_tag = flags >> 16;
  2966. flags &= 0xffff;
  2967. }
  2968. vlan_tag |= (mss << TXD_MSS_SHIFT);
  2969. txd->addr_hi = ((u64) mapping >> 32);
  2970. txd->addr_lo = ((u64) mapping & 0xffffffff);
  2971. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  2972. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  2973. }
  2974. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  2975. {
  2976. u32 base = (u32) mapping & 0xffffffff;
  2977. return ((base > 0xffffdcc0) &&
  2978. (base + len + 8 < base));
  2979. }
  2980. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2981. {
  2982. struct tg3 *tp = netdev_priv(dev);
  2983. dma_addr_t mapping;
  2984. unsigned int i;
  2985. u32 len, entry, base_flags, mss;
  2986. int would_hit_hwbug;
  2987. len = skb_headlen(skb);
  2988. /* No BH disabling for tx_lock here. We are running in BH disabled
  2989. * context and TX reclaim runs via tp->poll inside of a software
  2990. * interrupt. Furthermore, IRQ processing runs lockless so we have
  2991. * no IRQ context deadlocks to worry about either. Rejoice!
  2992. */
  2993. if (!spin_trylock(&tp->tx_lock))
  2994. return NETDEV_TX_LOCKED;
  2995. /* This is a hard error, log it. */
  2996. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  2997. netif_stop_queue(dev);
  2998. spin_unlock(&tp->tx_lock);
  2999. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  3000. dev->name);
  3001. return NETDEV_TX_BUSY;
  3002. }
  3003. entry = tp->tx_prod;
  3004. base_flags = 0;
  3005. if (skb->ip_summed == CHECKSUM_HW)
  3006. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3007. #if TG3_TSO_SUPPORT != 0
  3008. mss = 0;
  3009. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3010. (mss = skb_shinfo(skb)->tso_size) != 0) {
  3011. int tcp_opt_len, ip_tcp_len;
  3012. if (skb_header_cloned(skb) &&
  3013. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3014. dev_kfree_skb(skb);
  3015. goto out_unlock;
  3016. }
  3017. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3018. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3019. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3020. TXD_FLAG_CPU_POST_DMA);
  3021. skb->nh.iph->check = 0;
  3022. skb->nh.iph->tot_len = ntohs(mss + ip_tcp_len + tcp_opt_len);
  3023. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3024. skb->h.th->check = 0;
  3025. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3026. }
  3027. else {
  3028. skb->h.th->check =
  3029. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  3030. skb->nh.iph->daddr,
  3031. 0, IPPROTO_TCP, 0);
  3032. }
  3033. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3034. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3035. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3036. int tsflags;
  3037. tsflags = ((skb->nh.iph->ihl - 5) +
  3038. (tcp_opt_len >> 2));
  3039. mss |= (tsflags << 11);
  3040. }
  3041. } else {
  3042. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3043. int tsflags;
  3044. tsflags = ((skb->nh.iph->ihl - 5) +
  3045. (tcp_opt_len >> 2));
  3046. base_flags |= tsflags << 12;
  3047. }
  3048. }
  3049. }
  3050. #else
  3051. mss = 0;
  3052. #endif
  3053. #if TG3_VLAN_TAG_USED
  3054. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3055. base_flags |= (TXD_FLAG_VLAN |
  3056. (vlan_tx_tag_get(skb) << 16));
  3057. #endif
  3058. /* Queue skb data, a.k.a. the main skb fragment. */
  3059. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3060. tp->tx_buffers[entry].skb = skb;
  3061. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3062. would_hit_hwbug = 0;
  3063. if (tg3_4g_overflow_test(mapping, len))
  3064. would_hit_hwbug = entry + 1;
  3065. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3066. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3067. entry = NEXT_TX(entry);
  3068. /* Now loop through additional data fragments, and queue them. */
  3069. if (skb_shinfo(skb)->nr_frags > 0) {
  3070. unsigned int i, last;
  3071. last = skb_shinfo(skb)->nr_frags - 1;
  3072. for (i = 0; i <= last; i++) {
  3073. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3074. len = frag->size;
  3075. mapping = pci_map_page(tp->pdev,
  3076. frag->page,
  3077. frag->page_offset,
  3078. len, PCI_DMA_TODEVICE);
  3079. tp->tx_buffers[entry].skb = NULL;
  3080. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3081. if (tg3_4g_overflow_test(mapping, len)) {
  3082. /* Only one should match. */
  3083. if (would_hit_hwbug)
  3084. BUG();
  3085. would_hit_hwbug = entry + 1;
  3086. }
  3087. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3088. tg3_set_txd(tp, entry, mapping, len,
  3089. base_flags, (i == last)|(mss << 1));
  3090. else
  3091. tg3_set_txd(tp, entry, mapping, len,
  3092. base_flags, (i == last));
  3093. entry = NEXT_TX(entry);
  3094. }
  3095. }
  3096. if (would_hit_hwbug) {
  3097. u32 last_plus_one = entry;
  3098. u32 start;
  3099. unsigned int len = 0;
  3100. would_hit_hwbug -= 1;
  3101. entry = entry - 1 - skb_shinfo(skb)->nr_frags;
  3102. entry &= (TG3_TX_RING_SIZE - 1);
  3103. start = entry;
  3104. i = 0;
  3105. while (entry != last_plus_one) {
  3106. if (i == 0)
  3107. len = skb_headlen(skb);
  3108. else
  3109. len = skb_shinfo(skb)->frags[i-1].size;
  3110. if (entry == would_hit_hwbug)
  3111. break;
  3112. i++;
  3113. entry = NEXT_TX(entry);
  3114. }
  3115. /* If the workaround fails due to memory/mapping
  3116. * failure, silently drop this packet.
  3117. */
  3118. if (tigon3_4gb_hwbug_workaround(tp, skb,
  3119. entry, len,
  3120. last_plus_one,
  3121. &start, mss))
  3122. goto out_unlock;
  3123. entry = start;
  3124. }
  3125. /* Packets are ready, update Tx producer idx local and on card. */
  3126. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3127. tp->tx_prod = entry;
  3128. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1)) {
  3129. netif_stop_queue(dev);
  3130. if (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH)
  3131. netif_wake_queue(tp->dev);
  3132. }
  3133. out_unlock:
  3134. mmiowb();
  3135. spin_unlock(&tp->tx_lock);
  3136. dev->trans_start = jiffies;
  3137. return NETDEV_TX_OK;
  3138. }
  3139. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3140. int new_mtu)
  3141. {
  3142. dev->mtu = new_mtu;
  3143. if (new_mtu > ETH_DATA_LEN) {
  3144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  3145. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3146. ethtool_op_set_tso(dev, 0);
  3147. }
  3148. else
  3149. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3150. } else {
  3151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  3152. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3153. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3154. }
  3155. }
  3156. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3157. {
  3158. struct tg3 *tp = netdev_priv(dev);
  3159. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3160. return -EINVAL;
  3161. if (!netif_running(dev)) {
  3162. /* We'll just catch it later when the
  3163. * device is up'd.
  3164. */
  3165. tg3_set_mtu(dev, tp, new_mtu);
  3166. return 0;
  3167. }
  3168. tg3_netif_stop(tp);
  3169. tg3_full_lock(tp, 1);
  3170. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3171. tg3_set_mtu(dev, tp, new_mtu);
  3172. tg3_init_hw(tp);
  3173. tg3_netif_start(tp);
  3174. tg3_full_unlock(tp);
  3175. return 0;
  3176. }
  3177. /* Free up pending packets in all rx/tx rings.
  3178. *
  3179. * The chip has been shut down and the driver detached from
  3180. * the networking, so no interrupts or new tx packets will
  3181. * end up in the driver. tp->{tx,}lock is not held and we are not
  3182. * in an interrupt context and thus may sleep.
  3183. */
  3184. static void tg3_free_rings(struct tg3 *tp)
  3185. {
  3186. struct ring_info *rxp;
  3187. int i;
  3188. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3189. rxp = &tp->rx_std_buffers[i];
  3190. if (rxp->skb == NULL)
  3191. continue;
  3192. pci_unmap_single(tp->pdev,
  3193. pci_unmap_addr(rxp, mapping),
  3194. tp->rx_pkt_buf_sz - tp->rx_offset,
  3195. PCI_DMA_FROMDEVICE);
  3196. dev_kfree_skb_any(rxp->skb);
  3197. rxp->skb = NULL;
  3198. }
  3199. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3200. rxp = &tp->rx_jumbo_buffers[i];
  3201. if (rxp->skb == NULL)
  3202. continue;
  3203. pci_unmap_single(tp->pdev,
  3204. pci_unmap_addr(rxp, mapping),
  3205. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3206. PCI_DMA_FROMDEVICE);
  3207. dev_kfree_skb_any(rxp->skb);
  3208. rxp->skb = NULL;
  3209. }
  3210. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3211. struct tx_ring_info *txp;
  3212. struct sk_buff *skb;
  3213. int j;
  3214. txp = &tp->tx_buffers[i];
  3215. skb = txp->skb;
  3216. if (skb == NULL) {
  3217. i++;
  3218. continue;
  3219. }
  3220. pci_unmap_single(tp->pdev,
  3221. pci_unmap_addr(txp, mapping),
  3222. skb_headlen(skb),
  3223. PCI_DMA_TODEVICE);
  3224. txp->skb = NULL;
  3225. i++;
  3226. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3227. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3228. pci_unmap_page(tp->pdev,
  3229. pci_unmap_addr(txp, mapping),
  3230. skb_shinfo(skb)->frags[j].size,
  3231. PCI_DMA_TODEVICE);
  3232. i++;
  3233. }
  3234. dev_kfree_skb_any(skb);
  3235. }
  3236. }
  3237. /* Initialize tx/rx rings for packet processing.
  3238. *
  3239. * The chip has been shut down and the driver detached from
  3240. * the networking, so no interrupts or new tx packets will
  3241. * end up in the driver. tp->{tx,}lock are held and thus
  3242. * we may not sleep.
  3243. */
  3244. static void tg3_init_rings(struct tg3 *tp)
  3245. {
  3246. u32 i;
  3247. /* Free up all the SKBs. */
  3248. tg3_free_rings(tp);
  3249. /* Zero out all descriptors. */
  3250. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3251. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3252. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3253. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3254. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3255. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) &&
  3256. (tp->dev->mtu > ETH_DATA_LEN))
  3257. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3258. /* Initialize invariants of the rings, we only set this
  3259. * stuff once. This works because the card does not
  3260. * write into the rx buffer posting rings.
  3261. */
  3262. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3263. struct tg3_rx_buffer_desc *rxd;
  3264. rxd = &tp->rx_std[i];
  3265. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3266. << RXD_LEN_SHIFT;
  3267. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3268. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3269. (i << RXD_OPAQUE_INDEX_SHIFT));
  3270. }
  3271. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3272. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3273. struct tg3_rx_buffer_desc *rxd;
  3274. rxd = &tp->rx_jumbo[i];
  3275. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3276. << RXD_LEN_SHIFT;
  3277. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3278. RXD_FLAG_JUMBO;
  3279. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3280. (i << RXD_OPAQUE_INDEX_SHIFT));
  3281. }
  3282. }
  3283. /* Now allocate fresh SKBs for each rx ring. */
  3284. for (i = 0; i < tp->rx_pending; i++) {
  3285. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  3286. -1, i) < 0)
  3287. break;
  3288. }
  3289. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3290. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3291. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3292. -1, i) < 0)
  3293. break;
  3294. }
  3295. }
  3296. }
  3297. /*
  3298. * Must not be invoked with interrupt sources disabled and
  3299. * the hardware shutdown down.
  3300. */
  3301. static void tg3_free_consistent(struct tg3 *tp)
  3302. {
  3303. if (tp->rx_std_buffers) {
  3304. kfree(tp->rx_std_buffers);
  3305. tp->rx_std_buffers = NULL;
  3306. }
  3307. if (tp->rx_std) {
  3308. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3309. tp->rx_std, tp->rx_std_mapping);
  3310. tp->rx_std = NULL;
  3311. }
  3312. if (tp->rx_jumbo) {
  3313. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3314. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3315. tp->rx_jumbo = NULL;
  3316. }
  3317. if (tp->rx_rcb) {
  3318. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3319. tp->rx_rcb, tp->rx_rcb_mapping);
  3320. tp->rx_rcb = NULL;
  3321. }
  3322. if (tp->tx_ring) {
  3323. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3324. tp->tx_ring, tp->tx_desc_mapping);
  3325. tp->tx_ring = NULL;
  3326. }
  3327. if (tp->hw_status) {
  3328. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3329. tp->hw_status, tp->status_mapping);
  3330. tp->hw_status = NULL;
  3331. }
  3332. if (tp->hw_stats) {
  3333. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3334. tp->hw_stats, tp->stats_mapping);
  3335. tp->hw_stats = NULL;
  3336. }
  3337. }
  3338. /*
  3339. * Must not be invoked with interrupt sources disabled and
  3340. * the hardware shutdown down. Can sleep.
  3341. */
  3342. static int tg3_alloc_consistent(struct tg3 *tp)
  3343. {
  3344. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  3345. (TG3_RX_RING_SIZE +
  3346. TG3_RX_JUMBO_RING_SIZE)) +
  3347. (sizeof(struct tx_ring_info) *
  3348. TG3_TX_RING_SIZE),
  3349. GFP_KERNEL);
  3350. if (!tp->rx_std_buffers)
  3351. return -ENOMEM;
  3352. memset(tp->rx_std_buffers, 0,
  3353. (sizeof(struct ring_info) *
  3354. (TG3_RX_RING_SIZE +
  3355. TG3_RX_JUMBO_RING_SIZE)) +
  3356. (sizeof(struct tx_ring_info) *
  3357. TG3_TX_RING_SIZE));
  3358. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3359. tp->tx_buffers = (struct tx_ring_info *)
  3360. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3361. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3362. &tp->rx_std_mapping);
  3363. if (!tp->rx_std)
  3364. goto err_out;
  3365. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3366. &tp->rx_jumbo_mapping);
  3367. if (!tp->rx_jumbo)
  3368. goto err_out;
  3369. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3370. &tp->rx_rcb_mapping);
  3371. if (!tp->rx_rcb)
  3372. goto err_out;
  3373. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3374. &tp->tx_desc_mapping);
  3375. if (!tp->tx_ring)
  3376. goto err_out;
  3377. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3378. TG3_HW_STATUS_SIZE,
  3379. &tp->status_mapping);
  3380. if (!tp->hw_status)
  3381. goto err_out;
  3382. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3383. sizeof(struct tg3_hw_stats),
  3384. &tp->stats_mapping);
  3385. if (!tp->hw_stats)
  3386. goto err_out;
  3387. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3388. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3389. return 0;
  3390. err_out:
  3391. tg3_free_consistent(tp);
  3392. return -ENOMEM;
  3393. }
  3394. #define MAX_WAIT_CNT 1000
  3395. /* To stop a block, clear the enable bit and poll till it
  3396. * clears. tp->lock is held.
  3397. */
  3398. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3399. {
  3400. unsigned int i;
  3401. u32 val;
  3402. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3403. switch (ofs) {
  3404. case RCVLSC_MODE:
  3405. case DMAC_MODE:
  3406. case MBFREE_MODE:
  3407. case BUFMGR_MODE:
  3408. case MEMARB_MODE:
  3409. /* We can't enable/disable these bits of the
  3410. * 5705/5750, just say success.
  3411. */
  3412. return 0;
  3413. default:
  3414. break;
  3415. };
  3416. }
  3417. val = tr32(ofs);
  3418. val &= ~enable_bit;
  3419. tw32_f(ofs, val);
  3420. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3421. udelay(100);
  3422. val = tr32(ofs);
  3423. if ((val & enable_bit) == 0)
  3424. break;
  3425. }
  3426. if (i == MAX_WAIT_CNT && !silent) {
  3427. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3428. "ofs=%lx enable_bit=%x\n",
  3429. ofs, enable_bit);
  3430. return -ENODEV;
  3431. }
  3432. return 0;
  3433. }
  3434. /* tp->lock is held. */
  3435. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3436. {
  3437. int i, err;
  3438. tg3_disable_ints(tp);
  3439. tp->rx_mode &= ~RX_MODE_ENABLE;
  3440. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3441. udelay(10);
  3442. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3443. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3444. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3445. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3446. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3447. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3448. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3449. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3450. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3451. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3452. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3453. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3454. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3455. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3456. tw32_f(MAC_MODE, tp->mac_mode);
  3457. udelay(40);
  3458. tp->tx_mode &= ~TX_MODE_ENABLE;
  3459. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3460. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3461. udelay(100);
  3462. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3463. break;
  3464. }
  3465. if (i >= MAX_WAIT_CNT) {
  3466. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3467. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3468. tp->dev->name, tr32(MAC_TX_MODE));
  3469. err |= -ENODEV;
  3470. }
  3471. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3472. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3473. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3474. tw32(FTQ_RESET, 0xffffffff);
  3475. tw32(FTQ_RESET, 0x00000000);
  3476. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3477. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3478. if (tp->hw_status)
  3479. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3480. if (tp->hw_stats)
  3481. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3482. return err;
  3483. }
  3484. /* tp->lock is held. */
  3485. static int tg3_nvram_lock(struct tg3 *tp)
  3486. {
  3487. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3488. int i;
  3489. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3490. for (i = 0; i < 8000; i++) {
  3491. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3492. break;
  3493. udelay(20);
  3494. }
  3495. if (i == 8000)
  3496. return -ENODEV;
  3497. }
  3498. return 0;
  3499. }
  3500. /* tp->lock is held. */
  3501. static void tg3_nvram_unlock(struct tg3 *tp)
  3502. {
  3503. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  3504. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3505. }
  3506. /* tp->lock is held. */
  3507. static void tg3_enable_nvram_access(struct tg3 *tp)
  3508. {
  3509. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3510. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3511. u32 nvaccess = tr32(NVRAM_ACCESS);
  3512. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3513. }
  3514. }
  3515. /* tp->lock is held. */
  3516. static void tg3_disable_nvram_access(struct tg3 *tp)
  3517. {
  3518. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3519. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3520. u32 nvaccess = tr32(NVRAM_ACCESS);
  3521. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3522. }
  3523. }
  3524. /* tp->lock is held. */
  3525. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3526. {
  3527. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3528. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3529. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3530. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3531. switch (kind) {
  3532. case RESET_KIND_INIT:
  3533. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3534. DRV_STATE_START);
  3535. break;
  3536. case RESET_KIND_SHUTDOWN:
  3537. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3538. DRV_STATE_UNLOAD);
  3539. break;
  3540. case RESET_KIND_SUSPEND:
  3541. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3542. DRV_STATE_SUSPEND);
  3543. break;
  3544. default:
  3545. break;
  3546. };
  3547. }
  3548. }
  3549. /* tp->lock is held. */
  3550. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3551. {
  3552. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3553. switch (kind) {
  3554. case RESET_KIND_INIT:
  3555. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3556. DRV_STATE_START_DONE);
  3557. break;
  3558. case RESET_KIND_SHUTDOWN:
  3559. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3560. DRV_STATE_UNLOAD_DONE);
  3561. break;
  3562. default:
  3563. break;
  3564. };
  3565. }
  3566. }
  3567. /* tp->lock is held. */
  3568. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3569. {
  3570. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3571. switch (kind) {
  3572. case RESET_KIND_INIT:
  3573. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3574. DRV_STATE_START);
  3575. break;
  3576. case RESET_KIND_SHUTDOWN:
  3577. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3578. DRV_STATE_UNLOAD);
  3579. break;
  3580. case RESET_KIND_SUSPEND:
  3581. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3582. DRV_STATE_SUSPEND);
  3583. break;
  3584. default:
  3585. break;
  3586. };
  3587. }
  3588. }
  3589. static void tg3_stop_fw(struct tg3 *);
  3590. /* tp->lock is held. */
  3591. static int tg3_chip_reset(struct tg3 *tp)
  3592. {
  3593. u32 val;
  3594. void (*write_op)(struct tg3 *, u32, u32);
  3595. int i;
  3596. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3597. tg3_nvram_lock(tp);
  3598. /*
  3599. * We must avoid the readl() that normally takes place.
  3600. * It locks machines, causes machine checks, and other
  3601. * fun things. So, temporarily disable the 5701
  3602. * hardware workaround, while we do the reset.
  3603. */
  3604. write_op = tp->write32;
  3605. if (write_op == tg3_write_flush_reg32)
  3606. tp->write32 = tg3_write32;
  3607. /* do the reset */
  3608. val = GRC_MISC_CFG_CORECLK_RESET;
  3609. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3610. if (tr32(0x7e2c) == 0x60) {
  3611. tw32(0x7e2c, 0x20);
  3612. }
  3613. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3614. tw32(GRC_MISC_CFG, (1 << 29));
  3615. val |= (1 << 29);
  3616. }
  3617. }
  3618. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3619. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3620. tw32(GRC_MISC_CFG, val);
  3621. /* restore 5701 hardware bug workaround write method */
  3622. tp->write32 = write_op;
  3623. /* Unfortunately, we have to delay before the PCI read back.
  3624. * Some 575X chips even will not respond to a PCI cfg access
  3625. * when the reset command is given to the chip.
  3626. *
  3627. * How do these hardware designers expect things to work
  3628. * properly if the PCI write is posted for a long period
  3629. * of time? It is always necessary to have some method by
  3630. * which a register read back can occur to push the write
  3631. * out which does the reset.
  3632. *
  3633. * For most tg3 variants the trick below was working.
  3634. * Ho hum...
  3635. */
  3636. udelay(120);
  3637. /* Flush PCI posted writes. The normal MMIO registers
  3638. * are inaccessible at this time so this is the only
  3639. * way to make this reliably (actually, this is no longer
  3640. * the case, see above). I tried to use indirect
  3641. * register read/write but this upset some 5701 variants.
  3642. */
  3643. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3644. udelay(120);
  3645. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3646. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3647. int i;
  3648. u32 cfg_val;
  3649. /* Wait for link training to complete. */
  3650. for (i = 0; i < 5000; i++)
  3651. udelay(100);
  3652. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3653. pci_write_config_dword(tp->pdev, 0xc4,
  3654. cfg_val | (1 << 15));
  3655. }
  3656. /* Set PCIE max payload size and clear error status. */
  3657. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3658. }
  3659. /* Re-enable indirect register accesses. */
  3660. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3661. tp->misc_host_ctrl);
  3662. /* Set MAX PCI retry to zero. */
  3663. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3664. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3665. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3666. val |= PCISTATE_RETRY_SAME_DMA;
  3667. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  3668. pci_restore_state(tp->pdev);
  3669. /* Make sure PCI-X relaxed ordering bit is clear. */
  3670. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  3671. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  3672. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  3673. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  3674. u32 val;
  3675. /* Chip reset on 5780 will reset MSI enable bit,
  3676. * so need to restore it.
  3677. */
  3678. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  3679. u16 ctrl;
  3680. pci_read_config_word(tp->pdev,
  3681. tp->msi_cap + PCI_MSI_FLAGS,
  3682. &ctrl);
  3683. pci_write_config_word(tp->pdev,
  3684. tp->msi_cap + PCI_MSI_FLAGS,
  3685. ctrl | PCI_MSI_FLAGS_ENABLE);
  3686. val = tr32(MSGINT_MODE);
  3687. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  3688. }
  3689. val = tr32(MEMARB_MODE);
  3690. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  3691. } else
  3692. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  3693. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  3694. tg3_stop_fw(tp);
  3695. tw32(0x5000, 0x400);
  3696. }
  3697. tw32(GRC_MODE, tp->grc_mode);
  3698. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  3699. u32 val = tr32(0xc4);
  3700. tw32(0xc4, val | (1 << 15));
  3701. }
  3702. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  3703. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  3704. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  3705. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  3706. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  3707. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  3708. }
  3709. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3710. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  3711. tw32_f(MAC_MODE, tp->mac_mode);
  3712. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3713. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  3714. tw32_f(MAC_MODE, tp->mac_mode);
  3715. } else
  3716. tw32_f(MAC_MODE, 0);
  3717. udelay(40);
  3718. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3719. /* Wait for firmware initialization to complete. */
  3720. for (i = 0; i < 100000; i++) {
  3721. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  3722. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3723. break;
  3724. udelay(10);
  3725. }
  3726. if (i >= 100000) {
  3727. printk(KERN_ERR PFX "tg3_reset_hw timed out for %s, "
  3728. "firmware will not restart magic=%08x\n",
  3729. tp->dev->name, val);
  3730. return -ENODEV;
  3731. }
  3732. }
  3733. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  3734. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3735. u32 val = tr32(0x7c00);
  3736. tw32(0x7c00, val | (1 << 25));
  3737. }
  3738. /* Reprobe ASF enable state. */
  3739. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  3740. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  3741. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  3742. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  3743. u32 nic_cfg;
  3744. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  3745. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  3746. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  3747. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  3748. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  3749. }
  3750. }
  3751. return 0;
  3752. }
  3753. /* tp->lock is held. */
  3754. static void tg3_stop_fw(struct tg3 *tp)
  3755. {
  3756. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3757. u32 val;
  3758. int i;
  3759. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  3760. val = tr32(GRC_RX_CPU_EVENT);
  3761. val |= (1 << 14);
  3762. tw32(GRC_RX_CPU_EVENT, val);
  3763. /* Wait for RX cpu to ACK the event. */
  3764. for (i = 0; i < 100; i++) {
  3765. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  3766. break;
  3767. udelay(1);
  3768. }
  3769. }
  3770. }
  3771. /* tp->lock is held. */
  3772. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  3773. {
  3774. int err;
  3775. tg3_stop_fw(tp);
  3776. tg3_write_sig_pre_reset(tp, kind);
  3777. tg3_abort_hw(tp, silent);
  3778. err = tg3_chip_reset(tp);
  3779. tg3_write_sig_legacy(tp, kind);
  3780. tg3_write_sig_post_reset(tp, kind);
  3781. if (err)
  3782. return err;
  3783. return 0;
  3784. }
  3785. #define TG3_FW_RELEASE_MAJOR 0x0
  3786. #define TG3_FW_RELASE_MINOR 0x0
  3787. #define TG3_FW_RELEASE_FIX 0x0
  3788. #define TG3_FW_START_ADDR 0x08000000
  3789. #define TG3_FW_TEXT_ADDR 0x08000000
  3790. #define TG3_FW_TEXT_LEN 0x9c0
  3791. #define TG3_FW_RODATA_ADDR 0x080009c0
  3792. #define TG3_FW_RODATA_LEN 0x60
  3793. #define TG3_FW_DATA_ADDR 0x08000a40
  3794. #define TG3_FW_DATA_LEN 0x20
  3795. #define TG3_FW_SBSS_ADDR 0x08000a60
  3796. #define TG3_FW_SBSS_LEN 0xc
  3797. #define TG3_FW_BSS_ADDR 0x08000a70
  3798. #define TG3_FW_BSS_LEN 0x10
  3799. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  3800. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  3801. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  3802. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  3803. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  3804. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  3805. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  3806. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  3807. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  3808. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  3809. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  3810. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  3811. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  3812. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  3813. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  3814. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  3815. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  3816. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  3817. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  3818. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  3819. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  3820. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  3821. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  3822. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  3823. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3824. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3825. 0, 0, 0, 0, 0, 0,
  3826. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  3827. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3828. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3829. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3830. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  3831. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  3832. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  3833. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  3834. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3835. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3836. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  3837. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3838. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3839. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3840. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  3841. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  3842. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  3843. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  3844. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  3845. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  3846. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  3847. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  3848. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  3849. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  3850. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  3851. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  3852. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  3853. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  3854. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  3855. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  3856. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  3857. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  3858. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  3859. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  3860. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  3861. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  3862. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  3863. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  3864. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  3865. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  3866. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  3867. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  3868. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  3869. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  3870. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  3871. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  3872. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  3873. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  3874. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  3875. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  3876. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  3877. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  3878. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  3879. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  3880. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  3881. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  3882. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  3883. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  3884. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  3885. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  3886. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  3887. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  3888. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  3889. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  3890. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  3891. };
  3892. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  3893. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  3894. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  3895. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  3896. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  3897. 0x00000000
  3898. };
  3899. #if 0 /* All zeros, don't eat up space with it. */
  3900. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  3901. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  3902. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  3903. };
  3904. #endif
  3905. #define RX_CPU_SCRATCH_BASE 0x30000
  3906. #define RX_CPU_SCRATCH_SIZE 0x04000
  3907. #define TX_CPU_SCRATCH_BASE 0x34000
  3908. #define TX_CPU_SCRATCH_SIZE 0x04000
  3909. /* tp->lock is held. */
  3910. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  3911. {
  3912. int i;
  3913. if (offset == TX_CPU_BASE &&
  3914. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  3915. BUG();
  3916. if (offset == RX_CPU_BASE) {
  3917. for (i = 0; i < 10000; i++) {
  3918. tw32(offset + CPU_STATE, 0xffffffff);
  3919. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3920. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3921. break;
  3922. }
  3923. tw32(offset + CPU_STATE, 0xffffffff);
  3924. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  3925. udelay(10);
  3926. } else {
  3927. for (i = 0; i < 10000; i++) {
  3928. tw32(offset + CPU_STATE, 0xffffffff);
  3929. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3930. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3931. break;
  3932. }
  3933. }
  3934. if (i >= 10000) {
  3935. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  3936. "and %s CPU\n",
  3937. tp->dev->name,
  3938. (offset == RX_CPU_BASE ? "RX" : "TX"));
  3939. return -ENODEV;
  3940. }
  3941. return 0;
  3942. }
  3943. struct fw_info {
  3944. unsigned int text_base;
  3945. unsigned int text_len;
  3946. u32 *text_data;
  3947. unsigned int rodata_base;
  3948. unsigned int rodata_len;
  3949. u32 *rodata_data;
  3950. unsigned int data_base;
  3951. unsigned int data_len;
  3952. u32 *data_data;
  3953. };
  3954. /* tp->lock is held. */
  3955. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  3956. int cpu_scratch_size, struct fw_info *info)
  3957. {
  3958. int err, i;
  3959. void (*write_op)(struct tg3 *, u32, u32);
  3960. if (cpu_base == TX_CPU_BASE &&
  3961. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3962. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  3963. "TX cpu firmware on %s which is 5705.\n",
  3964. tp->dev->name);
  3965. return -EINVAL;
  3966. }
  3967. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3968. write_op = tg3_write_mem;
  3969. else
  3970. write_op = tg3_write_indirect_reg32;
  3971. /* It is possible that bootcode is still loading at this point.
  3972. * Get the nvram lock first before halting the cpu.
  3973. */
  3974. tg3_nvram_lock(tp);
  3975. err = tg3_halt_cpu(tp, cpu_base);
  3976. tg3_nvram_unlock(tp);
  3977. if (err)
  3978. goto out;
  3979. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3980. write_op(tp, cpu_scratch_base + i, 0);
  3981. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3982. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  3983. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  3984. write_op(tp, (cpu_scratch_base +
  3985. (info->text_base & 0xffff) +
  3986. (i * sizeof(u32))),
  3987. (info->text_data ?
  3988. info->text_data[i] : 0));
  3989. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  3990. write_op(tp, (cpu_scratch_base +
  3991. (info->rodata_base & 0xffff) +
  3992. (i * sizeof(u32))),
  3993. (info->rodata_data ?
  3994. info->rodata_data[i] : 0));
  3995. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  3996. write_op(tp, (cpu_scratch_base +
  3997. (info->data_base & 0xffff) +
  3998. (i * sizeof(u32))),
  3999. (info->data_data ?
  4000. info->data_data[i] : 0));
  4001. err = 0;
  4002. out:
  4003. return err;
  4004. }
  4005. /* tp->lock is held. */
  4006. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4007. {
  4008. struct fw_info info;
  4009. int err, i;
  4010. info.text_base = TG3_FW_TEXT_ADDR;
  4011. info.text_len = TG3_FW_TEXT_LEN;
  4012. info.text_data = &tg3FwText[0];
  4013. info.rodata_base = TG3_FW_RODATA_ADDR;
  4014. info.rodata_len = TG3_FW_RODATA_LEN;
  4015. info.rodata_data = &tg3FwRodata[0];
  4016. info.data_base = TG3_FW_DATA_ADDR;
  4017. info.data_len = TG3_FW_DATA_LEN;
  4018. info.data_data = NULL;
  4019. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4020. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4021. &info);
  4022. if (err)
  4023. return err;
  4024. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4025. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4026. &info);
  4027. if (err)
  4028. return err;
  4029. /* Now startup only the RX cpu. */
  4030. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4031. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4032. for (i = 0; i < 5; i++) {
  4033. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4034. break;
  4035. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4036. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4037. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4038. udelay(1000);
  4039. }
  4040. if (i >= 5) {
  4041. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4042. "to set RX CPU PC, is %08x should be %08x\n",
  4043. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4044. TG3_FW_TEXT_ADDR);
  4045. return -ENODEV;
  4046. }
  4047. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4048. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4049. return 0;
  4050. }
  4051. #if TG3_TSO_SUPPORT != 0
  4052. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4053. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4054. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4055. #define TG3_TSO_FW_START_ADDR 0x08000000
  4056. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4057. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4058. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4059. #define TG3_TSO_FW_RODATA_LEN 0x60
  4060. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4061. #define TG3_TSO_FW_DATA_LEN 0x30
  4062. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4063. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4064. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4065. #define TG3_TSO_FW_BSS_LEN 0x894
  4066. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4067. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4068. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4069. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4070. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4071. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4072. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4073. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4074. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4075. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4076. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4077. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4078. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4079. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4080. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4081. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4082. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4083. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4084. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4085. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4086. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4087. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4088. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4089. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4090. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4091. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4092. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4093. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4094. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4095. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4096. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4097. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4098. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4099. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4100. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4101. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4102. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4103. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4104. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4105. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4106. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4107. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4108. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4109. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4110. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4111. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4112. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4113. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4114. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4115. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4116. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4117. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4118. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4119. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4120. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4121. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4122. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4123. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4124. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4125. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4126. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4127. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4128. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4129. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4130. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4131. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4132. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4133. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4134. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4135. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4136. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4137. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4138. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4139. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4140. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4141. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4142. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4143. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4144. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4145. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4146. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4147. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4148. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4149. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4150. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4151. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4152. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4153. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4154. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4155. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4156. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4157. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4158. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4159. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4160. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4161. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4162. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4163. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4164. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4165. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4166. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4167. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4168. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4169. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4170. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4171. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4172. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4173. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4174. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4175. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4176. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4177. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4178. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4179. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4180. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4181. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4182. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4183. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4184. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4185. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4186. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4187. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4188. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4189. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4190. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4191. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4192. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4193. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4194. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4195. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4196. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4197. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4198. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4199. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4200. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4201. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4202. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4203. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4204. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4205. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4206. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4207. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4208. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4209. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4210. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4211. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4212. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4213. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4214. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4215. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4216. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4217. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4218. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4219. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4220. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4221. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4222. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4223. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4224. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4225. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4226. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4227. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4228. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4229. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4230. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4231. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4232. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4233. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4234. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4235. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4236. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4237. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4238. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4239. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4240. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4241. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4242. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4243. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4244. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4245. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4246. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4247. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4248. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4249. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4250. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4251. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4252. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4253. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4254. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4255. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4256. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4257. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4258. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4259. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4260. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4261. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4262. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4263. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4264. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4265. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4266. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4267. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4268. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4269. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4270. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4271. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4272. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4273. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4274. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4275. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4276. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4277. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4278. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4279. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4280. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4281. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4282. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4283. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4284. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4285. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4286. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4287. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4288. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4289. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4290. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4291. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4292. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4293. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4294. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4295. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4296. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4297. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4298. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4299. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4300. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4301. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4302. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4303. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4304. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4305. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4306. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4307. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4308. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4309. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4310. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4311. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4312. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4313. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4314. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4315. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4316. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4317. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4318. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4319. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4320. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4321. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4322. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4323. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4324. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4325. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4326. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4327. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4328. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4329. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4330. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4331. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4332. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4333. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4334. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4335. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4336. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4337. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4338. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4339. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4340. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4341. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4342. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4343. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4344. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4345. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4346. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4347. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4348. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4349. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4350. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4351. };
  4352. static u32 tg3TsoFwRodata[] = {
  4353. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4354. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4355. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4356. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4357. 0x00000000,
  4358. };
  4359. static u32 tg3TsoFwData[] = {
  4360. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4361. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4362. 0x00000000,
  4363. };
  4364. /* 5705 needs a special version of the TSO firmware. */
  4365. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4366. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4367. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4368. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4369. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4370. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4371. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4372. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4373. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4374. #define TG3_TSO5_FW_DATA_LEN 0x20
  4375. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4376. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4377. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4378. #define TG3_TSO5_FW_BSS_LEN 0x88
  4379. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4380. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4381. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4382. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4383. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4384. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4385. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4386. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4387. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4388. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4389. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4390. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4391. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4392. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4393. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4394. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4395. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4396. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4397. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4398. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4399. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4400. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4401. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4402. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4403. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4404. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4405. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4406. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4407. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4408. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4409. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4410. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4411. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4412. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4413. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4414. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4415. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4416. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4417. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4418. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4419. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4420. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4421. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4422. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4423. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4424. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4425. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4426. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4427. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4428. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4429. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4430. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4431. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4432. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4433. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4434. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4435. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4436. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4437. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4438. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4439. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4440. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4441. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4442. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4443. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4444. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4445. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4446. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4447. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4448. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4449. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4450. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4451. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4452. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4453. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4454. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4455. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4456. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4457. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4458. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4459. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4460. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4461. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4462. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4463. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4464. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4465. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4466. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4467. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4468. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4469. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4470. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4471. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4472. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4473. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4474. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4475. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4476. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4477. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4478. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4479. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4480. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4481. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4482. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4483. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4484. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4485. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4486. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4487. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4488. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4489. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4490. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4491. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4492. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4493. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4494. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4495. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4496. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4497. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4498. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4499. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4500. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4501. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4502. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4503. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4504. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4505. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4506. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4507. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4508. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4509. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4510. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4511. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4512. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4513. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4514. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4515. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4516. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4517. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4518. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4519. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4520. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4521. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4522. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4523. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4524. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4525. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4526. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4527. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4528. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4529. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4530. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4531. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4532. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4533. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4534. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4535. 0x00000000, 0x00000000, 0x00000000,
  4536. };
  4537. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4538. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4539. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4540. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4541. 0x00000000, 0x00000000, 0x00000000,
  4542. };
  4543. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4544. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4545. 0x00000000, 0x00000000, 0x00000000,
  4546. };
  4547. /* tp->lock is held. */
  4548. static int tg3_load_tso_firmware(struct tg3 *tp)
  4549. {
  4550. struct fw_info info;
  4551. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4552. int err, i;
  4553. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4554. return 0;
  4555. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4556. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4557. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4558. info.text_data = &tg3Tso5FwText[0];
  4559. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4560. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4561. info.rodata_data = &tg3Tso5FwRodata[0];
  4562. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4563. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4564. info.data_data = &tg3Tso5FwData[0];
  4565. cpu_base = RX_CPU_BASE;
  4566. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4567. cpu_scratch_size = (info.text_len +
  4568. info.rodata_len +
  4569. info.data_len +
  4570. TG3_TSO5_FW_SBSS_LEN +
  4571. TG3_TSO5_FW_BSS_LEN);
  4572. } else {
  4573. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4574. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4575. info.text_data = &tg3TsoFwText[0];
  4576. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4577. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4578. info.rodata_data = &tg3TsoFwRodata[0];
  4579. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4580. info.data_len = TG3_TSO_FW_DATA_LEN;
  4581. info.data_data = &tg3TsoFwData[0];
  4582. cpu_base = TX_CPU_BASE;
  4583. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4584. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4585. }
  4586. err = tg3_load_firmware_cpu(tp, cpu_base,
  4587. cpu_scratch_base, cpu_scratch_size,
  4588. &info);
  4589. if (err)
  4590. return err;
  4591. /* Now startup the cpu. */
  4592. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4593. tw32_f(cpu_base + CPU_PC, info.text_base);
  4594. for (i = 0; i < 5; i++) {
  4595. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4596. break;
  4597. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4598. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4599. tw32_f(cpu_base + CPU_PC, info.text_base);
  4600. udelay(1000);
  4601. }
  4602. if (i >= 5) {
  4603. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4604. "to set CPU PC, is %08x should be %08x\n",
  4605. tp->dev->name, tr32(cpu_base + CPU_PC),
  4606. info.text_base);
  4607. return -ENODEV;
  4608. }
  4609. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4610. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4611. return 0;
  4612. }
  4613. #endif /* TG3_TSO_SUPPORT != 0 */
  4614. /* tp->lock is held. */
  4615. static void __tg3_set_mac_addr(struct tg3 *tp)
  4616. {
  4617. u32 addr_high, addr_low;
  4618. int i;
  4619. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4620. tp->dev->dev_addr[1]);
  4621. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4622. (tp->dev->dev_addr[3] << 16) |
  4623. (tp->dev->dev_addr[4] << 8) |
  4624. (tp->dev->dev_addr[5] << 0));
  4625. for (i = 0; i < 4; i++) {
  4626. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4627. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4628. }
  4629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4630. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4631. for (i = 0; i < 12; i++) {
  4632. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4633. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4634. }
  4635. }
  4636. addr_high = (tp->dev->dev_addr[0] +
  4637. tp->dev->dev_addr[1] +
  4638. tp->dev->dev_addr[2] +
  4639. tp->dev->dev_addr[3] +
  4640. tp->dev->dev_addr[4] +
  4641. tp->dev->dev_addr[5]) &
  4642. TX_BACKOFF_SEED_MASK;
  4643. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4644. }
  4645. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4646. {
  4647. struct tg3 *tp = netdev_priv(dev);
  4648. struct sockaddr *addr = p;
  4649. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4650. spin_lock_bh(&tp->lock);
  4651. __tg3_set_mac_addr(tp);
  4652. spin_unlock_bh(&tp->lock);
  4653. return 0;
  4654. }
  4655. /* tp->lock is held. */
  4656. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  4657. dma_addr_t mapping, u32 maxlen_flags,
  4658. u32 nic_addr)
  4659. {
  4660. tg3_write_mem(tp,
  4661. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  4662. ((u64) mapping >> 32));
  4663. tg3_write_mem(tp,
  4664. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  4665. ((u64) mapping & 0xffffffff));
  4666. tg3_write_mem(tp,
  4667. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  4668. maxlen_flags);
  4669. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4670. tg3_write_mem(tp,
  4671. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  4672. nic_addr);
  4673. }
  4674. static void __tg3_set_rx_mode(struct net_device *);
  4675. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  4676. {
  4677. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  4678. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  4679. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  4680. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  4681. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4682. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  4683. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  4684. }
  4685. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  4686. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  4687. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4688. u32 val = ec->stats_block_coalesce_usecs;
  4689. if (!netif_carrier_ok(tp->dev))
  4690. val = 0;
  4691. tw32(HOSTCC_STAT_COAL_TICKS, val);
  4692. }
  4693. }
  4694. /* tp->lock is held. */
  4695. static int tg3_reset_hw(struct tg3 *tp)
  4696. {
  4697. u32 val, rdmac_mode;
  4698. int i, err, limit;
  4699. tg3_disable_ints(tp);
  4700. tg3_stop_fw(tp);
  4701. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  4702. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  4703. tg3_abort_hw(tp, 1);
  4704. }
  4705. err = tg3_chip_reset(tp);
  4706. if (err)
  4707. return err;
  4708. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  4709. /* This works around an issue with Athlon chipsets on
  4710. * B3 tigon3 silicon. This bit has no effect on any
  4711. * other revision. But do not set this on PCI Express
  4712. * chips.
  4713. */
  4714. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  4715. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  4716. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4717. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4718. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  4719. val = tr32(TG3PCI_PCISTATE);
  4720. val |= PCISTATE_RETRY_SAME_DMA;
  4721. tw32(TG3PCI_PCISTATE, val);
  4722. }
  4723. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  4724. /* Enable some hw fixes. */
  4725. val = tr32(TG3PCI_MSI_DATA);
  4726. val |= (1 << 26) | (1 << 28) | (1 << 29);
  4727. tw32(TG3PCI_MSI_DATA, val);
  4728. }
  4729. /* Descriptor ring init may make accesses to the
  4730. * NIC SRAM area to setup the TX descriptors, so we
  4731. * can only do this after the hardware has been
  4732. * successfully reset.
  4733. */
  4734. tg3_init_rings(tp);
  4735. /* This value is determined during the probe time DMA
  4736. * engine test, tg3_test_dma.
  4737. */
  4738. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  4739. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  4740. GRC_MODE_4X_NIC_SEND_RINGS |
  4741. GRC_MODE_NO_TX_PHDR_CSUM |
  4742. GRC_MODE_NO_RX_PHDR_CSUM);
  4743. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  4744. if (tp->tg3_flags & TG3_FLAG_NO_TX_PSEUDO_CSUM)
  4745. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  4746. if (tp->tg3_flags & TG3_FLAG_NO_RX_PSEUDO_CSUM)
  4747. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  4748. tw32(GRC_MODE,
  4749. tp->grc_mode |
  4750. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  4751. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  4752. val = tr32(GRC_MISC_CFG);
  4753. val &= ~0xff;
  4754. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4755. tw32(GRC_MISC_CFG, val);
  4756. /* Initialize MBUF/DESC pool. */
  4757. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  4758. /* Do nothing. */
  4759. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  4760. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  4761. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  4762. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  4763. else
  4764. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  4765. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  4766. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  4767. }
  4768. #if TG3_TSO_SUPPORT != 0
  4769. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4770. int fw_len;
  4771. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  4772. TG3_TSO5_FW_RODATA_LEN +
  4773. TG3_TSO5_FW_DATA_LEN +
  4774. TG3_TSO5_FW_SBSS_LEN +
  4775. TG3_TSO5_FW_BSS_LEN);
  4776. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  4777. tw32(BUFMGR_MB_POOL_ADDR,
  4778. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  4779. tw32(BUFMGR_MB_POOL_SIZE,
  4780. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  4781. }
  4782. #endif
  4783. if (tp->dev->mtu <= ETH_DATA_LEN) {
  4784. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4785. tp->bufmgr_config.mbuf_read_dma_low_water);
  4786. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4787. tp->bufmgr_config.mbuf_mac_rx_low_water);
  4788. tw32(BUFMGR_MB_HIGH_WATER,
  4789. tp->bufmgr_config.mbuf_high_water);
  4790. } else {
  4791. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4792. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  4793. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4794. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  4795. tw32(BUFMGR_MB_HIGH_WATER,
  4796. tp->bufmgr_config.mbuf_high_water_jumbo);
  4797. }
  4798. tw32(BUFMGR_DMA_LOW_WATER,
  4799. tp->bufmgr_config.dma_low_water);
  4800. tw32(BUFMGR_DMA_HIGH_WATER,
  4801. tp->bufmgr_config.dma_high_water);
  4802. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  4803. for (i = 0; i < 2000; i++) {
  4804. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  4805. break;
  4806. udelay(10);
  4807. }
  4808. if (i >= 2000) {
  4809. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  4810. tp->dev->name);
  4811. return -ENODEV;
  4812. }
  4813. /* Setup replenish threshold. */
  4814. tw32(RCVBDI_STD_THRESH, tp->rx_pending / 8);
  4815. /* Initialize TG3_BDINFO's at:
  4816. * RCVDBDI_STD_BD: standard eth size rx ring
  4817. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  4818. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  4819. *
  4820. * like so:
  4821. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  4822. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  4823. * ring attribute flags
  4824. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  4825. *
  4826. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  4827. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  4828. *
  4829. * The size of each ring is fixed in the firmware, but the location is
  4830. * configurable.
  4831. */
  4832. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4833. ((u64) tp->rx_std_mapping >> 32));
  4834. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4835. ((u64) tp->rx_std_mapping & 0xffffffff));
  4836. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  4837. NIC_SRAM_RX_BUFFER_DESC);
  4838. /* Don't even try to program the JUMBO/MINI buffer descriptor
  4839. * configs on 5705.
  4840. */
  4841. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4842. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4843. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  4844. } else {
  4845. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4846. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4847. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4848. BDINFO_FLAGS_DISABLED);
  4849. /* Setup replenish threshold. */
  4850. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  4851. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4852. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4853. ((u64) tp->rx_jumbo_mapping >> 32));
  4854. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4855. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  4856. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4857. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4858. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  4859. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  4860. } else {
  4861. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4862. BDINFO_FLAGS_DISABLED);
  4863. }
  4864. }
  4865. /* There is only one send ring on 5705/5750, no need to explicitly
  4866. * disable the others.
  4867. */
  4868. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4869. /* Clear out send RCB ring in SRAM. */
  4870. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  4871. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4872. BDINFO_FLAGS_DISABLED);
  4873. }
  4874. tp->tx_prod = 0;
  4875. tp->tx_cons = 0;
  4876. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4877. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4878. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  4879. tp->tx_desc_mapping,
  4880. (TG3_TX_RING_SIZE <<
  4881. BDINFO_FLAGS_MAXLEN_SHIFT),
  4882. NIC_SRAM_TX_BUFFER_DESC);
  4883. /* There is only one receive return ring on 5705/5750, no need
  4884. * to explicitly disable the others.
  4885. */
  4886. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4887. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  4888. i += TG3_BDINFO_SIZE) {
  4889. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4890. BDINFO_FLAGS_DISABLED);
  4891. }
  4892. }
  4893. tp->rx_rcb_ptr = 0;
  4894. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4895. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  4896. tp->rx_rcb_mapping,
  4897. (TG3_RX_RCB_RING_SIZE(tp) <<
  4898. BDINFO_FLAGS_MAXLEN_SHIFT),
  4899. 0);
  4900. tp->rx_std_ptr = tp->rx_pending;
  4901. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  4902. tp->rx_std_ptr);
  4903. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  4904. tp->rx_jumbo_pending : 0;
  4905. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  4906. tp->rx_jumbo_ptr);
  4907. /* Initialize MAC address and backoff seed. */
  4908. __tg3_set_mac_addr(tp);
  4909. /* MTU + ethernet header + FCS + optional VLAN tag */
  4910. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  4911. /* The slot time is changed by tg3_setup_phy if we
  4912. * run at gigabit with half duplex.
  4913. */
  4914. tw32(MAC_TX_LENGTHS,
  4915. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4916. (6 << TX_LENGTHS_IPG_SHIFT) |
  4917. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4918. /* Receive rules. */
  4919. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  4920. tw32(RCVLPC_CONFIG, 0x0181);
  4921. /* Calculate RDMAC_MODE setting early, we need it to determine
  4922. * the RCVLPC_STATE_ENABLE mask.
  4923. */
  4924. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  4925. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  4926. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  4927. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  4928. RDMAC_MODE_LNGREAD_ENAB);
  4929. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  4930. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  4931. /* If statement applies to 5705 and 5750 PCI devices only */
  4932. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  4933. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  4934. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  4935. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  4936. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  4937. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  4938. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  4939. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  4940. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  4941. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4942. }
  4943. }
  4944. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4945. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4946. #if TG3_TSO_SUPPORT != 0
  4947. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4948. rdmac_mode |= (1 << 27);
  4949. #endif
  4950. /* Receive/send statistics. */
  4951. if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  4952. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  4953. val = tr32(RCVLPC_STATS_ENABLE);
  4954. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  4955. tw32(RCVLPC_STATS_ENABLE, val);
  4956. } else {
  4957. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  4958. }
  4959. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  4960. tw32(SNDDATAI_STATSENAB, 0xffffff);
  4961. tw32(SNDDATAI_STATSCTRL,
  4962. (SNDDATAI_SCTRL_ENABLE |
  4963. SNDDATAI_SCTRL_FASTUPD));
  4964. /* Setup host coalescing engine. */
  4965. tw32(HOSTCC_MODE, 0);
  4966. for (i = 0; i < 2000; i++) {
  4967. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  4968. break;
  4969. udelay(10);
  4970. }
  4971. __tg3_set_coalesce(tp, &tp->coal);
  4972. /* set status block DMA address */
  4973. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4974. ((u64) tp->status_mapping >> 32));
  4975. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  4976. ((u64) tp->status_mapping & 0xffffffff));
  4977. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4978. /* Status/statistics block address. See tg3_timer,
  4979. * the tg3_periodic_fetch_stats call there, and
  4980. * tg3_get_stats to see how this works for 5705/5750 chips.
  4981. */
  4982. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4983. ((u64) tp->stats_mapping >> 32));
  4984. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  4985. ((u64) tp->stats_mapping & 0xffffffff));
  4986. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  4987. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  4988. }
  4989. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  4990. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  4991. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  4992. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4993. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  4994. /* Clear statistics/status block in chip, and status block in ram. */
  4995. for (i = NIC_SRAM_STATS_BLK;
  4996. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  4997. i += sizeof(u32)) {
  4998. tg3_write_mem(tp, i, 0);
  4999. udelay(40);
  5000. }
  5001. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5002. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5003. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5004. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5005. udelay(40);
  5006. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5007. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  5008. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5009. * whether used as inputs or outputs, are set by boot code after
  5010. * reset.
  5011. */
  5012. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  5013. u32 gpio_mask;
  5014. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  5015. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5016. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5017. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5018. GRC_LCLCTRL_GPIO_OUTPUT3;
  5019. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5020. /* GPIO1 must be driven high for eeprom write protect */
  5021. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5022. GRC_LCLCTRL_GPIO_OUTPUT1);
  5023. }
  5024. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5025. udelay(100);
  5026. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5027. tp->last_tag = 0;
  5028. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5029. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5030. udelay(40);
  5031. }
  5032. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5033. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5034. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5035. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5036. WDMAC_MODE_LNGREAD_ENAB);
  5037. /* If statement applies to 5705 and 5750 PCI devices only */
  5038. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5039. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5040. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5041. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5042. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5043. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5044. /* nothing */
  5045. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5046. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5047. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5048. val |= WDMAC_MODE_RX_ACCEL;
  5049. }
  5050. }
  5051. tw32_f(WDMAC_MODE, val);
  5052. udelay(40);
  5053. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  5054. val = tr32(TG3PCI_X_CAPS);
  5055. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5056. val &= ~PCIX_CAPS_BURST_MASK;
  5057. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5058. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5059. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  5060. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5061. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5062. val |= (tp->split_mode_max_reqs <<
  5063. PCIX_CAPS_SPLIT_SHIFT);
  5064. }
  5065. tw32(TG3PCI_X_CAPS, val);
  5066. }
  5067. tw32_f(RDMAC_MODE, rdmac_mode);
  5068. udelay(40);
  5069. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5070. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5071. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5072. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5073. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5074. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5075. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5076. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5077. #if TG3_TSO_SUPPORT != 0
  5078. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5079. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5080. #endif
  5081. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5082. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5083. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5084. err = tg3_load_5701_a0_firmware_fix(tp);
  5085. if (err)
  5086. return err;
  5087. }
  5088. #if TG3_TSO_SUPPORT != 0
  5089. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5090. err = tg3_load_tso_firmware(tp);
  5091. if (err)
  5092. return err;
  5093. }
  5094. #endif
  5095. tp->tx_mode = TX_MODE_ENABLE;
  5096. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5097. udelay(100);
  5098. tp->rx_mode = RX_MODE_ENABLE;
  5099. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5100. udelay(10);
  5101. if (tp->link_config.phy_is_low_power) {
  5102. tp->link_config.phy_is_low_power = 0;
  5103. tp->link_config.speed = tp->link_config.orig_speed;
  5104. tp->link_config.duplex = tp->link_config.orig_duplex;
  5105. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5106. }
  5107. tp->mi_mode = MAC_MI_MODE_BASE;
  5108. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5109. udelay(80);
  5110. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5111. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5112. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  5113. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5114. udelay(10);
  5115. }
  5116. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5117. udelay(10);
  5118. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5119. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5120. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5121. /* Set drive transmission level to 1.2V */
  5122. /* only if the signal pre-emphasis bit is not set */
  5123. val = tr32(MAC_SERDES_CFG);
  5124. val &= 0xfffff000;
  5125. val |= 0x880;
  5126. tw32(MAC_SERDES_CFG, val);
  5127. }
  5128. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5129. tw32(MAC_SERDES_CFG, 0x616000);
  5130. }
  5131. /* Prevent chip from dropping frames when flow control
  5132. * is enabled.
  5133. */
  5134. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5135. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5136. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5137. /* Use hardware link auto-negotiation */
  5138. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5139. }
  5140. err = tg3_setup_phy(tp, 1);
  5141. if (err)
  5142. return err;
  5143. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5144. u32 tmp;
  5145. /* Clear CRC stats. */
  5146. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  5147. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  5148. tg3_readphy(tp, 0x14, &tmp);
  5149. }
  5150. }
  5151. __tg3_set_rx_mode(tp->dev);
  5152. /* Initialize receive rules. */
  5153. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5154. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5155. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5156. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5157. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5158. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780))
  5159. limit = 8;
  5160. else
  5161. limit = 16;
  5162. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5163. limit -= 4;
  5164. switch (limit) {
  5165. case 16:
  5166. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5167. case 15:
  5168. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5169. case 14:
  5170. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5171. case 13:
  5172. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5173. case 12:
  5174. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5175. case 11:
  5176. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5177. case 10:
  5178. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5179. case 9:
  5180. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5181. case 8:
  5182. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5183. case 7:
  5184. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5185. case 6:
  5186. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5187. case 5:
  5188. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5189. case 4:
  5190. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5191. case 3:
  5192. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5193. case 2:
  5194. case 1:
  5195. default:
  5196. break;
  5197. };
  5198. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5199. return 0;
  5200. }
  5201. /* Called at device open time to get the chip ready for
  5202. * packet processing. Invoked with tp->lock held.
  5203. */
  5204. static int tg3_init_hw(struct tg3 *tp)
  5205. {
  5206. int err;
  5207. /* Force the chip into D0. */
  5208. err = tg3_set_power_state(tp, 0);
  5209. if (err)
  5210. goto out;
  5211. tg3_switch_clocks(tp);
  5212. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5213. err = tg3_reset_hw(tp);
  5214. out:
  5215. return err;
  5216. }
  5217. #define TG3_STAT_ADD32(PSTAT, REG) \
  5218. do { u32 __val = tr32(REG); \
  5219. (PSTAT)->low += __val; \
  5220. if ((PSTAT)->low < __val) \
  5221. (PSTAT)->high += 1; \
  5222. } while (0)
  5223. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5224. {
  5225. struct tg3_hw_stats *sp = tp->hw_stats;
  5226. if (!netif_carrier_ok(tp->dev))
  5227. return;
  5228. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5229. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5230. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5231. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5232. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5233. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5234. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5235. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5236. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5237. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5238. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5239. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5240. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5241. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5242. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5243. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5244. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5245. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5246. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5247. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5248. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5249. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5250. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5251. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5252. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5253. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5254. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5255. }
  5256. static void tg3_timer(unsigned long __opaque)
  5257. {
  5258. struct tg3 *tp = (struct tg3 *) __opaque;
  5259. spin_lock(&tp->lock);
  5260. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5261. /* All of this garbage is because when using non-tagged
  5262. * IRQ status the mailbox/status_block protocol the chip
  5263. * uses with the cpu is race prone.
  5264. */
  5265. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5266. tw32(GRC_LOCAL_CTRL,
  5267. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5268. } else {
  5269. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5270. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5271. }
  5272. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5273. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5274. spin_unlock(&tp->lock);
  5275. schedule_work(&tp->reset_task);
  5276. return;
  5277. }
  5278. }
  5279. /* This part only runs once per second. */
  5280. if (!--tp->timer_counter) {
  5281. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5282. tg3_periodic_fetch_stats(tp);
  5283. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5284. u32 mac_stat;
  5285. int phy_event;
  5286. mac_stat = tr32(MAC_STATUS);
  5287. phy_event = 0;
  5288. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5289. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5290. phy_event = 1;
  5291. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5292. phy_event = 1;
  5293. if (phy_event)
  5294. tg3_setup_phy(tp, 0);
  5295. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5296. u32 mac_stat = tr32(MAC_STATUS);
  5297. int need_setup = 0;
  5298. if (netif_carrier_ok(tp->dev) &&
  5299. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5300. need_setup = 1;
  5301. }
  5302. if (! netif_carrier_ok(tp->dev) &&
  5303. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5304. MAC_STATUS_SIGNAL_DET))) {
  5305. need_setup = 1;
  5306. }
  5307. if (need_setup) {
  5308. tw32_f(MAC_MODE,
  5309. (tp->mac_mode &
  5310. ~MAC_MODE_PORT_MODE_MASK));
  5311. udelay(40);
  5312. tw32_f(MAC_MODE, tp->mac_mode);
  5313. udelay(40);
  5314. tg3_setup_phy(tp, 0);
  5315. }
  5316. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5317. tg3_serdes_parallel_detect(tp);
  5318. tp->timer_counter = tp->timer_multiplier;
  5319. }
  5320. /* Heartbeat is only sent once every 120 seconds. */
  5321. if (!--tp->asf_counter) {
  5322. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5323. u32 val;
  5324. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_ALIVE);
  5325. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5326. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 3);
  5327. val = tr32(GRC_RX_CPU_EVENT);
  5328. val |= (1 << 14);
  5329. tw32(GRC_RX_CPU_EVENT, val);
  5330. }
  5331. tp->asf_counter = tp->asf_multiplier;
  5332. }
  5333. spin_unlock(&tp->lock);
  5334. tp->timer.expires = jiffies + tp->timer_offset;
  5335. add_timer(&tp->timer);
  5336. }
  5337. static int tg3_test_interrupt(struct tg3 *tp)
  5338. {
  5339. struct net_device *dev = tp->dev;
  5340. int err, i;
  5341. u32 int_mbox = 0;
  5342. if (!netif_running(dev))
  5343. return -ENODEV;
  5344. tg3_disable_ints(tp);
  5345. free_irq(tp->pdev->irq, dev);
  5346. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5347. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5348. if (err)
  5349. return err;
  5350. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5351. tg3_enable_ints(tp);
  5352. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5353. HOSTCC_MODE_NOW);
  5354. for (i = 0; i < 5; i++) {
  5355. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  5356. TG3_64BIT_REG_LOW);
  5357. if (int_mbox != 0)
  5358. break;
  5359. msleep(10);
  5360. }
  5361. tg3_disable_ints(tp);
  5362. free_irq(tp->pdev->irq, dev);
  5363. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5364. err = request_irq(tp->pdev->irq, tg3_msi,
  5365. SA_SAMPLE_RANDOM, dev->name, dev);
  5366. else {
  5367. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5368. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5369. fn = tg3_interrupt_tagged;
  5370. err = request_irq(tp->pdev->irq, fn,
  5371. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5372. }
  5373. if (err)
  5374. return err;
  5375. if (int_mbox != 0)
  5376. return 0;
  5377. return -EIO;
  5378. }
  5379. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5380. * successfully restored
  5381. */
  5382. static int tg3_test_msi(struct tg3 *tp)
  5383. {
  5384. struct net_device *dev = tp->dev;
  5385. int err;
  5386. u16 pci_cmd;
  5387. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5388. return 0;
  5389. /* Turn off SERR reporting in case MSI terminates with Master
  5390. * Abort.
  5391. */
  5392. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5393. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5394. pci_cmd & ~PCI_COMMAND_SERR);
  5395. err = tg3_test_interrupt(tp);
  5396. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5397. if (!err)
  5398. return 0;
  5399. /* other failures */
  5400. if (err != -EIO)
  5401. return err;
  5402. /* MSI test failed, go back to INTx mode */
  5403. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5404. "switching to INTx mode. Please report this failure to "
  5405. "the PCI maintainer and include system chipset information.\n",
  5406. tp->dev->name);
  5407. free_irq(tp->pdev->irq, dev);
  5408. pci_disable_msi(tp->pdev);
  5409. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5410. {
  5411. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5412. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5413. fn = tg3_interrupt_tagged;
  5414. err = request_irq(tp->pdev->irq, fn,
  5415. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5416. }
  5417. if (err)
  5418. return err;
  5419. /* Need to reset the chip because the MSI cycle may have terminated
  5420. * with Master Abort.
  5421. */
  5422. tg3_full_lock(tp, 1);
  5423. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5424. err = tg3_init_hw(tp);
  5425. tg3_full_unlock(tp);
  5426. if (err)
  5427. free_irq(tp->pdev->irq, dev);
  5428. return err;
  5429. }
  5430. static int tg3_open(struct net_device *dev)
  5431. {
  5432. struct tg3 *tp = netdev_priv(dev);
  5433. int err;
  5434. tg3_full_lock(tp, 0);
  5435. tg3_disable_ints(tp);
  5436. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5437. tg3_full_unlock(tp);
  5438. /* The placement of this call is tied
  5439. * to the setup and use of Host TX descriptors.
  5440. */
  5441. err = tg3_alloc_consistent(tp);
  5442. if (err)
  5443. return err;
  5444. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  5445. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  5446. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX)) {
  5447. /* All MSI supporting chips should support tagged
  5448. * status. Assert that this is the case.
  5449. */
  5450. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5451. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  5452. "Not using MSI.\n", tp->dev->name);
  5453. } else if (pci_enable_msi(tp->pdev) == 0) {
  5454. u32 msi_mode;
  5455. msi_mode = tr32(MSGINT_MODE);
  5456. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  5457. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  5458. }
  5459. }
  5460. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5461. err = request_irq(tp->pdev->irq, tg3_msi,
  5462. SA_SAMPLE_RANDOM, dev->name, dev);
  5463. else {
  5464. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5465. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5466. fn = tg3_interrupt_tagged;
  5467. err = request_irq(tp->pdev->irq, fn,
  5468. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5469. }
  5470. if (err) {
  5471. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5472. pci_disable_msi(tp->pdev);
  5473. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5474. }
  5475. tg3_free_consistent(tp);
  5476. return err;
  5477. }
  5478. tg3_full_lock(tp, 0);
  5479. err = tg3_init_hw(tp);
  5480. if (err) {
  5481. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5482. tg3_free_rings(tp);
  5483. } else {
  5484. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5485. tp->timer_offset = HZ;
  5486. else
  5487. tp->timer_offset = HZ / 10;
  5488. BUG_ON(tp->timer_offset > HZ);
  5489. tp->timer_counter = tp->timer_multiplier =
  5490. (HZ / tp->timer_offset);
  5491. tp->asf_counter = tp->asf_multiplier =
  5492. ((HZ / tp->timer_offset) * 120);
  5493. init_timer(&tp->timer);
  5494. tp->timer.expires = jiffies + tp->timer_offset;
  5495. tp->timer.data = (unsigned long) tp;
  5496. tp->timer.function = tg3_timer;
  5497. }
  5498. tg3_full_unlock(tp);
  5499. if (err) {
  5500. free_irq(tp->pdev->irq, dev);
  5501. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5502. pci_disable_msi(tp->pdev);
  5503. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5504. }
  5505. tg3_free_consistent(tp);
  5506. return err;
  5507. }
  5508. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5509. err = tg3_test_msi(tp);
  5510. if (err) {
  5511. tg3_full_lock(tp, 0);
  5512. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5513. pci_disable_msi(tp->pdev);
  5514. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5515. }
  5516. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5517. tg3_free_rings(tp);
  5518. tg3_free_consistent(tp);
  5519. tg3_full_unlock(tp);
  5520. return err;
  5521. }
  5522. }
  5523. tg3_full_lock(tp, 0);
  5524. add_timer(&tp->timer);
  5525. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  5526. tg3_enable_ints(tp);
  5527. tg3_full_unlock(tp);
  5528. netif_start_queue(dev);
  5529. return 0;
  5530. }
  5531. #if 0
  5532. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5533. {
  5534. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5535. u16 val16;
  5536. int i;
  5537. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5538. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5539. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5540. val16, val32);
  5541. /* MAC block */
  5542. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5543. tr32(MAC_MODE), tr32(MAC_STATUS));
  5544. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5545. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5546. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5547. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5548. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5549. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5550. /* Send data initiator control block */
  5551. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5552. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5553. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5554. tr32(SNDDATAI_STATSCTRL));
  5555. /* Send data completion control block */
  5556. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5557. /* Send BD ring selector block */
  5558. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5559. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5560. /* Send BD initiator control block */
  5561. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5562. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5563. /* Send BD completion control block */
  5564. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5565. /* Receive list placement control block */
  5566. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5567. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5568. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5569. tr32(RCVLPC_STATSCTRL));
  5570. /* Receive data and receive BD initiator control block */
  5571. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5572. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5573. /* Receive data completion control block */
  5574. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5575. tr32(RCVDCC_MODE));
  5576. /* Receive BD initiator control block */
  5577. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5578. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5579. /* Receive BD completion control block */
  5580. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5581. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5582. /* Receive list selector control block */
  5583. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5584. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5585. /* Mbuf cluster free block */
  5586. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5587. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5588. /* Host coalescing control block */
  5589. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5590. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5591. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5592. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5593. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5594. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5595. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5596. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5597. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  5598. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  5599. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  5600. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  5601. /* Memory arbiter control block */
  5602. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  5603. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  5604. /* Buffer manager control block */
  5605. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  5606. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  5607. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  5608. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  5609. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  5610. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  5611. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  5612. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  5613. /* Read DMA control block */
  5614. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  5615. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  5616. /* Write DMA control block */
  5617. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  5618. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  5619. /* DMA completion block */
  5620. printk("DEBUG: DMAC_MODE[%08x]\n",
  5621. tr32(DMAC_MODE));
  5622. /* GRC block */
  5623. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  5624. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  5625. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  5626. tr32(GRC_LOCAL_CTRL));
  5627. /* TG3_BDINFOs */
  5628. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  5629. tr32(RCVDBDI_JUMBO_BD + 0x0),
  5630. tr32(RCVDBDI_JUMBO_BD + 0x4),
  5631. tr32(RCVDBDI_JUMBO_BD + 0x8),
  5632. tr32(RCVDBDI_JUMBO_BD + 0xc));
  5633. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  5634. tr32(RCVDBDI_STD_BD + 0x0),
  5635. tr32(RCVDBDI_STD_BD + 0x4),
  5636. tr32(RCVDBDI_STD_BD + 0x8),
  5637. tr32(RCVDBDI_STD_BD + 0xc));
  5638. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  5639. tr32(RCVDBDI_MINI_BD + 0x0),
  5640. tr32(RCVDBDI_MINI_BD + 0x4),
  5641. tr32(RCVDBDI_MINI_BD + 0x8),
  5642. tr32(RCVDBDI_MINI_BD + 0xc));
  5643. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  5644. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  5645. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  5646. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  5647. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  5648. val32, val32_2, val32_3, val32_4);
  5649. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  5650. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  5651. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  5652. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  5653. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  5654. val32, val32_2, val32_3, val32_4);
  5655. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  5656. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  5657. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  5658. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  5659. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  5660. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  5661. val32, val32_2, val32_3, val32_4, val32_5);
  5662. /* SW status block */
  5663. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5664. tp->hw_status->status,
  5665. tp->hw_status->status_tag,
  5666. tp->hw_status->rx_jumbo_consumer,
  5667. tp->hw_status->rx_consumer,
  5668. tp->hw_status->rx_mini_consumer,
  5669. tp->hw_status->idx[0].rx_producer,
  5670. tp->hw_status->idx[0].tx_consumer);
  5671. /* SW statistics block */
  5672. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  5673. ((u32 *)tp->hw_stats)[0],
  5674. ((u32 *)tp->hw_stats)[1],
  5675. ((u32 *)tp->hw_stats)[2],
  5676. ((u32 *)tp->hw_stats)[3]);
  5677. /* Mailboxes */
  5678. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  5679. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  5680. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  5681. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  5682. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  5683. /* NIC side send descriptors. */
  5684. for (i = 0; i < 6; i++) {
  5685. unsigned long txd;
  5686. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  5687. + (i * sizeof(struct tg3_tx_buffer_desc));
  5688. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  5689. i,
  5690. readl(txd + 0x0), readl(txd + 0x4),
  5691. readl(txd + 0x8), readl(txd + 0xc));
  5692. }
  5693. /* NIC side RX descriptors. */
  5694. for (i = 0; i < 6; i++) {
  5695. unsigned long rxd;
  5696. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  5697. + (i * sizeof(struct tg3_rx_buffer_desc));
  5698. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  5699. i,
  5700. readl(rxd + 0x0), readl(rxd + 0x4),
  5701. readl(rxd + 0x8), readl(rxd + 0xc));
  5702. rxd += (4 * sizeof(u32));
  5703. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  5704. i,
  5705. readl(rxd + 0x0), readl(rxd + 0x4),
  5706. readl(rxd + 0x8), readl(rxd + 0xc));
  5707. }
  5708. for (i = 0; i < 6; i++) {
  5709. unsigned long rxd;
  5710. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  5711. + (i * sizeof(struct tg3_rx_buffer_desc));
  5712. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  5713. i,
  5714. readl(rxd + 0x0), readl(rxd + 0x4),
  5715. readl(rxd + 0x8), readl(rxd + 0xc));
  5716. rxd += (4 * sizeof(u32));
  5717. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  5718. i,
  5719. readl(rxd + 0x0), readl(rxd + 0x4),
  5720. readl(rxd + 0x8), readl(rxd + 0xc));
  5721. }
  5722. }
  5723. #endif
  5724. static struct net_device_stats *tg3_get_stats(struct net_device *);
  5725. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  5726. static int tg3_close(struct net_device *dev)
  5727. {
  5728. struct tg3 *tp = netdev_priv(dev);
  5729. netif_stop_queue(dev);
  5730. del_timer_sync(&tp->timer);
  5731. tg3_full_lock(tp, 1);
  5732. #if 0
  5733. tg3_dump_state(tp);
  5734. #endif
  5735. tg3_disable_ints(tp);
  5736. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5737. tg3_free_rings(tp);
  5738. tp->tg3_flags &=
  5739. ~(TG3_FLAG_INIT_COMPLETE |
  5740. TG3_FLAG_GOT_SERDES_FLOWCTL);
  5741. netif_carrier_off(tp->dev);
  5742. tg3_full_unlock(tp);
  5743. free_irq(tp->pdev->irq, dev);
  5744. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5745. pci_disable_msi(tp->pdev);
  5746. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5747. }
  5748. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  5749. sizeof(tp->net_stats_prev));
  5750. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  5751. sizeof(tp->estats_prev));
  5752. tg3_free_consistent(tp);
  5753. return 0;
  5754. }
  5755. static inline unsigned long get_stat64(tg3_stat64_t *val)
  5756. {
  5757. unsigned long ret;
  5758. #if (BITS_PER_LONG == 32)
  5759. ret = val->low;
  5760. #else
  5761. ret = ((u64)val->high << 32) | ((u64)val->low);
  5762. #endif
  5763. return ret;
  5764. }
  5765. static unsigned long calc_crc_errors(struct tg3 *tp)
  5766. {
  5767. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5768. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5769. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  5770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  5771. u32 val;
  5772. spin_lock_bh(&tp->lock);
  5773. if (!tg3_readphy(tp, 0x1e, &val)) {
  5774. tg3_writephy(tp, 0x1e, val | 0x8000);
  5775. tg3_readphy(tp, 0x14, &val);
  5776. } else
  5777. val = 0;
  5778. spin_unlock_bh(&tp->lock);
  5779. tp->phy_crc_errors += val;
  5780. return tp->phy_crc_errors;
  5781. }
  5782. return get_stat64(&hw_stats->rx_fcs_errors);
  5783. }
  5784. #define ESTAT_ADD(member) \
  5785. estats->member = old_estats->member + \
  5786. get_stat64(&hw_stats->member)
  5787. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  5788. {
  5789. struct tg3_ethtool_stats *estats = &tp->estats;
  5790. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  5791. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5792. if (!hw_stats)
  5793. return old_estats;
  5794. ESTAT_ADD(rx_octets);
  5795. ESTAT_ADD(rx_fragments);
  5796. ESTAT_ADD(rx_ucast_packets);
  5797. ESTAT_ADD(rx_mcast_packets);
  5798. ESTAT_ADD(rx_bcast_packets);
  5799. ESTAT_ADD(rx_fcs_errors);
  5800. ESTAT_ADD(rx_align_errors);
  5801. ESTAT_ADD(rx_xon_pause_rcvd);
  5802. ESTAT_ADD(rx_xoff_pause_rcvd);
  5803. ESTAT_ADD(rx_mac_ctrl_rcvd);
  5804. ESTAT_ADD(rx_xoff_entered);
  5805. ESTAT_ADD(rx_frame_too_long_errors);
  5806. ESTAT_ADD(rx_jabbers);
  5807. ESTAT_ADD(rx_undersize_packets);
  5808. ESTAT_ADD(rx_in_length_errors);
  5809. ESTAT_ADD(rx_out_length_errors);
  5810. ESTAT_ADD(rx_64_or_less_octet_packets);
  5811. ESTAT_ADD(rx_65_to_127_octet_packets);
  5812. ESTAT_ADD(rx_128_to_255_octet_packets);
  5813. ESTAT_ADD(rx_256_to_511_octet_packets);
  5814. ESTAT_ADD(rx_512_to_1023_octet_packets);
  5815. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  5816. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  5817. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  5818. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  5819. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  5820. ESTAT_ADD(tx_octets);
  5821. ESTAT_ADD(tx_collisions);
  5822. ESTAT_ADD(tx_xon_sent);
  5823. ESTAT_ADD(tx_xoff_sent);
  5824. ESTAT_ADD(tx_flow_control);
  5825. ESTAT_ADD(tx_mac_errors);
  5826. ESTAT_ADD(tx_single_collisions);
  5827. ESTAT_ADD(tx_mult_collisions);
  5828. ESTAT_ADD(tx_deferred);
  5829. ESTAT_ADD(tx_excessive_collisions);
  5830. ESTAT_ADD(tx_late_collisions);
  5831. ESTAT_ADD(tx_collide_2times);
  5832. ESTAT_ADD(tx_collide_3times);
  5833. ESTAT_ADD(tx_collide_4times);
  5834. ESTAT_ADD(tx_collide_5times);
  5835. ESTAT_ADD(tx_collide_6times);
  5836. ESTAT_ADD(tx_collide_7times);
  5837. ESTAT_ADD(tx_collide_8times);
  5838. ESTAT_ADD(tx_collide_9times);
  5839. ESTAT_ADD(tx_collide_10times);
  5840. ESTAT_ADD(tx_collide_11times);
  5841. ESTAT_ADD(tx_collide_12times);
  5842. ESTAT_ADD(tx_collide_13times);
  5843. ESTAT_ADD(tx_collide_14times);
  5844. ESTAT_ADD(tx_collide_15times);
  5845. ESTAT_ADD(tx_ucast_packets);
  5846. ESTAT_ADD(tx_mcast_packets);
  5847. ESTAT_ADD(tx_bcast_packets);
  5848. ESTAT_ADD(tx_carrier_sense_errors);
  5849. ESTAT_ADD(tx_discards);
  5850. ESTAT_ADD(tx_errors);
  5851. ESTAT_ADD(dma_writeq_full);
  5852. ESTAT_ADD(dma_write_prioq_full);
  5853. ESTAT_ADD(rxbds_empty);
  5854. ESTAT_ADD(rx_discards);
  5855. ESTAT_ADD(rx_errors);
  5856. ESTAT_ADD(rx_threshold_hit);
  5857. ESTAT_ADD(dma_readq_full);
  5858. ESTAT_ADD(dma_read_prioq_full);
  5859. ESTAT_ADD(tx_comp_queue_full);
  5860. ESTAT_ADD(ring_set_send_prod_index);
  5861. ESTAT_ADD(ring_status_update);
  5862. ESTAT_ADD(nic_irqs);
  5863. ESTAT_ADD(nic_avoided_irqs);
  5864. ESTAT_ADD(nic_tx_threshold_hit);
  5865. return estats;
  5866. }
  5867. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  5868. {
  5869. struct tg3 *tp = netdev_priv(dev);
  5870. struct net_device_stats *stats = &tp->net_stats;
  5871. struct net_device_stats *old_stats = &tp->net_stats_prev;
  5872. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5873. if (!hw_stats)
  5874. return old_stats;
  5875. stats->rx_packets = old_stats->rx_packets +
  5876. get_stat64(&hw_stats->rx_ucast_packets) +
  5877. get_stat64(&hw_stats->rx_mcast_packets) +
  5878. get_stat64(&hw_stats->rx_bcast_packets);
  5879. stats->tx_packets = old_stats->tx_packets +
  5880. get_stat64(&hw_stats->tx_ucast_packets) +
  5881. get_stat64(&hw_stats->tx_mcast_packets) +
  5882. get_stat64(&hw_stats->tx_bcast_packets);
  5883. stats->rx_bytes = old_stats->rx_bytes +
  5884. get_stat64(&hw_stats->rx_octets);
  5885. stats->tx_bytes = old_stats->tx_bytes +
  5886. get_stat64(&hw_stats->tx_octets);
  5887. stats->rx_errors = old_stats->rx_errors +
  5888. get_stat64(&hw_stats->rx_errors);
  5889. stats->tx_errors = old_stats->tx_errors +
  5890. get_stat64(&hw_stats->tx_errors) +
  5891. get_stat64(&hw_stats->tx_mac_errors) +
  5892. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  5893. get_stat64(&hw_stats->tx_discards);
  5894. stats->multicast = old_stats->multicast +
  5895. get_stat64(&hw_stats->rx_mcast_packets);
  5896. stats->collisions = old_stats->collisions +
  5897. get_stat64(&hw_stats->tx_collisions);
  5898. stats->rx_length_errors = old_stats->rx_length_errors +
  5899. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  5900. get_stat64(&hw_stats->rx_undersize_packets);
  5901. stats->rx_over_errors = old_stats->rx_over_errors +
  5902. get_stat64(&hw_stats->rxbds_empty);
  5903. stats->rx_frame_errors = old_stats->rx_frame_errors +
  5904. get_stat64(&hw_stats->rx_align_errors);
  5905. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  5906. get_stat64(&hw_stats->tx_discards);
  5907. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  5908. get_stat64(&hw_stats->tx_carrier_sense_errors);
  5909. stats->rx_crc_errors = old_stats->rx_crc_errors +
  5910. calc_crc_errors(tp);
  5911. stats->rx_missed_errors = old_stats->rx_missed_errors +
  5912. get_stat64(&hw_stats->rx_discards);
  5913. return stats;
  5914. }
  5915. static inline u32 calc_crc(unsigned char *buf, int len)
  5916. {
  5917. u32 reg;
  5918. u32 tmp;
  5919. int j, k;
  5920. reg = 0xffffffff;
  5921. for (j = 0; j < len; j++) {
  5922. reg ^= buf[j];
  5923. for (k = 0; k < 8; k++) {
  5924. tmp = reg & 0x01;
  5925. reg >>= 1;
  5926. if (tmp) {
  5927. reg ^= 0xedb88320;
  5928. }
  5929. }
  5930. }
  5931. return ~reg;
  5932. }
  5933. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  5934. {
  5935. /* accept or reject all multicast frames */
  5936. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  5937. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  5938. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  5939. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  5940. }
  5941. static void __tg3_set_rx_mode(struct net_device *dev)
  5942. {
  5943. struct tg3 *tp = netdev_priv(dev);
  5944. u32 rx_mode;
  5945. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  5946. RX_MODE_KEEP_VLAN_TAG);
  5947. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  5948. * flag clear.
  5949. */
  5950. #if TG3_VLAN_TAG_USED
  5951. if (!tp->vlgrp &&
  5952. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  5953. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  5954. #else
  5955. /* By definition, VLAN is disabled always in this
  5956. * case.
  5957. */
  5958. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  5959. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  5960. #endif
  5961. if (dev->flags & IFF_PROMISC) {
  5962. /* Promiscuous mode. */
  5963. rx_mode |= RX_MODE_PROMISC;
  5964. } else if (dev->flags & IFF_ALLMULTI) {
  5965. /* Accept all multicast. */
  5966. tg3_set_multi (tp, 1);
  5967. } else if (dev->mc_count < 1) {
  5968. /* Reject all multicast. */
  5969. tg3_set_multi (tp, 0);
  5970. } else {
  5971. /* Accept one or more multicast(s). */
  5972. struct dev_mc_list *mclist;
  5973. unsigned int i;
  5974. u32 mc_filter[4] = { 0, };
  5975. u32 regidx;
  5976. u32 bit;
  5977. u32 crc;
  5978. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  5979. i++, mclist = mclist->next) {
  5980. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  5981. bit = ~crc & 0x7f;
  5982. regidx = (bit & 0x60) >> 5;
  5983. bit &= 0x1f;
  5984. mc_filter[regidx] |= (1 << bit);
  5985. }
  5986. tw32(MAC_HASH_REG_0, mc_filter[0]);
  5987. tw32(MAC_HASH_REG_1, mc_filter[1]);
  5988. tw32(MAC_HASH_REG_2, mc_filter[2]);
  5989. tw32(MAC_HASH_REG_3, mc_filter[3]);
  5990. }
  5991. if (rx_mode != tp->rx_mode) {
  5992. tp->rx_mode = rx_mode;
  5993. tw32_f(MAC_RX_MODE, rx_mode);
  5994. udelay(10);
  5995. }
  5996. }
  5997. static void tg3_set_rx_mode(struct net_device *dev)
  5998. {
  5999. struct tg3 *tp = netdev_priv(dev);
  6000. tg3_full_lock(tp, 0);
  6001. __tg3_set_rx_mode(dev);
  6002. tg3_full_unlock(tp);
  6003. }
  6004. #define TG3_REGDUMP_LEN (32 * 1024)
  6005. static int tg3_get_regs_len(struct net_device *dev)
  6006. {
  6007. return TG3_REGDUMP_LEN;
  6008. }
  6009. static void tg3_get_regs(struct net_device *dev,
  6010. struct ethtool_regs *regs, void *_p)
  6011. {
  6012. u32 *p = _p;
  6013. struct tg3 *tp = netdev_priv(dev);
  6014. u8 *orig_p = _p;
  6015. int i;
  6016. regs->version = 0;
  6017. memset(p, 0, TG3_REGDUMP_LEN);
  6018. tg3_full_lock(tp, 0);
  6019. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6020. #define GET_REG32_LOOP(base,len) \
  6021. do { p = (u32 *)(orig_p + (base)); \
  6022. for (i = 0; i < len; i += 4) \
  6023. __GET_REG32((base) + i); \
  6024. } while (0)
  6025. #define GET_REG32_1(reg) \
  6026. do { p = (u32 *)(orig_p + (reg)); \
  6027. __GET_REG32((reg)); \
  6028. } while (0)
  6029. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6030. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6031. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6032. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6033. GET_REG32_1(SNDDATAC_MODE);
  6034. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6035. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6036. GET_REG32_1(SNDBDC_MODE);
  6037. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6038. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6039. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6040. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6041. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6042. GET_REG32_1(RCVDCC_MODE);
  6043. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6044. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6045. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6046. GET_REG32_1(MBFREE_MODE);
  6047. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6048. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6049. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6050. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6051. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6052. GET_REG32_LOOP(RX_CPU_BASE, 0x280);
  6053. GET_REG32_LOOP(TX_CPU_BASE, 0x280);
  6054. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6055. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6056. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6057. GET_REG32_1(DMAC_MODE);
  6058. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6059. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6060. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6061. #undef __GET_REG32
  6062. #undef GET_REG32_LOOP
  6063. #undef GET_REG32_1
  6064. tg3_full_unlock(tp);
  6065. }
  6066. static int tg3_get_eeprom_len(struct net_device *dev)
  6067. {
  6068. struct tg3 *tp = netdev_priv(dev);
  6069. return tp->nvram_size;
  6070. }
  6071. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6072. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6073. {
  6074. struct tg3 *tp = netdev_priv(dev);
  6075. int ret;
  6076. u8 *pd;
  6077. u32 i, offset, len, val, b_offset, b_count;
  6078. offset = eeprom->offset;
  6079. len = eeprom->len;
  6080. eeprom->len = 0;
  6081. eeprom->magic = TG3_EEPROM_MAGIC;
  6082. if (offset & 3) {
  6083. /* adjustments to start on required 4 byte boundary */
  6084. b_offset = offset & 3;
  6085. b_count = 4 - b_offset;
  6086. if (b_count > len) {
  6087. /* i.e. offset=1 len=2 */
  6088. b_count = len;
  6089. }
  6090. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6091. if (ret)
  6092. return ret;
  6093. val = cpu_to_le32(val);
  6094. memcpy(data, ((char*)&val) + b_offset, b_count);
  6095. len -= b_count;
  6096. offset += b_count;
  6097. eeprom->len += b_count;
  6098. }
  6099. /* read bytes upto the last 4 byte boundary */
  6100. pd = &data[eeprom->len];
  6101. for (i = 0; i < (len - (len & 3)); i += 4) {
  6102. ret = tg3_nvram_read(tp, offset + i, &val);
  6103. if (ret) {
  6104. eeprom->len += i;
  6105. return ret;
  6106. }
  6107. val = cpu_to_le32(val);
  6108. memcpy(pd + i, &val, 4);
  6109. }
  6110. eeprom->len += i;
  6111. if (len & 3) {
  6112. /* read last bytes not ending on 4 byte boundary */
  6113. pd = &data[eeprom->len];
  6114. b_count = len & 3;
  6115. b_offset = offset + len - b_count;
  6116. ret = tg3_nvram_read(tp, b_offset, &val);
  6117. if (ret)
  6118. return ret;
  6119. val = cpu_to_le32(val);
  6120. memcpy(pd, ((char*)&val), b_count);
  6121. eeprom->len += b_count;
  6122. }
  6123. return 0;
  6124. }
  6125. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6126. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6127. {
  6128. struct tg3 *tp = netdev_priv(dev);
  6129. int ret;
  6130. u32 offset, len, b_offset, odd_len, start, end;
  6131. u8 *buf;
  6132. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6133. return -EINVAL;
  6134. offset = eeprom->offset;
  6135. len = eeprom->len;
  6136. if ((b_offset = (offset & 3))) {
  6137. /* adjustments to start on required 4 byte boundary */
  6138. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6139. if (ret)
  6140. return ret;
  6141. start = cpu_to_le32(start);
  6142. len += b_offset;
  6143. offset &= ~3;
  6144. if (len < 4)
  6145. len = 4;
  6146. }
  6147. odd_len = 0;
  6148. if (len & 3) {
  6149. /* adjustments to end on required 4 byte boundary */
  6150. odd_len = 1;
  6151. len = (len + 3) & ~3;
  6152. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6153. if (ret)
  6154. return ret;
  6155. end = cpu_to_le32(end);
  6156. }
  6157. buf = data;
  6158. if (b_offset || odd_len) {
  6159. buf = kmalloc(len, GFP_KERNEL);
  6160. if (buf == 0)
  6161. return -ENOMEM;
  6162. if (b_offset)
  6163. memcpy(buf, &start, 4);
  6164. if (odd_len)
  6165. memcpy(buf+len-4, &end, 4);
  6166. memcpy(buf + b_offset, data, eeprom->len);
  6167. }
  6168. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6169. if (buf != data)
  6170. kfree(buf);
  6171. return ret;
  6172. }
  6173. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6174. {
  6175. struct tg3 *tp = netdev_priv(dev);
  6176. cmd->supported = (SUPPORTED_Autoneg);
  6177. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6178. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6179. SUPPORTED_1000baseT_Full);
  6180. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES))
  6181. cmd->supported |= (SUPPORTED_100baseT_Half |
  6182. SUPPORTED_100baseT_Full |
  6183. SUPPORTED_10baseT_Half |
  6184. SUPPORTED_10baseT_Full |
  6185. SUPPORTED_MII);
  6186. else
  6187. cmd->supported |= SUPPORTED_FIBRE;
  6188. cmd->advertising = tp->link_config.advertising;
  6189. if (netif_running(dev)) {
  6190. cmd->speed = tp->link_config.active_speed;
  6191. cmd->duplex = tp->link_config.active_duplex;
  6192. }
  6193. cmd->port = 0;
  6194. cmd->phy_address = PHY_ADDR;
  6195. cmd->transceiver = 0;
  6196. cmd->autoneg = tp->link_config.autoneg;
  6197. cmd->maxtxpkt = 0;
  6198. cmd->maxrxpkt = 0;
  6199. return 0;
  6200. }
  6201. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6202. {
  6203. struct tg3 *tp = netdev_priv(dev);
  6204. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6205. /* These are the only valid advertisement bits allowed. */
  6206. if (cmd->autoneg == AUTONEG_ENABLE &&
  6207. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6208. ADVERTISED_1000baseT_Full |
  6209. ADVERTISED_Autoneg |
  6210. ADVERTISED_FIBRE)))
  6211. return -EINVAL;
  6212. }
  6213. tg3_full_lock(tp, 0);
  6214. tp->link_config.autoneg = cmd->autoneg;
  6215. if (cmd->autoneg == AUTONEG_ENABLE) {
  6216. tp->link_config.advertising = cmd->advertising;
  6217. tp->link_config.speed = SPEED_INVALID;
  6218. tp->link_config.duplex = DUPLEX_INVALID;
  6219. } else {
  6220. tp->link_config.advertising = 0;
  6221. tp->link_config.speed = cmd->speed;
  6222. tp->link_config.duplex = cmd->duplex;
  6223. }
  6224. if (netif_running(dev))
  6225. tg3_setup_phy(tp, 1);
  6226. tg3_full_unlock(tp);
  6227. return 0;
  6228. }
  6229. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6230. {
  6231. struct tg3 *tp = netdev_priv(dev);
  6232. strcpy(info->driver, DRV_MODULE_NAME);
  6233. strcpy(info->version, DRV_MODULE_VERSION);
  6234. strcpy(info->bus_info, pci_name(tp->pdev));
  6235. }
  6236. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6237. {
  6238. struct tg3 *tp = netdev_priv(dev);
  6239. wol->supported = WAKE_MAGIC;
  6240. wol->wolopts = 0;
  6241. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6242. wol->wolopts = WAKE_MAGIC;
  6243. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6244. }
  6245. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6246. {
  6247. struct tg3 *tp = netdev_priv(dev);
  6248. if (wol->wolopts & ~WAKE_MAGIC)
  6249. return -EINVAL;
  6250. if ((wol->wolopts & WAKE_MAGIC) &&
  6251. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  6252. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  6253. return -EINVAL;
  6254. spin_lock_bh(&tp->lock);
  6255. if (wol->wolopts & WAKE_MAGIC)
  6256. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6257. else
  6258. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6259. spin_unlock_bh(&tp->lock);
  6260. return 0;
  6261. }
  6262. static u32 tg3_get_msglevel(struct net_device *dev)
  6263. {
  6264. struct tg3 *tp = netdev_priv(dev);
  6265. return tp->msg_enable;
  6266. }
  6267. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6268. {
  6269. struct tg3 *tp = netdev_priv(dev);
  6270. tp->msg_enable = value;
  6271. }
  6272. #if TG3_TSO_SUPPORT != 0
  6273. static int tg3_set_tso(struct net_device *dev, u32 value)
  6274. {
  6275. struct tg3 *tp = netdev_priv(dev);
  6276. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6277. if (value)
  6278. return -EINVAL;
  6279. return 0;
  6280. }
  6281. return ethtool_op_set_tso(dev, value);
  6282. }
  6283. #endif
  6284. static int tg3_nway_reset(struct net_device *dev)
  6285. {
  6286. struct tg3 *tp = netdev_priv(dev);
  6287. u32 bmcr;
  6288. int r;
  6289. if (!netif_running(dev))
  6290. return -EAGAIN;
  6291. spin_lock_bh(&tp->lock);
  6292. r = -EINVAL;
  6293. tg3_readphy(tp, MII_BMCR, &bmcr);
  6294. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6295. (bmcr & BMCR_ANENABLE)) {
  6296. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART);
  6297. r = 0;
  6298. }
  6299. spin_unlock_bh(&tp->lock);
  6300. return r;
  6301. }
  6302. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6303. {
  6304. struct tg3 *tp = netdev_priv(dev);
  6305. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6306. ering->rx_mini_max_pending = 0;
  6307. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6308. ering->rx_pending = tp->rx_pending;
  6309. ering->rx_mini_pending = 0;
  6310. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6311. ering->tx_pending = tp->tx_pending;
  6312. }
  6313. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6314. {
  6315. struct tg3 *tp = netdev_priv(dev);
  6316. int irq_sync = 0;
  6317. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6318. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6319. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  6320. return -EINVAL;
  6321. if (netif_running(dev)) {
  6322. tg3_netif_stop(tp);
  6323. irq_sync = 1;
  6324. }
  6325. tg3_full_lock(tp, irq_sync);
  6326. tp->rx_pending = ering->rx_pending;
  6327. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6328. tp->rx_pending > 63)
  6329. tp->rx_pending = 63;
  6330. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6331. tp->tx_pending = ering->tx_pending;
  6332. if (netif_running(dev)) {
  6333. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6334. tg3_init_hw(tp);
  6335. tg3_netif_start(tp);
  6336. }
  6337. tg3_full_unlock(tp);
  6338. return 0;
  6339. }
  6340. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6341. {
  6342. struct tg3 *tp = netdev_priv(dev);
  6343. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6344. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6345. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6346. }
  6347. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6348. {
  6349. struct tg3 *tp = netdev_priv(dev);
  6350. int irq_sync = 0;
  6351. if (netif_running(dev)) {
  6352. tg3_netif_stop(tp);
  6353. irq_sync = 1;
  6354. }
  6355. tg3_full_lock(tp, irq_sync);
  6356. if (epause->autoneg)
  6357. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6358. else
  6359. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6360. if (epause->rx_pause)
  6361. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6362. else
  6363. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6364. if (epause->tx_pause)
  6365. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6366. else
  6367. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6368. if (netif_running(dev)) {
  6369. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6370. tg3_init_hw(tp);
  6371. tg3_netif_start(tp);
  6372. }
  6373. tg3_full_unlock(tp);
  6374. return 0;
  6375. }
  6376. static u32 tg3_get_rx_csum(struct net_device *dev)
  6377. {
  6378. struct tg3 *tp = netdev_priv(dev);
  6379. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6380. }
  6381. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  6382. {
  6383. struct tg3 *tp = netdev_priv(dev);
  6384. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6385. if (data != 0)
  6386. return -EINVAL;
  6387. return 0;
  6388. }
  6389. spin_lock_bh(&tp->lock);
  6390. if (data)
  6391. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  6392. else
  6393. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  6394. spin_unlock_bh(&tp->lock);
  6395. return 0;
  6396. }
  6397. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  6398. {
  6399. struct tg3 *tp = netdev_priv(dev);
  6400. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6401. if (data != 0)
  6402. return -EINVAL;
  6403. return 0;
  6404. }
  6405. if (data)
  6406. dev->features |= NETIF_F_IP_CSUM;
  6407. else
  6408. dev->features &= ~NETIF_F_IP_CSUM;
  6409. return 0;
  6410. }
  6411. static int tg3_get_stats_count (struct net_device *dev)
  6412. {
  6413. return TG3_NUM_STATS;
  6414. }
  6415. static int tg3_get_test_count (struct net_device *dev)
  6416. {
  6417. return TG3_NUM_TEST;
  6418. }
  6419. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  6420. {
  6421. switch (stringset) {
  6422. case ETH_SS_STATS:
  6423. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  6424. break;
  6425. case ETH_SS_TEST:
  6426. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  6427. break;
  6428. default:
  6429. WARN_ON(1); /* we need a WARN() */
  6430. break;
  6431. }
  6432. }
  6433. static int tg3_phys_id(struct net_device *dev, u32 data)
  6434. {
  6435. struct tg3 *tp = netdev_priv(dev);
  6436. int i;
  6437. if (!netif_running(tp->dev))
  6438. return -EAGAIN;
  6439. if (data == 0)
  6440. data = 2;
  6441. for (i = 0; i < (data * 2); i++) {
  6442. if ((i % 2) == 0)
  6443. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6444. LED_CTRL_1000MBPS_ON |
  6445. LED_CTRL_100MBPS_ON |
  6446. LED_CTRL_10MBPS_ON |
  6447. LED_CTRL_TRAFFIC_OVERRIDE |
  6448. LED_CTRL_TRAFFIC_BLINK |
  6449. LED_CTRL_TRAFFIC_LED);
  6450. else
  6451. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6452. LED_CTRL_TRAFFIC_OVERRIDE);
  6453. if (msleep_interruptible(500))
  6454. break;
  6455. }
  6456. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6457. return 0;
  6458. }
  6459. static void tg3_get_ethtool_stats (struct net_device *dev,
  6460. struct ethtool_stats *estats, u64 *tmp_stats)
  6461. {
  6462. struct tg3 *tp = netdev_priv(dev);
  6463. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  6464. }
  6465. #define NVRAM_TEST_SIZE 0x100
  6466. static int tg3_test_nvram(struct tg3 *tp)
  6467. {
  6468. u32 *buf, csum;
  6469. int i, j, err = 0;
  6470. buf = kmalloc(NVRAM_TEST_SIZE, GFP_KERNEL);
  6471. if (buf == NULL)
  6472. return -ENOMEM;
  6473. for (i = 0, j = 0; i < NVRAM_TEST_SIZE; i += 4, j++) {
  6474. u32 val;
  6475. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  6476. break;
  6477. buf[j] = cpu_to_le32(val);
  6478. }
  6479. if (i < NVRAM_TEST_SIZE)
  6480. goto out;
  6481. err = -EIO;
  6482. if (cpu_to_be32(buf[0]) != TG3_EEPROM_MAGIC)
  6483. goto out;
  6484. /* Bootstrap checksum at offset 0x10 */
  6485. csum = calc_crc((unsigned char *) buf, 0x10);
  6486. if(csum != cpu_to_le32(buf[0x10/4]))
  6487. goto out;
  6488. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  6489. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  6490. if (csum != cpu_to_le32(buf[0xfc/4]))
  6491. goto out;
  6492. err = 0;
  6493. out:
  6494. kfree(buf);
  6495. return err;
  6496. }
  6497. #define TG3_SERDES_TIMEOUT_SEC 2
  6498. #define TG3_COPPER_TIMEOUT_SEC 6
  6499. static int tg3_test_link(struct tg3 *tp)
  6500. {
  6501. int i, max;
  6502. if (!netif_running(tp->dev))
  6503. return -ENODEV;
  6504. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  6505. max = TG3_SERDES_TIMEOUT_SEC;
  6506. else
  6507. max = TG3_COPPER_TIMEOUT_SEC;
  6508. for (i = 0; i < max; i++) {
  6509. if (netif_carrier_ok(tp->dev))
  6510. return 0;
  6511. if (msleep_interruptible(1000))
  6512. break;
  6513. }
  6514. return -EIO;
  6515. }
  6516. /* Only test the commonly used registers */
  6517. static int tg3_test_registers(struct tg3 *tp)
  6518. {
  6519. int i, is_5705;
  6520. u32 offset, read_mask, write_mask, val, save_val, read_val;
  6521. static struct {
  6522. u16 offset;
  6523. u16 flags;
  6524. #define TG3_FL_5705 0x1
  6525. #define TG3_FL_NOT_5705 0x2
  6526. #define TG3_FL_NOT_5788 0x4
  6527. u32 read_mask;
  6528. u32 write_mask;
  6529. } reg_tbl[] = {
  6530. /* MAC Control Registers */
  6531. { MAC_MODE, TG3_FL_NOT_5705,
  6532. 0x00000000, 0x00ef6f8c },
  6533. { MAC_MODE, TG3_FL_5705,
  6534. 0x00000000, 0x01ef6b8c },
  6535. { MAC_STATUS, TG3_FL_NOT_5705,
  6536. 0x03800107, 0x00000000 },
  6537. { MAC_STATUS, TG3_FL_5705,
  6538. 0x03800100, 0x00000000 },
  6539. { MAC_ADDR_0_HIGH, 0x0000,
  6540. 0x00000000, 0x0000ffff },
  6541. { MAC_ADDR_0_LOW, 0x0000,
  6542. 0x00000000, 0xffffffff },
  6543. { MAC_RX_MTU_SIZE, 0x0000,
  6544. 0x00000000, 0x0000ffff },
  6545. { MAC_TX_MODE, 0x0000,
  6546. 0x00000000, 0x00000070 },
  6547. { MAC_TX_LENGTHS, 0x0000,
  6548. 0x00000000, 0x00003fff },
  6549. { MAC_RX_MODE, TG3_FL_NOT_5705,
  6550. 0x00000000, 0x000007fc },
  6551. { MAC_RX_MODE, TG3_FL_5705,
  6552. 0x00000000, 0x000007dc },
  6553. { MAC_HASH_REG_0, 0x0000,
  6554. 0x00000000, 0xffffffff },
  6555. { MAC_HASH_REG_1, 0x0000,
  6556. 0x00000000, 0xffffffff },
  6557. { MAC_HASH_REG_2, 0x0000,
  6558. 0x00000000, 0xffffffff },
  6559. { MAC_HASH_REG_3, 0x0000,
  6560. 0x00000000, 0xffffffff },
  6561. /* Receive Data and Receive BD Initiator Control Registers. */
  6562. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  6563. 0x00000000, 0xffffffff },
  6564. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  6565. 0x00000000, 0xffffffff },
  6566. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  6567. 0x00000000, 0x00000003 },
  6568. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  6569. 0x00000000, 0xffffffff },
  6570. { RCVDBDI_STD_BD+0, 0x0000,
  6571. 0x00000000, 0xffffffff },
  6572. { RCVDBDI_STD_BD+4, 0x0000,
  6573. 0x00000000, 0xffffffff },
  6574. { RCVDBDI_STD_BD+8, 0x0000,
  6575. 0x00000000, 0xffff0002 },
  6576. { RCVDBDI_STD_BD+0xc, 0x0000,
  6577. 0x00000000, 0xffffffff },
  6578. /* Receive BD Initiator Control Registers. */
  6579. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  6580. 0x00000000, 0xffffffff },
  6581. { RCVBDI_STD_THRESH, TG3_FL_5705,
  6582. 0x00000000, 0x000003ff },
  6583. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  6584. 0x00000000, 0xffffffff },
  6585. /* Host Coalescing Control Registers. */
  6586. { HOSTCC_MODE, TG3_FL_NOT_5705,
  6587. 0x00000000, 0x00000004 },
  6588. { HOSTCC_MODE, TG3_FL_5705,
  6589. 0x00000000, 0x000000f6 },
  6590. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  6591. 0x00000000, 0xffffffff },
  6592. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  6593. 0x00000000, 0x000003ff },
  6594. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  6595. 0x00000000, 0xffffffff },
  6596. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  6597. 0x00000000, 0x000003ff },
  6598. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  6599. 0x00000000, 0xffffffff },
  6600. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6601. 0x00000000, 0x000000ff },
  6602. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  6603. 0x00000000, 0xffffffff },
  6604. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6605. 0x00000000, 0x000000ff },
  6606. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6607. 0x00000000, 0xffffffff },
  6608. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6609. 0x00000000, 0xffffffff },
  6610. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6611. 0x00000000, 0xffffffff },
  6612. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6613. 0x00000000, 0x000000ff },
  6614. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6615. 0x00000000, 0xffffffff },
  6616. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6617. 0x00000000, 0x000000ff },
  6618. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  6619. 0x00000000, 0xffffffff },
  6620. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  6621. 0x00000000, 0xffffffff },
  6622. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  6623. 0x00000000, 0xffffffff },
  6624. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  6625. 0x00000000, 0xffffffff },
  6626. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  6627. 0x00000000, 0xffffffff },
  6628. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  6629. 0xffffffff, 0x00000000 },
  6630. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  6631. 0xffffffff, 0x00000000 },
  6632. /* Buffer Manager Control Registers. */
  6633. { BUFMGR_MB_POOL_ADDR, 0x0000,
  6634. 0x00000000, 0x007fff80 },
  6635. { BUFMGR_MB_POOL_SIZE, 0x0000,
  6636. 0x00000000, 0x007fffff },
  6637. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  6638. 0x00000000, 0x0000003f },
  6639. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  6640. 0x00000000, 0x000001ff },
  6641. { BUFMGR_MB_HIGH_WATER, 0x0000,
  6642. 0x00000000, 0x000001ff },
  6643. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  6644. 0xffffffff, 0x00000000 },
  6645. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  6646. 0xffffffff, 0x00000000 },
  6647. /* Mailbox Registers */
  6648. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  6649. 0x00000000, 0x000001ff },
  6650. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  6651. 0x00000000, 0x000001ff },
  6652. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  6653. 0x00000000, 0x000007ff },
  6654. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  6655. 0x00000000, 0x000001ff },
  6656. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  6657. };
  6658. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6659. is_5705 = 1;
  6660. else
  6661. is_5705 = 0;
  6662. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  6663. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  6664. continue;
  6665. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  6666. continue;
  6667. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6668. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  6669. continue;
  6670. offset = (u32) reg_tbl[i].offset;
  6671. read_mask = reg_tbl[i].read_mask;
  6672. write_mask = reg_tbl[i].write_mask;
  6673. /* Save the original register content */
  6674. save_val = tr32(offset);
  6675. /* Determine the read-only value. */
  6676. read_val = save_val & read_mask;
  6677. /* Write zero to the register, then make sure the read-only bits
  6678. * are not changed and the read/write bits are all zeros.
  6679. */
  6680. tw32(offset, 0);
  6681. val = tr32(offset);
  6682. /* Test the read-only and read/write bits. */
  6683. if (((val & read_mask) != read_val) || (val & write_mask))
  6684. goto out;
  6685. /* Write ones to all the bits defined by RdMask and WrMask, then
  6686. * make sure the read-only bits are not changed and the
  6687. * read/write bits are all ones.
  6688. */
  6689. tw32(offset, read_mask | write_mask);
  6690. val = tr32(offset);
  6691. /* Test the read-only bits. */
  6692. if ((val & read_mask) != read_val)
  6693. goto out;
  6694. /* Test the read/write bits. */
  6695. if ((val & write_mask) != write_mask)
  6696. goto out;
  6697. tw32(offset, save_val);
  6698. }
  6699. return 0;
  6700. out:
  6701. printk(KERN_ERR PFX "Register test failed at offset %x\n", offset);
  6702. tw32(offset, save_val);
  6703. return -EIO;
  6704. }
  6705. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  6706. {
  6707. static u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  6708. int i;
  6709. u32 j;
  6710. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  6711. for (j = 0; j < len; j += 4) {
  6712. u32 val;
  6713. tg3_write_mem(tp, offset + j, test_pattern[i]);
  6714. tg3_read_mem(tp, offset + j, &val);
  6715. if (val != test_pattern[i])
  6716. return -EIO;
  6717. }
  6718. }
  6719. return 0;
  6720. }
  6721. static int tg3_test_memory(struct tg3 *tp)
  6722. {
  6723. static struct mem_entry {
  6724. u32 offset;
  6725. u32 len;
  6726. } mem_tbl_570x[] = {
  6727. { 0x00000000, 0x01000},
  6728. { 0x00002000, 0x1c000},
  6729. { 0xffffffff, 0x00000}
  6730. }, mem_tbl_5705[] = {
  6731. { 0x00000100, 0x0000c},
  6732. { 0x00000200, 0x00008},
  6733. { 0x00000b50, 0x00400},
  6734. { 0x00004000, 0x00800},
  6735. { 0x00006000, 0x01000},
  6736. { 0x00008000, 0x02000},
  6737. { 0x00010000, 0x0e000},
  6738. { 0xffffffff, 0x00000}
  6739. };
  6740. struct mem_entry *mem_tbl;
  6741. int err = 0;
  6742. int i;
  6743. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6744. mem_tbl = mem_tbl_5705;
  6745. else
  6746. mem_tbl = mem_tbl_570x;
  6747. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  6748. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  6749. mem_tbl[i].len)) != 0)
  6750. break;
  6751. }
  6752. return err;
  6753. }
  6754. #define TG3_MAC_LOOPBACK 0
  6755. #define TG3_PHY_LOOPBACK 1
  6756. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  6757. {
  6758. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  6759. u32 desc_idx;
  6760. struct sk_buff *skb, *rx_skb;
  6761. u8 *tx_data;
  6762. dma_addr_t map;
  6763. int num_pkts, tx_len, rx_len, i, err;
  6764. struct tg3_rx_buffer_desc *desc;
  6765. if (loopback_mode == TG3_MAC_LOOPBACK) {
  6766. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6767. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY |
  6768. MAC_MODE_PORT_MODE_GMII;
  6769. tw32(MAC_MODE, mac_mode);
  6770. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  6771. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6772. MAC_MODE_LINK_POLARITY | MAC_MODE_PORT_MODE_GMII;
  6773. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  6774. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6775. tw32(MAC_MODE, mac_mode);
  6776. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK | BMCR_FULLDPLX |
  6777. BMCR_SPEED1000);
  6778. }
  6779. else
  6780. return -EINVAL;
  6781. err = -EIO;
  6782. tx_len = 1514;
  6783. skb = dev_alloc_skb(tx_len);
  6784. tx_data = skb_put(skb, tx_len);
  6785. memcpy(tx_data, tp->dev->dev_addr, 6);
  6786. memset(tx_data + 6, 0x0, 8);
  6787. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  6788. for (i = 14; i < tx_len; i++)
  6789. tx_data[i] = (u8) (i & 0xff);
  6790. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  6791. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6792. HOSTCC_MODE_NOW);
  6793. udelay(10);
  6794. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  6795. num_pkts = 0;
  6796. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  6797. tp->tx_prod++;
  6798. num_pkts++;
  6799. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  6800. tp->tx_prod);
  6801. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  6802. udelay(10);
  6803. for (i = 0; i < 10; i++) {
  6804. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6805. HOSTCC_MODE_NOW);
  6806. udelay(10);
  6807. tx_idx = tp->hw_status->idx[0].tx_consumer;
  6808. rx_idx = tp->hw_status->idx[0].rx_producer;
  6809. if ((tx_idx == tp->tx_prod) &&
  6810. (rx_idx == (rx_start_idx + num_pkts)))
  6811. break;
  6812. }
  6813. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  6814. dev_kfree_skb(skb);
  6815. if (tx_idx != tp->tx_prod)
  6816. goto out;
  6817. if (rx_idx != rx_start_idx + num_pkts)
  6818. goto out;
  6819. desc = &tp->rx_rcb[rx_start_idx];
  6820. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  6821. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  6822. if (opaque_key != RXD_OPAQUE_RING_STD)
  6823. goto out;
  6824. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  6825. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  6826. goto out;
  6827. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  6828. if (rx_len != tx_len)
  6829. goto out;
  6830. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  6831. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  6832. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  6833. for (i = 14; i < tx_len; i++) {
  6834. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  6835. goto out;
  6836. }
  6837. err = 0;
  6838. /* tg3_free_rings will unmap and free the rx_skb */
  6839. out:
  6840. return err;
  6841. }
  6842. #define TG3_MAC_LOOPBACK_FAILED 1
  6843. #define TG3_PHY_LOOPBACK_FAILED 2
  6844. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  6845. TG3_PHY_LOOPBACK_FAILED)
  6846. static int tg3_test_loopback(struct tg3 *tp)
  6847. {
  6848. int err = 0;
  6849. if (!netif_running(tp->dev))
  6850. return TG3_LOOPBACK_FAILED;
  6851. tg3_reset_hw(tp);
  6852. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  6853. err |= TG3_MAC_LOOPBACK_FAILED;
  6854. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6855. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  6856. err |= TG3_PHY_LOOPBACK_FAILED;
  6857. }
  6858. return err;
  6859. }
  6860. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  6861. u64 *data)
  6862. {
  6863. struct tg3 *tp = netdev_priv(dev);
  6864. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  6865. if (tg3_test_nvram(tp) != 0) {
  6866. etest->flags |= ETH_TEST_FL_FAILED;
  6867. data[0] = 1;
  6868. }
  6869. if (tg3_test_link(tp) != 0) {
  6870. etest->flags |= ETH_TEST_FL_FAILED;
  6871. data[1] = 1;
  6872. }
  6873. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  6874. int irq_sync = 0;
  6875. if (netif_running(dev)) {
  6876. tg3_netif_stop(tp);
  6877. irq_sync = 1;
  6878. }
  6879. tg3_full_lock(tp, irq_sync);
  6880. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  6881. tg3_nvram_lock(tp);
  6882. tg3_halt_cpu(tp, RX_CPU_BASE);
  6883. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6884. tg3_halt_cpu(tp, TX_CPU_BASE);
  6885. tg3_nvram_unlock(tp);
  6886. if (tg3_test_registers(tp) != 0) {
  6887. etest->flags |= ETH_TEST_FL_FAILED;
  6888. data[2] = 1;
  6889. }
  6890. if (tg3_test_memory(tp) != 0) {
  6891. etest->flags |= ETH_TEST_FL_FAILED;
  6892. data[3] = 1;
  6893. }
  6894. if ((data[4] = tg3_test_loopback(tp)) != 0)
  6895. etest->flags |= ETH_TEST_FL_FAILED;
  6896. tg3_full_unlock(tp);
  6897. if (tg3_test_interrupt(tp) != 0) {
  6898. etest->flags |= ETH_TEST_FL_FAILED;
  6899. data[5] = 1;
  6900. }
  6901. tg3_full_lock(tp, 0);
  6902. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6903. if (netif_running(dev)) {
  6904. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6905. tg3_init_hw(tp);
  6906. tg3_netif_start(tp);
  6907. }
  6908. tg3_full_unlock(tp);
  6909. }
  6910. }
  6911. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6912. {
  6913. struct mii_ioctl_data *data = if_mii(ifr);
  6914. struct tg3 *tp = netdev_priv(dev);
  6915. int err;
  6916. switch(cmd) {
  6917. case SIOCGMIIPHY:
  6918. data->phy_id = PHY_ADDR;
  6919. /* fallthru */
  6920. case SIOCGMIIREG: {
  6921. u32 mii_regval;
  6922. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6923. break; /* We have no PHY */
  6924. spin_lock_bh(&tp->lock);
  6925. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  6926. spin_unlock_bh(&tp->lock);
  6927. data->val_out = mii_regval;
  6928. return err;
  6929. }
  6930. case SIOCSMIIREG:
  6931. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6932. break; /* We have no PHY */
  6933. if (!capable(CAP_NET_ADMIN))
  6934. return -EPERM;
  6935. spin_lock_bh(&tp->lock);
  6936. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  6937. spin_unlock_bh(&tp->lock);
  6938. return err;
  6939. default:
  6940. /* do nothing */
  6941. break;
  6942. }
  6943. return -EOPNOTSUPP;
  6944. }
  6945. #if TG3_VLAN_TAG_USED
  6946. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  6947. {
  6948. struct tg3 *tp = netdev_priv(dev);
  6949. tg3_full_lock(tp, 0);
  6950. tp->vlgrp = grp;
  6951. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  6952. __tg3_set_rx_mode(dev);
  6953. tg3_full_unlock(tp);
  6954. }
  6955. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  6956. {
  6957. struct tg3 *tp = netdev_priv(dev);
  6958. tg3_full_lock(tp, 0);
  6959. if (tp->vlgrp)
  6960. tp->vlgrp->vlan_devices[vid] = NULL;
  6961. tg3_full_unlock(tp);
  6962. }
  6963. #endif
  6964. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  6965. {
  6966. struct tg3 *tp = netdev_priv(dev);
  6967. memcpy(ec, &tp->coal, sizeof(*ec));
  6968. return 0;
  6969. }
  6970. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  6971. {
  6972. struct tg3 *tp = netdev_priv(dev);
  6973. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  6974. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  6975. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6976. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  6977. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  6978. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  6979. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  6980. }
  6981. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  6982. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  6983. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  6984. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  6985. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  6986. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  6987. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  6988. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  6989. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  6990. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  6991. return -EINVAL;
  6992. /* No rx interrupts will be generated if both are zero */
  6993. if ((ec->rx_coalesce_usecs == 0) &&
  6994. (ec->rx_max_coalesced_frames == 0))
  6995. return -EINVAL;
  6996. /* No tx interrupts will be generated if both are zero */
  6997. if ((ec->tx_coalesce_usecs == 0) &&
  6998. (ec->tx_max_coalesced_frames == 0))
  6999. return -EINVAL;
  7000. /* Only copy relevant parameters, ignore all others. */
  7001. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7002. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7003. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7004. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7005. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7006. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7007. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7008. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7009. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7010. if (netif_running(dev)) {
  7011. tg3_full_lock(tp, 0);
  7012. __tg3_set_coalesce(tp, &tp->coal);
  7013. tg3_full_unlock(tp);
  7014. }
  7015. return 0;
  7016. }
  7017. static struct ethtool_ops tg3_ethtool_ops = {
  7018. .get_settings = tg3_get_settings,
  7019. .set_settings = tg3_set_settings,
  7020. .get_drvinfo = tg3_get_drvinfo,
  7021. .get_regs_len = tg3_get_regs_len,
  7022. .get_regs = tg3_get_regs,
  7023. .get_wol = tg3_get_wol,
  7024. .set_wol = tg3_set_wol,
  7025. .get_msglevel = tg3_get_msglevel,
  7026. .set_msglevel = tg3_set_msglevel,
  7027. .nway_reset = tg3_nway_reset,
  7028. .get_link = ethtool_op_get_link,
  7029. .get_eeprom_len = tg3_get_eeprom_len,
  7030. .get_eeprom = tg3_get_eeprom,
  7031. .set_eeprom = tg3_set_eeprom,
  7032. .get_ringparam = tg3_get_ringparam,
  7033. .set_ringparam = tg3_set_ringparam,
  7034. .get_pauseparam = tg3_get_pauseparam,
  7035. .set_pauseparam = tg3_set_pauseparam,
  7036. .get_rx_csum = tg3_get_rx_csum,
  7037. .set_rx_csum = tg3_set_rx_csum,
  7038. .get_tx_csum = ethtool_op_get_tx_csum,
  7039. .set_tx_csum = tg3_set_tx_csum,
  7040. .get_sg = ethtool_op_get_sg,
  7041. .set_sg = ethtool_op_set_sg,
  7042. #if TG3_TSO_SUPPORT != 0
  7043. .get_tso = ethtool_op_get_tso,
  7044. .set_tso = tg3_set_tso,
  7045. #endif
  7046. .self_test_count = tg3_get_test_count,
  7047. .self_test = tg3_self_test,
  7048. .get_strings = tg3_get_strings,
  7049. .phys_id = tg3_phys_id,
  7050. .get_stats_count = tg3_get_stats_count,
  7051. .get_ethtool_stats = tg3_get_ethtool_stats,
  7052. .get_coalesce = tg3_get_coalesce,
  7053. .set_coalesce = tg3_set_coalesce,
  7054. .get_perm_addr = ethtool_op_get_perm_addr,
  7055. };
  7056. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7057. {
  7058. u32 cursize, val;
  7059. tp->nvram_size = EEPROM_CHIP_SIZE;
  7060. if (tg3_nvram_read(tp, 0, &val) != 0)
  7061. return;
  7062. if (swab32(val) != TG3_EEPROM_MAGIC)
  7063. return;
  7064. /*
  7065. * Size the chip by reading offsets at increasing powers of two.
  7066. * When we encounter our validation signature, we know the addressing
  7067. * has wrapped around, and thus have our chip size.
  7068. */
  7069. cursize = 0x800;
  7070. while (cursize < tp->nvram_size) {
  7071. if (tg3_nvram_read(tp, cursize, &val) != 0)
  7072. return;
  7073. if (swab32(val) == TG3_EEPROM_MAGIC)
  7074. break;
  7075. cursize <<= 1;
  7076. }
  7077. tp->nvram_size = cursize;
  7078. }
  7079. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7080. {
  7081. u32 val;
  7082. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7083. if (val != 0) {
  7084. tp->nvram_size = (val >> 16) * 1024;
  7085. return;
  7086. }
  7087. }
  7088. tp->nvram_size = 0x20000;
  7089. }
  7090. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7091. {
  7092. u32 nvcfg1;
  7093. nvcfg1 = tr32(NVRAM_CFG1);
  7094. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7095. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7096. }
  7097. else {
  7098. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7099. tw32(NVRAM_CFG1, nvcfg1);
  7100. }
  7101. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7102. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)) {
  7103. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7104. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7105. tp->nvram_jedecnum = JEDEC_ATMEL;
  7106. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7107. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7108. break;
  7109. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7110. tp->nvram_jedecnum = JEDEC_ATMEL;
  7111. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7112. break;
  7113. case FLASH_VENDOR_ATMEL_EEPROM:
  7114. tp->nvram_jedecnum = JEDEC_ATMEL;
  7115. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7116. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7117. break;
  7118. case FLASH_VENDOR_ST:
  7119. tp->nvram_jedecnum = JEDEC_ST;
  7120. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7121. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7122. break;
  7123. case FLASH_VENDOR_SAIFUN:
  7124. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7125. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7126. break;
  7127. case FLASH_VENDOR_SST_SMALL:
  7128. case FLASH_VENDOR_SST_LARGE:
  7129. tp->nvram_jedecnum = JEDEC_SST;
  7130. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7131. break;
  7132. }
  7133. }
  7134. else {
  7135. tp->nvram_jedecnum = JEDEC_ATMEL;
  7136. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7137. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7138. }
  7139. }
  7140. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7141. {
  7142. u32 nvcfg1;
  7143. nvcfg1 = tr32(NVRAM_CFG1);
  7144. /* NVRAM protection for TPM */
  7145. if (nvcfg1 & (1 << 27))
  7146. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7147. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7148. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7149. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7150. tp->nvram_jedecnum = JEDEC_ATMEL;
  7151. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7152. break;
  7153. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7154. tp->nvram_jedecnum = JEDEC_ATMEL;
  7155. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7156. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7157. break;
  7158. case FLASH_5752VENDOR_ST_M45PE10:
  7159. case FLASH_5752VENDOR_ST_M45PE20:
  7160. case FLASH_5752VENDOR_ST_M45PE40:
  7161. tp->nvram_jedecnum = JEDEC_ST;
  7162. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7163. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7164. break;
  7165. }
  7166. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  7167. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  7168. case FLASH_5752PAGE_SIZE_256:
  7169. tp->nvram_pagesize = 256;
  7170. break;
  7171. case FLASH_5752PAGE_SIZE_512:
  7172. tp->nvram_pagesize = 512;
  7173. break;
  7174. case FLASH_5752PAGE_SIZE_1K:
  7175. tp->nvram_pagesize = 1024;
  7176. break;
  7177. case FLASH_5752PAGE_SIZE_2K:
  7178. tp->nvram_pagesize = 2048;
  7179. break;
  7180. case FLASH_5752PAGE_SIZE_4K:
  7181. tp->nvram_pagesize = 4096;
  7182. break;
  7183. case FLASH_5752PAGE_SIZE_264:
  7184. tp->nvram_pagesize = 264;
  7185. break;
  7186. }
  7187. }
  7188. else {
  7189. /* For eeprom, set pagesize to maximum eeprom size */
  7190. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7191. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7192. tw32(NVRAM_CFG1, nvcfg1);
  7193. }
  7194. }
  7195. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  7196. static void __devinit tg3_nvram_init(struct tg3 *tp)
  7197. {
  7198. int j;
  7199. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  7200. return;
  7201. tw32_f(GRC_EEPROM_ADDR,
  7202. (EEPROM_ADDR_FSM_RESET |
  7203. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  7204. EEPROM_ADDR_CLKPERD_SHIFT)));
  7205. /* XXX schedule_timeout() ... */
  7206. for (j = 0; j < 100; j++)
  7207. udelay(10);
  7208. /* Enable seeprom accesses. */
  7209. tw32_f(GRC_LOCAL_CTRL,
  7210. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  7211. udelay(100);
  7212. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7213. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  7214. tp->tg3_flags |= TG3_FLAG_NVRAM;
  7215. tg3_enable_nvram_access(tp);
  7216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7217. tg3_get_5752_nvram_info(tp);
  7218. else
  7219. tg3_get_nvram_info(tp);
  7220. tg3_get_nvram_size(tp);
  7221. tg3_disable_nvram_access(tp);
  7222. } else {
  7223. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  7224. tg3_get_eeprom_size(tp);
  7225. }
  7226. }
  7227. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  7228. u32 offset, u32 *val)
  7229. {
  7230. u32 tmp;
  7231. int i;
  7232. if (offset > EEPROM_ADDR_ADDR_MASK ||
  7233. (offset % 4) != 0)
  7234. return -EINVAL;
  7235. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  7236. EEPROM_ADDR_DEVID_MASK |
  7237. EEPROM_ADDR_READ);
  7238. tw32(GRC_EEPROM_ADDR,
  7239. tmp |
  7240. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7241. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  7242. EEPROM_ADDR_ADDR_MASK) |
  7243. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  7244. for (i = 0; i < 10000; i++) {
  7245. tmp = tr32(GRC_EEPROM_ADDR);
  7246. if (tmp & EEPROM_ADDR_COMPLETE)
  7247. break;
  7248. udelay(100);
  7249. }
  7250. if (!(tmp & EEPROM_ADDR_COMPLETE))
  7251. return -EBUSY;
  7252. *val = tr32(GRC_EEPROM_DATA);
  7253. return 0;
  7254. }
  7255. #define NVRAM_CMD_TIMEOUT 10000
  7256. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  7257. {
  7258. int i;
  7259. tw32(NVRAM_CMD, nvram_cmd);
  7260. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  7261. udelay(10);
  7262. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  7263. udelay(10);
  7264. break;
  7265. }
  7266. }
  7267. if (i == NVRAM_CMD_TIMEOUT) {
  7268. return -EBUSY;
  7269. }
  7270. return 0;
  7271. }
  7272. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  7273. {
  7274. int ret;
  7275. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7276. printk(KERN_ERR PFX "Attempt to do nvram_read on Sun 570X\n");
  7277. return -EINVAL;
  7278. }
  7279. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  7280. return tg3_nvram_read_using_eeprom(tp, offset, val);
  7281. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  7282. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7283. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7284. offset = ((offset / tp->nvram_pagesize) <<
  7285. ATMEL_AT45DB0X1B_PAGE_POS) +
  7286. (offset % tp->nvram_pagesize);
  7287. }
  7288. if (offset > NVRAM_ADDR_MSK)
  7289. return -EINVAL;
  7290. tg3_nvram_lock(tp);
  7291. tg3_enable_nvram_access(tp);
  7292. tw32(NVRAM_ADDR, offset);
  7293. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  7294. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  7295. if (ret == 0)
  7296. *val = swab32(tr32(NVRAM_RDDATA));
  7297. tg3_nvram_unlock(tp);
  7298. tg3_disable_nvram_access(tp);
  7299. return ret;
  7300. }
  7301. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  7302. u32 offset, u32 len, u8 *buf)
  7303. {
  7304. int i, j, rc = 0;
  7305. u32 val;
  7306. for (i = 0; i < len; i += 4) {
  7307. u32 addr, data;
  7308. addr = offset + i;
  7309. memcpy(&data, buf + i, 4);
  7310. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  7311. val = tr32(GRC_EEPROM_ADDR);
  7312. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  7313. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  7314. EEPROM_ADDR_READ);
  7315. tw32(GRC_EEPROM_ADDR, val |
  7316. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7317. (addr & EEPROM_ADDR_ADDR_MASK) |
  7318. EEPROM_ADDR_START |
  7319. EEPROM_ADDR_WRITE);
  7320. for (j = 0; j < 10000; j++) {
  7321. val = tr32(GRC_EEPROM_ADDR);
  7322. if (val & EEPROM_ADDR_COMPLETE)
  7323. break;
  7324. udelay(100);
  7325. }
  7326. if (!(val & EEPROM_ADDR_COMPLETE)) {
  7327. rc = -EBUSY;
  7328. break;
  7329. }
  7330. }
  7331. return rc;
  7332. }
  7333. /* offset and length are dword aligned */
  7334. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  7335. u8 *buf)
  7336. {
  7337. int ret = 0;
  7338. u32 pagesize = tp->nvram_pagesize;
  7339. u32 pagemask = pagesize - 1;
  7340. u32 nvram_cmd;
  7341. u8 *tmp;
  7342. tmp = kmalloc(pagesize, GFP_KERNEL);
  7343. if (tmp == NULL)
  7344. return -ENOMEM;
  7345. while (len) {
  7346. int j;
  7347. u32 phy_addr, page_off, size;
  7348. phy_addr = offset & ~pagemask;
  7349. for (j = 0; j < pagesize; j += 4) {
  7350. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  7351. (u32 *) (tmp + j))))
  7352. break;
  7353. }
  7354. if (ret)
  7355. break;
  7356. page_off = offset & pagemask;
  7357. size = pagesize;
  7358. if (len < size)
  7359. size = len;
  7360. len -= size;
  7361. memcpy(tmp + page_off, buf, size);
  7362. offset = offset + (pagesize - page_off);
  7363. tg3_enable_nvram_access(tp);
  7364. /*
  7365. * Before we can erase the flash page, we need
  7366. * to issue a special "write enable" command.
  7367. */
  7368. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7369. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7370. break;
  7371. /* Erase the target page */
  7372. tw32(NVRAM_ADDR, phy_addr);
  7373. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  7374. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  7375. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7376. break;
  7377. /* Issue another write enable to start the write. */
  7378. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7379. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7380. break;
  7381. for (j = 0; j < pagesize; j += 4) {
  7382. u32 data;
  7383. data = *((u32 *) (tmp + j));
  7384. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7385. tw32(NVRAM_ADDR, phy_addr + j);
  7386. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  7387. NVRAM_CMD_WR;
  7388. if (j == 0)
  7389. nvram_cmd |= NVRAM_CMD_FIRST;
  7390. else if (j == (pagesize - 4))
  7391. nvram_cmd |= NVRAM_CMD_LAST;
  7392. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7393. break;
  7394. }
  7395. if (ret)
  7396. break;
  7397. }
  7398. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7399. tg3_nvram_exec_cmd(tp, nvram_cmd);
  7400. kfree(tmp);
  7401. return ret;
  7402. }
  7403. /* offset and length are dword aligned */
  7404. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  7405. u8 *buf)
  7406. {
  7407. int i, ret = 0;
  7408. for (i = 0; i < len; i += 4, offset += 4) {
  7409. u32 data, page_off, phy_addr, nvram_cmd;
  7410. memcpy(&data, buf + i, 4);
  7411. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7412. page_off = offset % tp->nvram_pagesize;
  7413. if ((tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7414. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7415. phy_addr = ((offset / tp->nvram_pagesize) <<
  7416. ATMEL_AT45DB0X1B_PAGE_POS) + page_off;
  7417. }
  7418. else {
  7419. phy_addr = offset;
  7420. }
  7421. tw32(NVRAM_ADDR, phy_addr);
  7422. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  7423. if ((page_off == 0) || (i == 0))
  7424. nvram_cmd |= NVRAM_CMD_FIRST;
  7425. else if (page_off == (tp->nvram_pagesize - 4))
  7426. nvram_cmd |= NVRAM_CMD_LAST;
  7427. if (i == (len - 4))
  7428. nvram_cmd |= NVRAM_CMD_LAST;
  7429. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  7430. (tp->nvram_jedecnum == JEDEC_ST) &&
  7431. (nvram_cmd & NVRAM_CMD_FIRST)) {
  7432. if ((ret = tg3_nvram_exec_cmd(tp,
  7433. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  7434. NVRAM_CMD_DONE)))
  7435. break;
  7436. }
  7437. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7438. /* We always do complete word writes to eeprom. */
  7439. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  7440. }
  7441. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7442. break;
  7443. }
  7444. return ret;
  7445. }
  7446. /* offset and length are dword aligned */
  7447. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  7448. {
  7449. int ret;
  7450. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7451. printk(KERN_ERR PFX "Attempt to do nvram_write on Sun 570X\n");
  7452. return -EINVAL;
  7453. }
  7454. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7455. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  7456. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  7457. udelay(40);
  7458. }
  7459. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  7460. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  7461. }
  7462. else {
  7463. u32 grc_mode;
  7464. tg3_nvram_lock(tp);
  7465. tg3_enable_nvram_access(tp);
  7466. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  7467. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  7468. tw32(NVRAM_WRITE1, 0x406);
  7469. grc_mode = tr32(GRC_MODE);
  7470. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  7471. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  7472. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7473. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  7474. buf);
  7475. }
  7476. else {
  7477. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  7478. buf);
  7479. }
  7480. grc_mode = tr32(GRC_MODE);
  7481. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  7482. tg3_disable_nvram_access(tp);
  7483. tg3_nvram_unlock(tp);
  7484. }
  7485. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7486. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7487. udelay(40);
  7488. }
  7489. return ret;
  7490. }
  7491. struct subsys_tbl_ent {
  7492. u16 subsys_vendor, subsys_devid;
  7493. u32 phy_id;
  7494. };
  7495. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  7496. /* Broadcom boards. */
  7497. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  7498. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  7499. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  7500. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  7501. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  7502. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  7503. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  7504. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  7505. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  7506. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  7507. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  7508. /* 3com boards. */
  7509. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  7510. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  7511. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  7512. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  7513. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  7514. /* DELL boards. */
  7515. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  7516. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  7517. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  7518. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  7519. /* Compaq boards. */
  7520. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  7521. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  7522. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  7523. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  7524. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  7525. /* IBM boards. */
  7526. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  7527. };
  7528. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  7529. {
  7530. int i;
  7531. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  7532. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  7533. tp->pdev->subsystem_vendor) &&
  7534. (subsys_id_to_phy_id[i].subsys_devid ==
  7535. tp->pdev->subsystem_device))
  7536. return &subsys_id_to_phy_id[i];
  7537. }
  7538. return NULL;
  7539. }
  7540. /* Since this function may be called in D3-hot power state during
  7541. * tg3_init_one(), only config cycles are allowed.
  7542. */
  7543. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  7544. {
  7545. u32 val;
  7546. /* Make sure register accesses (indirect or otherwise)
  7547. * will function correctly.
  7548. */
  7549. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7550. tp->misc_host_ctrl);
  7551. tp->phy_id = PHY_ID_INVALID;
  7552. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7553. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7554. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7555. u32 nic_cfg, led_cfg;
  7556. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  7557. int eeprom_phy_serdes = 0;
  7558. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7559. tp->nic_sram_data_cfg = nic_cfg;
  7560. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  7561. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  7562. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7563. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7564. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  7565. (ver > 0) && (ver < 0x100))
  7566. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  7567. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  7568. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  7569. eeprom_phy_serdes = 1;
  7570. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  7571. if (nic_phy_id != 0) {
  7572. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  7573. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  7574. eeprom_phy_id = (id1 >> 16) << 10;
  7575. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  7576. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  7577. } else
  7578. eeprom_phy_id = 0;
  7579. tp->phy_id = eeprom_phy_id;
  7580. if (eeprom_phy_serdes) {
  7581. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7582. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  7583. else
  7584. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7585. }
  7586. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7587. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  7588. SHASTA_EXT_LED_MODE_MASK);
  7589. else
  7590. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  7591. switch (led_cfg) {
  7592. default:
  7593. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  7594. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7595. break;
  7596. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  7597. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7598. break;
  7599. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  7600. tp->led_ctrl = LED_CTRL_MODE_MAC;
  7601. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  7602. * read on some older 5700/5701 bootcode.
  7603. */
  7604. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7605. ASIC_REV_5700 ||
  7606. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7607. ASIC_REV_5701)
  7608. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7609. break;
  7610. case SHASTA_EXT_LED_SHARED:
  7611. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  7612. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  7613. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  7614. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7615. LED_CTRL_MODE_PHY_2);
  7616. break;
  7617. case SHASTA_EXT_LED_MAC:
  7618. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  7619. break;
  7620. case SHASTA_EXT_LED_COMBO:
  7621. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  7622. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  7623. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7624. LED_CTRL_MODE_PHY_2);
  7625. break;
  7626. };
  7627. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7628. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  7629. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  7630. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7631. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7632. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7633. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP))
  7634. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  7635. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7636. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  7637. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7638. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  7639. }
  7640. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  7641. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  7642. if (cfg2 & (1 << 17))
  7643. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  7644. /* serdes signal pre-emphasis in register 0x590 set by */
  7645. /* bootcode if bit 18 is set */
  7646. if (cfg2 & (1 << 18))
  7647. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  7648. }
  7649. }
  7650. static int __devinit tg3_phy_probe(struct tg3 *tp)
  7651. {
  7652. u32 hw_phy_id_1, hw_phy_id_2;
  7653. u32 hw_phy_id, hw_phy_id_masked;
  7654. int err;
  7655. /* Reading the PHY ID register can conflict with ASF
  7656. * firwmare access to the PHY hardware.
  7657. */
  7658. err = 0;
  7659. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  7660. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  7661. } else {
  7662. /* Now read the physical PHY_ID from the chip and verify
  7663. * that it is sane. If it doesn't look good, we fall back
  7664. * to either the hard-coded table based PHY_ID and failing
  7665. * that the value found in the eeprom area.
  7666. */
  7667. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  7668. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  7669. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  7670. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  7671. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  7672. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  7673. }
  7674. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  7675. tp->phy_id = hw_phy_id;
  7676. if (hw_phy_id_masked == PHY_ID_BCM8002)
  7677. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7678. else
  7679. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  7680. } else {
  7681. if (tp->phy_id != PHY_ID_INVALID) {
  7682. /* Do nothing, phy ID already set up in
  7683. * tg3_get_eeprom_hw_cfg().
  7684. */
  7685. } else {
  7686. struct subsys_tbl_ent *p;
  7687. /* No eeprom signature? Try the hardcoded
  7688. * subsys device table.
  7689. */
  7690. p = lookup_by_subsys(tp);
  7691. if (!p)
  7692. return -ENODEV;
  7693. tp->phy_id = p->phy_id;
  7694. if (!tp->phy_id ||
  7695. tp->phy_id == PHY_ID_BCM8002)
  7696. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7697. }
  7698. }
  7699. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  7700. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  7701. u32 bmsr, adv_reg, tg3_ctrl;
  7702. tg3_readphy(tp, MII_BMSR, &bmsr);
  7703. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  7704. (bmsr & BMSR_LSTATUS))
  7705. goto skip_phy_reset;
  7706. err = tg3_phy_reset(tp);
  7707. if (err)
  7708. return err;
  7709. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  7710. ADVERTISE_100HALF | ADVERTISE_100FULL |
  7711. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  7712. tg3_ctrl = 0;
  7713. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  7714. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  7715. MII_TG3_CTRL_ADV_1000_FULL);
  7716. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  7717. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  7718. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  7719. MII_TG3_CTRL_ENABLE_AS_MASTER);
  7720. }
  7721. if (!tg3_copper_is_advertising_all(tp)) {
  7722. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7723. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7724. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7725. tg3_writephy(tp, MII_BMCR,
  7726. BMCR_ANENABLE | BMCR_ANRESTART);
  7727. }
  7728. tg3_phy_set_wirespeed(tp);
  7729. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7730. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7731. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7732. }
  7733. skip_phy_reset:
  7734. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7735. err = tg3_init_5401phy_dsp(tp);
  7736. if (err)
  7737. return err;
  7738. }
  7739. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  7740. err = tg3_init_5401phy_dsp(tp);
  7741. }
  7742. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7743. tp->link_config.advertising =
  7744. (ADVERTISED_1000baseT_Half |
  7745. ADVERTISED_1000baseT_Full |
  7746. ADVERTISED_Autoneg |
  7747. ADVERTISED_FIBRE);
  7748. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7749. tp->link_config.advertising &=
  7750. ~(ADVERTISED_1000baseT_Half |
  7751. ADVERTISED_1000baseT_Full);
  7752. return err;
  7753. }
  7754. static void __devinit tg3_read_partno(struct tg3 *tp)
  7755. {
  7756. unsigned char vpd_data[256];
  7757. int i;
  7758. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7759. /* Sun decided not to put the necessary bits in the
  7760. * NVRAM of their onboard tg3 parts :(
  7761. */
  7762. strcpy(tp->board_part_number, "Sun 570X");
  7763. return;
  7764. }
  7765. for (i = 0; i < 256; i += 4) {
  7766. u32 tmp;
  7767. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  7768. goto out_not_found;
  7769. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  7770. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  7771. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  7772. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  7773. }
  7774. /* Now parse and find the part number. */
  7775. for (i = 0; i < 256; ) {
  7776. unsigned char val = vpd_data[i];
  7777. int block_end;
  7778. if (val == 0x82 || val == 0x91) {
  7779. i = (i + 3 +
  7780. (vpd_data[i + 1] +
  7781. (vpd_data[i + 2] << 8)));
  7782. continue;
  7783. }
  7784. if (val != 0x90)
  7785. goto out_not_found;
  7786. block_end = (i + 3 +
  7787. (vpd_data[i + 1] +
  7788. (vpd_data[i + 2] << 8)));
  7789. i += 3;
  7790. while (i < block_end) {
  7791. if (vpd_data[i + 0] == 'P' &&
  7792. vpd_data[i + 1] == 'N') {
  7793. int partno_len = vpd_data[i + 2];
  7794. if (partno_len > 24)
  7795. goto out_not_found;
  7796. memcpy(tp->board_part_number,
  7797. &vpd_data[i + 3],
  7798. partno_len);
  7799. /* Success. */
  7800. return;
  7801. }
  7802. }
  7803. /* Part number not found. */
  7804. goto out_not_found;
  7805. }
  7806. out_not_found:
  7807. strcpy(tp->board_part_number, "none");
  7808. }
  7809. #ifdef CONFIG_SPARC64
  7810. static int __devinit tg3_is_sun_570X(struct tg3 *tp)
  7811. {
  7812. struct pci_dev *pdev = tp->pdev;
  7813. struct pcidev_cookie *pcp = pdev->sysdata;
  7814. if (pcp != NULL) {
  7815. int node = pcp->prom_node;
  7816. u32 venid;
  7817. int err;
  7818. err = prom_getproperty(node, "subsystem-vendor-id",
  7819. (char *) &venid, sizeof(venid));
  7820. if (err == 0 || err == -1)
  7821. return 0;
  7822. if (venid == PCI_VENDOR_ID_SUN)
  7823. return 1;
  7824. }
  7825. return 0;
  7826. }
  7827. #endif
  7828. static int __devinit tg3_get_invariants(struct tg3 *tp)
  7829. {
  7830. static struct pci_device_id write_reorder_chipsets[] = {
  7831. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  7832. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  7833. { },
  7834. };
  7835. u32 misc_ctrl_reg;
  7836. u32 cacheline_sz_reg;
  7837. u32 pci_state_reg, grc_misc_cfg;
  7838. u32 val;
  7839. u16 pci_cmd;
  7840. int err;
  7841. #ifdef CONFIG_SPARC64
  7842. if (tg3_is_sun_570X(tp))
  7843. tp->tg3_flags2 |= TG3_FLG2_SUN_570X;
  7844. #endif
  7845. /* If we have an AMD 762 chipset, write
  7846. * reordering to the mailbox registers done by the host
  7847. * controller can cause major troubles. We read back from
  7848. * every mailbox register write to force the writes to be
  7849. * posted to the chip in order.
  7850. */
  7851. if (pci_dev_present(write_reorder_chipsets))
  7852. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  7853. /* Force memory write invalidate off. If we leave it on,
  7854. * then on 5700_BX chips we have to enable a workaround.
  7855. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  7856. * to match the cacheline size. The Broadcom driver have this
  7857. * workaround but turns MWI off all the times so never uses
  7858. * it. This seems to suggest that the workaround is insufficient.
  7859. */
  7860. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7861. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  7862. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7863. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  7864. * has the register indirect write enable bit set before
  7865. * we try to access any of the MMIO registers. It is also
  7866. * critical that the PCI-X hw workaround situation is decided
  7867. * before that as well.
  7868. */
  7869. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7870. &misc_ctrl_reg);
  7871. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  7872. MISC_HOST_CTRL_CHIPREV_SHIFT);
  7873. /* Wrong chip ID in 5752 A0. This code can be removed later
  7874. * as A0 is not in production.
  7875. */
  7876. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  7877. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  7878. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  7879. * we need to disable memory and use config. cycles
  7880. * only to access all registers. The 5702/03 chips
  7881. * can mistakenly decode the special cycles from the
  7882. * ICH chipsets as memory write cycles, causing corruption
  7883. * of register and memory space. Only certain ICH bridges
  7884. * will drive special cycles with non-zero data during the
  7885. * address phase which can fall within the 5703's address
  7886. * range. This is not an ICH bug as the PCI spec allows
  7887. * non-zero address during special cycles. However, only
  7888. * these ICH bridges are known to drive non-zero addresses
  7889. * during special cycles.
  7890. *
  7891. * Since special cycles do not cross PCI bridges, we only
  7892. * enable this workaround if the 5703 is on the secondary
  7893. * bus of these ICH bridges.
  7894. */
  7895. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  7896. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  7897. static struct tg3_dev_id {
  7898. u32 vendor;
  7899. u32 device;
  7900. u32 rev;
  7901. } ich_chipsets[] = {
  7902. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  7903. PCI_ANY_ID },
  7904. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  7905. PCI_ANY_ID },
  7906. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  7907. 0xa },
  7908. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  7909. PCI_ANY_ID },
  7910. { },
  7911. };
  7912. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  7913. struct pci_dev *bridge = NULL;
  7914. while (pci_id->vendor != 0) {
  7915. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  7916. bridge);
  7917. if (!bridge) {
  7918. pci_id++;
  7919. continue;
  7920. }
  7921. if (pci_id->rev != PCI_ANY_ID) {
  7922. u8 rev;
  7923. pci_read_config_byte(bridge, PCI_REVISION_ID,
  7924. &rev);
  7925. if (rev > pci_id->rev)
  7926. continue;
  7927. }
  7928. if (bridge->subordinate &&
  7929. (bridge->subordinate->number ==
  7930. tp->pdev->bus->number)) {
  7931. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  7932. pci_dev_put(bridge);
  7933. break;
  7934. }
  7935. }
  7936. }
  7937. /* Find msi capability. */
  7938. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7939. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  7940. /* Initialize misc host control in PCI block. */
  7941. tp->misc_host_ctrl |= (misc_ctrl_reg &
  7942. MISC_HOST_CTRL_CHIPREV);
  7943. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7944. tp->misc_host_ctrl);
  7945. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  7946. &cacheline_sz_reg);
  7947. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  7948. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  7949. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  7950. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  7951. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7952. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  7953. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7954. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  7955. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  7956. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  7957. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  7958. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7959. tp->tg3_flags2 |= TG3_FLG2_HW_TSO;
  7960. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  7961. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  7962. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752)
  7963. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  7964. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  7965. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  7966. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  7967. tp->pci_lat_timer < 64) {
  7968. tp->pci_lat_timer = 64;
  7969. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  7970. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  7971. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  7972. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  7973. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  7974. cacheline_sz_reg);
  7975. }
  7976. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  7977. &pci_state_reg);
  7978. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  7979. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  7980. /* If this is a 5700 BX chipset, and we are in PCI-X
  7981. * mode, enable register write workaround.
  7982. *
  7983. * The workaround is to use indirect register accesses
  7984. * for all chip writes not to mailbox registers.
  7985. */
  7986. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  7987. u32 pm_reg;
  7988. u16 pci_cmd;
  7989. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  7990. /* The chip can have it's power management PCI config
  7991. * space registers clobbered due to this bug.
  7992. * So explicitly force the chip into D0 here.
  7993. */
  7994. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  7995. &pm_reg);
  7996. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  7997. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  7998. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  7999. pm_reg);
  8000. /* Also, force SERR#/PERR# in PCI command. */
  8001. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8002. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  8003. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8004. }
  8005. }
  8006. /* 5700 BX chips need to have their TX producer index mailboxes
  8007. * written twice to workaround a bug.
  8008. */
  8009. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  8010. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  8011. /* Back to back register writes can cause problems on this chip,
  8012. * the workaround is to read back all reg writes except those to
  8013. * mailbox regs. See tg3_write_indirect_reg32().
  8014. *
  8015. * PCI Express 5750_A0 rev chips need this workaround too.
  8016. */
  8017. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8018. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  8019. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  8020. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  8021. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  8022. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  8023. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  8024. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  8025. /* Chip-specific fixup from Broadcom driver */
  8026. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  8027. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  8028. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  8029. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  8030. }
  8031. /* Default fast path register access methods */
  8032. tp->read32 = tg3_read32;
  8033. tp->write32 = tg3_write32;
  8034. tp->read32_mbox = tg3_read32;
  8035. tp->write32_mbox = tg3_write32;
  8036. tp->write32_tx_mbox = tg3_write32;
  8037. tp->write32_rx_mbox = tg3_write32;
  8038. /* Various workaround register access methods */
  8039. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  8040. tp->write32 = tg3_write_indirect_reg32;
  8041. else if (tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG)
  8042. tp->write32 = tg3_write_flush_reg32;
  8043. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  8044. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  8045. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8046. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  8047. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8048. }
  8049. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  8050. tp->read32 = tg3_read_indirect_reg32;
  8051. tp->write32 = tg3_write_indirect_reg32;
  8052. tp->read32_mbox = tg3_read_indirect_mbox;
  8053. tp->write32_mbox = tg3_write_indirect_mbox;
  8054. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  8055. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  8056. iounmap(tp->regs);
  8057. tp->regs = 0;
  8058. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8059. pci_cmd &= ~PCI_COMMAND_MEMORY;
  8060. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8061. }
  8062. /* Get eeprom hw config before calling tg3_set_power_state().
  8063. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  8064. * determined before calling tg3_set_power_state() so that
  8065. * we know whether or not to switch out of Vaux power.
  8066. * When the flag is set, it means that GPIO1 is used for eeprom
  8067. * write protect and also implies that it is a LOM where GPIOs
  8068. * are not used to switch power.
  8069. */
  8070. tg3_get_eeprom_hw_cfg(tp);
  8071. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  8072. * GPIO1 driven high will bring 5700's external PHY out of reset.
  8073. * It is also used as eeprom write protect on LOMs.
  8074. */
  8075. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  8076. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8077. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  8078. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8079. GRC_LCLCTRL_GPIO_OUTPUT1);
  8080. /* Unused GPIO3 must be driven as output on 5752 because there
  8081. * are no pull-up resistors on unused GPIO pins.
  8082. */
  8083. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8084. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  8085. /* Force the chip into D0. */
  8086. err = tg3_set_power_state(tp, 0);
  8087. if (err) {
  8088. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  8089. pci_name(tp->pdev));
  8090. return err;
  8091. }
  8092. /* 5700 B0 chips do not support checksumming correctly due
  8093. * to hardware bugs.
  8094. */
  8095. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  8096. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  8097. /* Pseudo-header checksum is done by hardware logic and not
  8098. * the offload processers, so make the chip do the pseudo-
  8099. * header checksums on receive. For transmit it is more
  8100. * convenient to do the pseudo-header checksum in software
  8101. * as Linux does that on transmit for us in all cases.
  8102. */
  8103. tp->tg3_flags |= TG3_FLAG_NO_TX_PSEUDO_CSUM;
  8104. tp->tg3_flags &= ~TG3_FLAG_NO_RX_PSEUDO_CSUM;
  8105. /* Derive initial jumbo mode from MTU assigned in
  8106. * ether_setup() via the alloc_etherdev() call
  8107. */
  8108. if (tp->dev->mtu > ETH_DATA_LEN &&
  8109. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780)
  8110. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  8111. /* Determine WakeOnLan speed to use. */
  8112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8113. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8114. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  8115. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  8116. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  8117. } else {
  8118. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  8119. }
  8120. /* A few boards don't want Ethernet@WireSpeed phy feature */
  8121. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8122. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  8123. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  8124. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  8125. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8126. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  8127. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  8128. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  8129. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  8130. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  8131. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  8132. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8133. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  8134. tp->coalesce_mode = 0;
  8135. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  8136. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  8137. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  8138. /* Initialize MAC MI mode, polling disabled. */
  8139. tw32_f(MAC_MI_MODE, tp->mi_mode);
  8140. udelay(80);
  8141. /* Initialize data/descriptor byte/word swapping. */
  8142. val = tr32(GRC_MODE);
  8143. val &= GRC_MODE_HOST_STACKUP;
  8144. tw32(GRC_MODE, val | tp->grc_mode);
  8145. tg3_switch_clocks(tp);
  8146. /* Clear this out for sanity. */
  8147. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8148. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8149. &pci_state_reg);
  8150. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  8151. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  8152. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  8153. if (chiprevid == CHIPREV_ID_5701_A0 ||
  8154. chiprevid == CHIPREV_ID_5701_B0 ||
  8155. chiprevid == CHIPREV_ID_5701_B2 ||
  8156. chiprevid == CHIPREV_ID_5701_B5) {
  8157. void __iomem *sram_base;
  8158. /* Write some dummy words into the SRAM status block
  8159. * area, see if it reads back correctly. If the return
  8160. * value is bad, force enable the PCIX workaround.
  8161. */
  8162. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  8163. writel(0x00000000, sram_base);
  8164. writel(0x00000000, sram_base + 4);
  8165. writel(0xffffffff, sram_base + 4);
  8166. if (readl(sram_base) != 0x00000000)
  8167. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8168. }
  8169. }
  8170. udelay(50);
  8171. tg3_nvram_init(tp);
  8172. grc_misc_cfg = tr32(GRC_MISC_CFG);
  8173. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  8174. /* Broadcom's driver says that CIOBE multisplit has a bug */
  8175. #if 0
  8176. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8177. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  8178. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  8179. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  8180. }
  8181. #endif
  8182. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8183. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  8184. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  8185. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  8186. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8187. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  8188. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  8189. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  8190. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  8191. HOSTCC_MODE_CLRTICK_TXBD);
  8192. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  8193. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8194. tp->misc_host_ctrl);
  8195. }
  8196. /* these are limited to 10/100 only */
  8197. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8198. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  8199. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8200. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8201. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  8202. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  8203. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  8204. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8205. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  8206. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  8207. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  8208. err = tg3_phy_probe(tp);
  8209. if (err) {
  8210. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  8211. pci_name(tp->pdev), err);
  8212. /* ... but do not return immediately ... */
  8213. }
  8214. tg3_read_partno(tp);
  8215. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  8216. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8217. } else {
  8218. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8219. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  8220. else
  8221. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8222. }
  8223. /* 5700 {AX,BX} chips have a broken status block link
  8224. * change bit implementation, so we must use the
  8225. * status register in those cases.
  8226. */
  8227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8228. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  8229. else
  8230. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  8231. /* The led_ctrl is set during tg3_phy_probe, here we might
  8232. * have to force the link status polling mechanism based
  8233. * upon subsystem IDs.
  8234. */
  8235. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  8236. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  8237. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  8238. TG3_FLAG_USE_LINKCHG_REG);
  8239. }
  8240. /* For all SERDES we poll the MAC status register. */
  8241. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8242. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  8243. else
  8244. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  8245. /* It seems all chips can get confused if TX buffers
  8246. * straddle the 4GB address boundary in some cases.
  8247. */
  8248. tp->dev->hard_start_xmit = tg3_start_xmit;
  8249. tp->rx_offset = 2;
  8250. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  8251. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  8252. tp->rx_offset = 0;
  8253. /* By default, disable wake-on-lan. User can change this
  8254. * using ETHTOOL_SWOL.
  8255. */
  8256. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8257. return err;
  8258. }
  8259. #ifdef CONFIG_SPARC64
  8260. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  8261. {
  8262. struct net_device *dev = tp->dev;
  8263. struct pci_dev *pdev = tp->pdev;
  8264. struct pcidev_cookie *pcp = pdev->sysdata;
  8265. if (pcp != NULL) {
  8266. int node = pcp->prom_node;
  8267. if (prom_getproplen(node, "local-mac-address") == 6) {
  8268. prom_getproperty(node, "local-mac-address",
  8269. dev->dev_addr, 6);
  8270. memcpy(dev->perm_addr, dev->dev_addr, 6);
  8271. return 0;
  8272. }
  8273. }
  8274. return -ENODEV;
  8275. }
  8276. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  8277. {
  8278. struct net_device *dev = tp->dev;
  8279. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  8280. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  8281. return 0;
  8282. }
  8283. #endif
  8284. static int __devinit tg3_get_device_address(struct tg3 *tp)
  8285. {
  8286. struct net_device *dev = tp->dev;
  8287. u32 hi, lo, mac_offset;
  8288. #ifdef CONFIG_SPARC64
  8289. if (!tg3_get_macaddr_sparc(tp))
  8290. return 0;
  8291. #endif
  8292. mac_offset = 0x7c;
  8293. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8294. !(tp->tg3_flags & TG3_FLG2_SUN_570X)) ||
  8295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  8296. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  8297. mac_offset = 0xcc;
  8298. if (tg3_nvram_lock(tp))
  8299. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  8300. else
  8301. tg3_nvram_unlock(tp);
  8302. }
  8303. /* First try to get it from MAC address mailbox. */
  8304. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  8305. if ((hi >> 16) == 0x484b) {
  8306. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8307. dev->dev_addr[1] = (hi >> 0) & 0xff;
  8308. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  8309. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8310. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8311. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8312. dev->dev_addr[5] = (lo >> 0) & 0xff;
  8313. }
  8314. /* Next, try NVRAM. */
  8315. else if (!(tp->tg3_flags & TG3_FLG2_SUN_570X) &&
  8316. !tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  8317. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  8318. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  8319. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  8320. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  8321. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  8322. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  8323. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  8324. }
  8325. /* Finally just fetch it out of the MAC control regs. */
  8326. else {
  8327. hi = tr32(MAC_ADDR_0_HIGH);
  8328. lo = tr32(MAC_ADDR_0_LOW);
  8329. dev->dev_addr[5] = lo & 0xff;
  8330. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8331. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8332. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8333. dev->dev_addr[1] = hi & 0xff;
  8334. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8335. }
  8336. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  8337. #ifdef CONFIG_SPARC64
  8338. if (!tg3_get_default_macaddr_sparc(tp))
  8339. return 0;
  8340. #endif
  8341. return -EINVAL;
  8342. }
  8343. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  8344. return 0;
  8345. }
  8346. #define BOUNDARY_SINGLE_CACHELINE 1
  8347. #define BOUNDARY_MULTI_CACHELINE 2
  8348. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  8349. {
  8350. int cacheline_size;
  8351. u8 byte;
  8352. int goal;
  8353. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  8354. if (byte == 0)
  8355. cacheline_size = 1024;
  8356. else
  8357. cacheline_size = (int) byte * 4;
  8358. /* On 5703 and later chips, the boundary bits have no
  8359. * effect.
  8360. */
  8361. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8362. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  8363. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8364. goto out;
  8365. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  8366. goal = BOUNDARY_MULTI_CACHELINE;
  8367. #else
  8368. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  8369. goal = BOUNDARY_SINGLE_CACHELINE;
  8370. #else
  8371. goal = 0;
  8372. #endif
  8373. #endif
  8374. if (!goal)
  8375. goto out;
  8376. /* PCI controllers on most RISC systems tend to disconnect
  8377. * when a device tries to burst across a cache-line boundary.
  8378. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  8379. *
  8380. * Unfortunately, for PCI-E there are only limited
  8381. * write-side controls for this, and thus for reads
  8382. * we will still get the disconnects. We'll also waste
  8383. * these PCI cycles for both read and write for chips
  8384. * other than 5700 and 5701 which do not implement the
  8385. * boundary bits.
  8386. */
  8387. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  8388. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  8389. switch (cacheline_size) {
  8390. case 16:
  8391. case 32:
  8392. case 64:
  8393. case 128:
  8394. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8395. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  8396. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  8397. } else {
  8398. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8399. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8400. }
  8401. break;
  8402. case 256:
  8403. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  8404. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  8405. break;
  8406. default:
  8407. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8408. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8409. break;
  8410. };
  8411. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8412. switch (cacheline_size) {
  8413. case 16:
  8414. case 32:
  8415. case 64:
  8416. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8417. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8418. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  8419. break;
  8420. }
  8421. /* fallthrough */
  8422. case 128:
  8423. default:
  8424. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8425. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  8426. break;
  8427. };
  8428. } else {
  8429. switch (cacheline_size) {
  8430. case 16:
  8431. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8432. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  8433. DMA_RWCTRL_WRITE_BNDRY_16);
  8434. break;
  8435. }
  8436. /* fallthrough */
  8437. case 32:
  8438. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8439. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  8440. DMA_RWCTRL_WRITE_BNDRY_32);
  8441. break;
  8442. }
  8443. /* fallthrough */
  8444. case 64:
  8445. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8446. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  8447. DMA_RWCTRL_WRITE_BNDRY_64);
  8448. break;
  8449. }
  8450. /* fallthrough */
  8451. case 128:
  8452. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8453. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  8454. DMA_RWCTRL_WRITE_BNDRY_128);
  8455. break;
  8456. }
  8457. /* fallthrough */
  8458. case 256:
  8459. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  8460. DMA_RWCTRL_WRITE_BNDRY_256);
  8461. break;
  8462. case 512:
  8463. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  8464. DMA_RWCTRL_WRITE_BNDRY_512);
  8465. break;
  8466. case 1024:
  8467. default:
  8468. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  8469. DMA_RWCTRL_WRITE_BNDRY_1024);
  8470. break;
  8471. };
  8472. }
  8473. out:
  8474. return val;
  8475. }
  8476. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  8477. {
  8478. struct tg3_internal_buffer_desc test_desc;
  8479. u32 sram_dma_descs;
  8480. int i, ret;
  8481. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  8482. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  8483. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  8484. tw32(RDMAC_STATUS, 0);
  8485. tw32(WDMAC_STATUS, 0);
  8486. tw32(BUFMGR_MODE, 0);
  8487. tw32(FTQ_RESET, 0);
  8488. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  8489. test_desc.addr_lo = buf_dma & 0xffffffff;
  8490. test_desc.nic_mbuf = 0x00002100;
  8491. test_desc.len = size;
  8492. /*
  8493. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  8494. * the *second* time the tg3 driver was getting loaded after an
  8495. * initial scan.
  8496. *
  8497. * Broadcom tells me:
  8498. * ...the DMA engine is connected to the GRC block and a DMA
  8499. * reset may affect the GRC block in some unpredictable way...
  8500. * The behavior of resets to individual blocks has not been tested.
  8501. *
  8502. * Broadcom noted the GRC reset will also reset all sub-components.
  8503. */
  8504. if (to_device) {
  8505. test_desc.cqid_sqid = (13 << 8) | 2;
  8506. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  8507. udelay(40);
  8508. } else {
  8509. test_desc.cqid_sqid = (16 << 8) | 7;
  8510. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  8511. udelay(40);
  8512. }
  8513. test_desc.flags = 0x00000005;
  8514. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  8515. u32 val;
  8516. val = *(((u32 *)&test_desc) + i);
  8517. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  8518. sram_dma_descs + (i * sizeof(u32)));
  8519. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  8520. }
  8521. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8522. if (to_device) {
  8523. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  8524. } else {
  8525. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  8526. }
  8527. ret = -ENODEV;
  8528. for (i = 0; i < 40; i++) {
  8529. u32 val;
  8530. if (to_device)
  8531. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  8532. else
  8533. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  8534. if ((val & 0xffff) == sram_dma_descs) {
  8535. ret = 0;
  8536. break;
  8537. }
  8538. udelay(100);
  8539. }
  8540. return ret;
  8541. }
  8542. #define TEST_BUFFER_SIZE 0x2000
  8543. static int __devinit tg3_test_dma(struct tg3 *tp)
  8544. {
  8545. dma_addr_t buf_dma;
  8546. u32 *buf, saved_dma_rwctrl;
  8547. int ret;
  8548. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  8549. if (!buf) {
  8550. ret = -ENOMEM;
  8551. goto out_nofree;
  8552. }
  8553. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  8554. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  8555. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  8556. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8557. /* DMA read watermark not used on PCIE */
  8558. tp->dma_rwctrl |= 0x00180000;
  8559. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  8560. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  8561. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  8562. tp->dma_rwctrl |= 0x003f0000;
  8563. else
  8564. tp->dma_rwctrl |= 0x003f000f;
  8565. } else {
  8566. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8567. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  8568. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  8569. if (ccval == 0x6 || ccval == 0x7)
  8570. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  8571. /* Set bit 23 to enable PCIX hw bug fix */
  8572. tp->dma_rwctrl |= 0x009f0000;
  8573. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  8574. /* 5780 always in PCIX mode */
  8575. tp->dma_rwctrl |= 0x00144000;
  8576. } else {
  8577. tp->dma_rwctrl |= 0x001b000f;
  8578. }
  8579. }
  8580. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8581. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8582. tp->dma_rwctrl &= 0xfffffff0;
  8583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  8585. /* Remove this if it causes problems for some boards. */
  8586. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  8587. /* On 5700/5701 chips, we need to set this bit.
  8588. * Otherwise the chip will issue cacheline transactions
  8589. * to streamable DMA memory with not all the byte
  8590. * enables turned on. This is an error on several
  8591. * RISC PCI controllers, in particular sparc64.
  8592. *
  8593. * On 5703/5704 chips, this bit has been reassigned
  8594. * a different meaning. In particular, it is used
  8595. * on those chips to enable a PCI-X workaround.
  8596. */
  8597. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  8598. }
  8599. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8600. #if 0
  8601. /* Unneeded, already done by tg3_get_invariants. */
  8602. tg3_switch_clocks(tp);
  8603. #endif
  8604. ret = 0;
  8605. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8606. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  8607. goto out;
  8608. /* It is best to perform DMA test with maximum write burst size
  8609. * to expose the 5700/5701 write DMA bug.
  8610. */
  8611. saved_dma_rwctrl = tp->dma_rwctrl;
  8612. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8613. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8614. while (1) {
  8615. u32 *p = buf, i;
  8616. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  8617. p[i] = i;
  8618. /* Send the buffer to the chip. */
  8619. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  8620. if (ret) {
  8621. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  8622. break;
  8623. }
  8624. #if 0
  8625. /* validate data reached card RAM correctly. */
  8626. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8627. u32 val;
  8628. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  8629. if (le32_to_cpu(val) != p[i]) {
  8630. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  8631. /* ret = -ENODEV here? */
  8632. }
  8633. p[i] = 0;
  8634. }
  8635. #endif
  8636. /* Now read it back. */
  8637. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  8638. if (ret) {
  8639. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  8640. break;
  8641. }
  8642. /* Verify it. */
  8643. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8644. if (p[i] == i)
  8645. continue;
  8646. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8647. DMA_RWCTRL_WRITE_BNDRY_16) {
  8648. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8649. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8650. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8651. break;
  8652. } else {
  8653. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  8654. ret = -ENODEV;
  8655. goto out;
  8656. }
  8657. }
  8658. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  8659. /* Success. */
  8660. ret = 0;
  8661. break;
  8662. }
  8663. }
  8664. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8665. DMA_RWCTRL_WRITE_BNDRY_16) {
  8666. static struct pci_device_id dma_wait_state_chipsets[] = {
  8667. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  8668. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  8669. { },
  8670. };
  8671. /* DMA test passed without adjusting DMA boundary,
  8672. * now look for chipsets that are known to expose the
  8673. * DMA bug without failing the test.
  8674. */
  8675. if (pci_dev_present(dma_wait_state_chipsets)) {
  8676. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8677. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8678. }
  8679. else
  8680. /* Safe to use the calculated DMA boundary. */
  8681. tp->dma_rwctrl = saved_dma_rwctrl;
  8682. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8683. }
  8684. out:
  8685. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  8686. out_nofree:
  8687. return ret;
  8688. }
  8689. static void __devinit tg3_init_link_config(struct tg3 *tp)
  8690. {
  8691. tp->link_config.advertising =
  8692. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8693. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8694. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  8695. ADVERTISED_Autoneg | ADVERTISED_MII);
  8696. tp->link_config.speed = SPEED_INVALID;
  8697. tp->link_config.duplex = DUPLEX_INVALID;
  8698. tp->link_config.autoneg = AUTONEG_ENABLE;
  8699. netif_carrier_off(tp->dev);
  8700. tp->link_config.active_speed = SPEED_INVALID;
  8701. tp->link_config.active_duplex = DUPLEX_INVALID;
  8702. tp->link_config.phy_is_low_power = 0;
  8703. tp->link_config.orig_speed = SPEED_INVALID;
  8704. tp->link_config.orig_duplex = DUPLEX_INVALID;
  8705. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  8706. }
  8707. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  8708. {
  8709. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8710. tp->bufmgr_config.mbuf_read_dma_low_water =
  8711. DEFAULT_MB_RDMA_LOW_WATER_5705;
  8712. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8713. DEFAULT_MB_MACRX_LOW_WATER_5705;
  8714. tp->bufmgr_config.mbuf_high_water =
  8715. DEFAULT_MB_HIGH_WATER_5705;
  8716. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8717. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  8718. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8719. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  8720. tp->bufmgr_config.mbuf_high_water_jumbo =
  8721. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  8722. } else {
  8723. tp->bufmgr_config.mbuf_read_dma_low_water =
  8724. DEFAULT_MB_RDMA_LOW_WATER;
  8725. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8726. DEFAULT_MB_MACRX_LOW_WATER;
  8727. tp->bufmgr_config.mbuf_high_water =
  8728. DEFAULT_MB_HIGH_WATER;
  8729. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8730. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  8731. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8732. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  8733. tp->bufmgr_config.mbuf_high_water_jumbo =
  8734. DEFAULT_MB_HIGH_WATER_JUMBO;
  8735. }
  8736. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  8737. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  8738. }
  8739. static char * __devinit tg3_phy_string(struct tg3 *tp)
  8740. {
  8741. switch (tp->phy_id & PHY_ID_MASK) {
  8742. case PHY_ID_BCM5400: return "5400";
  8743. case PHY_ID_BCM5401: return "5401";
  8744. case PHY_ID_BCM5411: return "5411";
  8745. case PHY_ID_BCM5701: return "5701";
  8746. case PHY_ID_BCM5703: return "5703";
  8747. case PHY_ID_BCM5704: return "5704";
  8748. case PHY_ID_BCM5705: return "5705";
  8749. case PHY_ID_BCM5750: return "5750";
  8750. case PHY_ID_BCM5752: return "5752";
  8751. case PHY_ID_BCM5780: return "5780";
  8752. case PHY_ID_BCM8002: return "8002/serdes";
  8753. case 0: return "serdes";
  8754. default: return "unknown";
  8755. };
  8756. }
  8757. static struct pci_dev * __devinit tg3_find_5704_peer(struct tg3 *tp)
  8758. {
  8759. struct pci_dev *peer;
  8760. unsigned int func, devnr = tp->pdev->devfn & ~7;
  8761. for (func = 0; func < 8; func++) {
  8762. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  8763. if (peer && peer != tp->pdev)
  8764. break;
  8765. pci_dev_put(peer);
  8766. }
  8767. if (!peer || peer == tp->pdev)
  8768. BUG();
  8769. /*
  8770. * We don't need to keep the refcount elevated; there's no way
  8771. * to remove one half of this device without removing the other
  8772. */
  8773. pci_dev_put(peer);
  8774. return peer;
  8775. }
  8776. static void __devinit tg3_init_coal(struct tg3 *tp)
  8777. {
  8778. struct ethtool_coalesce *ec = &tp->coal;
  8779. memset(ec, 0, sizeof(*ec));
  8780. ec->cmd = ETHTOOL_GCOALESCE;
  8781. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  8782. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  8783. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  8784. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  8785. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  8786. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  8787. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  8788. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  8789. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  8790. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  8791. HOSTCC_MODE_CLRTICK_TXBD)) {
  8792. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  8793. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  8794. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  8795. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  8796. }
  8797. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8798. ec->rx_coalesce_usecs_irq = 0;
  8799. ec->tx_coalesce_usecs_irq = 0;
  8800. ec->stats_block_coalesce_usecs = 0;
  8801. }
  8802. }
  8803. static int __devinit tg3_init_one(struct pci_dev *pdev,
  8804. const struct pci_device_id *ent)
  8805. {
  8806. static int tg3_version_printed = 0;
  8807. unsigned long tg3reg_base, tg3reg_len;
  8808. struct net_device *dev;
  8809. struct tg3 *tp;
  8810. int i, err, pci_using_dac, pm_cap;
  8811. if (tg3_version_printed++ == 0)
  8812. printk(KERN_INFO "%s", version);
  8813. err = pci_enable_device(pdev);
  8814. if (err) {
  8815. printk(KERN_ERR PFX "Cannot enable PCI device, "
  8816. "aborting.\n");
  8817. return err;
  8818. }
  8819. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  8820. printk(KERN_ERR PFX "Cannot find proper PCI device "
  8821. "base address, aborting.\n");
  8822. err = -ENODEV;
  8823. goto err_out_disable_pdev;
  8824. }
  8825. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  8826. if (err) {
  8827. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  8828. "aborting.\n");
  8829. goto err_out_disable_pdev;
  8830. }
  8831. pci_set_master(pdev);
  8832. /* Find power-management capability. */
  8833. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  8834. if (pm_cap == 0) {
  8835. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  8836. "aborting.\n");
  8837. err = -EIO;
  8838. goto err_out_free_res;
  8839. }
  8840. /* Configure DMA attributes. */
  8841. err = pci_set_dma_mask(pdev, 0xffffffffffffffffULL);
  8842. if (!err) {
  8843. pci_using_dac = 1;
  8844. err = pci_set_consistent_dma_mask(pdev, 0xffffffffffffffffULL);
  8845. if (err < 0) {
  8846. printk(KERN_ERR PFX "Unable to obtain 64 bit DMA "
  8847. "for consistent allocations\n");
  8848. goto err_out_free_res;
  8849. }
  8850. } else {
  8851. err = pci_set_dma_mask(pdev, 0xffffffffULL);
  8852. if (err) {
  8853. printk(KERN_ERR PFX "No usable DMA configuration, "
  8854. "aborting.\n");
  8855. goto err_out_free_res;
  8856. }
  8857. pci_using_dac = 0;
  8858. }
  8859. tg3reg_base = pci_resource_start(pdev, 0);
  8860. tg3reg_len = pci_resource_len(pdev, 0);
  8861. dev = alloc_etherdev(sizeof(*tp));
  8862. if (!dev) {
  8863. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  8864. err = -ENOMEM;
  8865. goto err_out_free_res;
  8866. }
  8867. SET_MODULE_OWNER(dev);
  8868. SET_NETDEV_DEV(dev, &pdev->dev);
  8869. if (pci_using_dac)
  8870. dev->features |= NETIF_F_HIGHDMA;
  8871. dev->features |= NETIF_F_LLTX;
  8872. #if TG3_VLAN_TAG_USED
  8873. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  8874. dev->vlan_rx_register = tg3_vlan_rx_register;
  8875. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  8876. #endif
  8877. tp = netdev_priv(dev);
  8878. tp->pdev = pdev;
  8879. tp->dev = dev;
  8880. tp->pm_cap = pm_cap;
  8881. tp->mac_mode = TG3_DEF_MAC_MODE;
  8882. tp->rx_mode = TG3_DEF_RX_MODE;
  8883. tp->tx_mode = TG3_DEF_TX_MODE;
  8884. tp->mi_mode = MAC_MI_MODE_BASE;
  8885. if (tg3_debug > 0)
  8886. tp->msg_enable = tg3_debug;
  8887. else
  8888. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  8889. /* The word/byte swap controls here control register access byte
  8890. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  8891. * setting below.
  8892. */
  8893. tp->misc_host_ctrl =
  8894. MISC_HOST_CTRL_MASK_PCI_INT |
  8895. MISC_HOST_CTRL_WORD_SWAP |
  8896. MISC_HOST_CTRL_INDIR_ACCESS |
  8897. MISC_HOST_CTRL_PCISTATE_RW;
  8898. /* The NONFRM (non-frame) byte/word swap controls take effect
  8899. * on descriptor entries, anything which isn't packet data.
  8900. *
  8901. * The StrongARM chips on the board (one for tx, one for rx)
  8902. * are running in big-endian mode.
  8903. */
  8904. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  8905. GRC_MODE_WSWAP_NONFRM_DATA);
  8906. #ifdef __BIG_ENDIAN
  8907. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  8908. #endif
  8909. spin_lock_init(&tp->lock);
  8910. spin_lock_init(&tp->tx_lock);
  8911. spin_lock_init(&tp->indirect_lock);
  8912. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  8913. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  8914. if (tp->regs == 0UL) {
  8915. printk(KERN_ERR PFX "Cannot map device registers, "
  8916. "aborting.\n");
  8917. err = -ENOMEM;
  8918. goto err_out_free_dev;
  8919. }
  8920. tg3_init_link_config(tp);
  8921. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  8922. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  8923. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  8924. dev->open = tg3_open;
  8925. dev->stop = tg3_close;
  8926. dev->get_stats = tg3_get_stats;
  8927. dev->set_multicast_list = tg3_set_rx_mode;
  8928. dev->set_mac_address = tg3_set_mac_addr;
  8929. dev->do_ioctl = tg3_ioctl;
  8930. dev->tx_timeout = tg3_tx_timeout;
  8931. dev->poll = tg3_poll;
  8932. dev->ethtool_ops = &tg3_ethtool_ops;
  8933. dev->weight = 64;
  8934. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  8935. dev->change_mtu = tg3_change_mtu;
  8936. dev->irq = pdev->irq;
  8937. #ifdef CONFIG_NET_POLL_CONTROLLER
  8938. dev->poll_controller = tg3_poll_controller;
  8939. #endif
  8940. err = tg3_get_invariants(tp);
  8941. if (err) {
  8942. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  8943. "aborting.\n");
  8944. goto err_out_iounmap;
  8945. }
  8946. tg3_init_bufmgr_config(tp);
  8947. #if TG3_TSO_SUPPORT != 0
  8948. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  8949. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  8950. }
  8951. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8952. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8953. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  8954. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  8955. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  8956. } else {
  8957. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  8958. }
  8959. /* TSO is off by default, user can enable using ethtool. */
  8960. #if 0
  8961. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)
  8962. dev->features |= NETIF_F_TSO;
  8963. #endif
  8964. #endif
  8965. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  8966. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  8967. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  8968. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  8969. tp->rx_pending = 63;
  8970. }
  8971. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8972. tp->pdev_peer = tg3_find_5704_peer(tp);
  8973. err = tg3_get_device_address(tp);
  8974. if (err) {
  8975. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  8976. "aborting.\n");
  8977. goto err_out_iounmap;
  8978. }
  8979. /*
  8980. * Reset chip in case UNDI or EFI driver did not shutdown
  8981. * DMA self test will enable WDMAC and we'll see (spurious)
  8982. * pending DMA on the PCI bus at that point.
  8983. */
  8984. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  8985. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8986. pci_save_state(tp->pdev);
  8987. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  8988. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8989. }
  8990. err = tg3_test_dma(tp);
  8991. if (err) {
  8992. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  8993. goto err_out_iounmap;
  8994. }
  8995. /* Tigon3 can do ipv4 only... and some chips have buggy
  8996. * checksumming.
  8997. */
  8998. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  8999. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  9000. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9001. } else
  9002. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  9003. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  9004. dev->features &= ~NETIF_F_HIGHDMA;
  9005. /* flow control autonegotiation is default behavior */
  9006. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  9007. tg3_init_coal(tp);
  9008. /* Now that we have fully setup the chip, save away a snapshot
  9009. * of the PCI config space. We need to restore this after
  9010. * GRC_MISC_CFG core clock resets and some resume events.
  9011. */
  9012. pci_save_state(tp->pdev);
  9013. err = register_netdev(dev);
  9014. if (err) {
  9015. printk(KERN_ERR PFX "Cannot register net device, "
  9016. "aborting.\n");
  9017. goto err_out_iounmap;
  9018. }
  9019. pci_set_drvdata(pdev, dev);
  9020. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (PCI%s:%s:%s) %sBaseT Ethernet ",
  9021. dev->name,
  9022. tp->board_part_number,
  9023. tp->pci_chip_rev_id,
  9024. tg3_phy_string(tp),
  9025. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "X" : ""),
  9026. ((tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED) ?
  9027. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "133MHz" : "66MHz") :
  9028. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "100MHz" : "33MHz")),
  9029. ((tp->tg3_flags & TG3_FLAG_PCI_32BIT) ? "32-bit" : "64-bit"),
  9030. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  9031. for (i = 0; i < 6; i++)
  9032. printk("%2.2x%c", dev->dev_addr[i],
  9033. i == 5 ? '\n' : ':');
  9034. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  9035. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  9036. "TSOcap[%d] \n",
  9037. dev->name,
  9038. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  9039. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  9040. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  9041. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  9042. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  9043. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  9044. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  9045. printk(KERN_INFO "%s: dma_rwctrl[%08x]\n",
  9046. dev->name, tp->dma_rwctrl);
  9047. return 0;
  9048. err_out_iounmap:
  9049. if (tp->regs) {
  9050. iounmap(tp->regs);
  9051. tp->regs = 0;
  9052. }
  9053. err_out_free_dev:
  9054. free_netdev(dev);
  9055. err_out_free_res:
  9056. pci_release_regions(pdev);
  9057. err_out_disable_pdev:
  9058. pci_disable_device(pdev);
  9059. pci_set_drvdata(pdev, NULL);
  9060. return err;
  9061. }
  9062. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  9063. {
  9064. struct net_device *dev = pci_get_drvdata(pdev);
  9065. if (dev) {
  9066. struct tg3 *tp = netdev_priv(dev);
  9067. unregister_netdev(dev);
  9068. if (tp->regs) {
  9069. iounmap(tp->regs);
  9070. tp->regs = 0;
  9071. }
  9072. free_netdev(dev);
  9073. pci_release_regions(pdev);
  9074. pci_disable_device(pdev);
  9075. pci_set_drvdata(pdev, NULL);
  9076. }
  9077. }
  9078. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  9079. {
  9080. struct net_device *dev = pci_get_drvdata(pdev);
  9081. struct tg3 *tp = netdev_priv(dev);
  9082. int err;
  9083. if (!netif_running(dev))
  9084. return 0;
  9085. tg3_netif_stop(tp);
  9086. del_timer_sync(&tp->timer);
  9087. tg3_full_lock(tp, 1);
  9088. tg3_disable_ints(tp);
  9089. tg3_full_unlock(tp);
  9090. netif_device_detach(dev);
  9091. tg3_full_lock(tp, 0);
  9092. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9093. tg3_full_unlock(tp);
  9094. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  9095. if (err) {
  9096. tg3_full_lock(tp, 0);
  9097. tg3_init_hw(tp);
  9098. tp->timer.expires = jiffies + tp->timer_offset;
  9099. add_timer(&tp->timer);
  9100. netif_device_attach(dev);
  9101. tg3_netif_start(tp);
  9102. tg3_full_unlock(tp);
  9103. }
  9104. return err;
  9105. }
  9106. static int tg3_resume(struct pci_dev *pdev)
  9107. {
  9108. struct net_device *dev = pci_get_drvdata(pdev);
  9109. struct tg3 *tp = netdev_priv(dev);
  9110. int err;
  9111. if (!netif_running(dev))
  9112. return 0;
  9113. pci_restore_state(tp->pdev);
  9114. err = tg3_set_power_state(tp, 0);
  9115. if (err)
  9116. return err;
  9117. netif_device_attach(dev);
  9118. tg3_full_lock(tp, 0);
  9119. tg3_init_hw(tp);
  9120. tp->timer.expires = jiffies + tp->timer_offset;
  9121. add_timer(&tp->timer);
  9122. tg3_netif_start(tp);
  9123. tg3_full_unlock(tp);
  9124. return 0;
  9125. }
  9126. static struct pci_driver tg3_driver = {
  9127. .name = DRV_MODULE_NAME,
  9128. .id_table = tg3_pci_tbl,
  9129. .probe = tg3_init_one,
  9130. .remove = __devexit_p(tg3_remove_one),
  9131. .suspend = tg3_suspend,
  9132. .resume = tg3_resume
  9133. };
  9134. static int __init tg3_init(void)
  9135. {
  9136. return pci_module_init(&tg3_driver);
  9137. }
  9138. static void __exit tg3_cleanup(void)
  9139. {
  9140. pci_unregister_driver(&tg3_driver);
  9141. }
  9142. module_init(tg3_init);
  9143. module_exit(tg3_cleanup);