sunbmac.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333
  1. /* $Id: sunbmac.c,v 1.30 2002/01/15 06:48:55 davem Exp $
  2. * sunbmac.c: Driver for Sparc BigMAC 100baseT ethernet adapters.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2003 David S. Miller (davem@redhat.com)
  5. */
  6. #include <linux/module.h>
  7. #include <linux/kernel.h>
  8. #include <linux/types.h>
  9. #include <linux/fcntl.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/ioport.h>
  12. #include <linux/in.h>
  13. #include <linux/slab.h>
  14. #include <linux/string.h>
  15. #include <linux/delay.h>
  16. #include <linux/init.h>
  17. #include <linux/crc32.h>
  18. #include <linux/errno.h>
  19. #include <linux/ethtool.h>
  20. #include <linux/netdevice.h>
  21. #include <linux/etherdevice.h>
  22. #include <linux/skbuff.h>
  23. #include <linux/bitops.h>
  24. #include <asm/auxio.h>
  25. #include <asm/byteorder.h>
  26. #include <asm/dma.h>
  27. #include <asm/idprom.h>
  28. #include <asm/io.h>
  29. #include <asm/openprom.h>
  30. #include <asm/oplib.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/sbus.h>
  33. #include <asm/system.h>
  34. #include "sunbmac.h"
  35. #define DRV_NAME "sunbmac"
  36. #define DRV_VERSION "2.0"
  37. #define DRV_RELDATE "11/24/03"
  38. #define DRV_AUTHOR "David S. Miller (davem@redhat.com)"
  39. static char version[] __initdata =
  40. DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " " DRV_AUTHOR "\n";
  41. MODULE_VERSION(DRV_VERSION);
  42. MODULE_AUTHOR(DRV_AUTHOR);
  43. MODULE_DESCRIPTION("Sun BigMAC 100baseT ethernet driver");
  44. MODULE_LICENSE("GPL");
  45. #undef DEBUG_PROBE
  46. #undef DEBUG_TX
  47. #undef DEBUG_IRQ
  48. #ifdef DEBUG_PROBE
  49. #define DP(x) printk x
  50. #else
  51. #define DP(x)
  52. #endif
  53. #ifdef DEBUG_TX
  54. #define DTX(x) printk x
  55. #else
  56. #define DTX(x)
  57. #endif
  58. #ifdef DEBUG_IRQ
  59. #define DIRQ(x) printk x
  60. #else
  61. #define DIRQ(x)
  62. #endif
  63. static struct bigmac *root_bigmac_dev;
  64. #define DEFAULT_JAMSIZE 4 /* Toe jam */
  65. #define QEC_RESET_TRIES 200
  66. static int qec_global_reset(void __iomem *gregs)
  67. {
  68. int tries = QEC_RESET_TRIES;
  69. sbus_writel(GLOB_CTRL_RESET, gregs + GLOB_CTRL);
  70. while (--tries) {
  71. if (sbus_readl(gregs + GLOB_CTRL) & GLOB_CTRL_RESET) {
  72. udelay(20);
  73. continue;
  74. }
  75. break;
  76. }
  77. if (tries)
  78. return 0;
  79. printk(KERN_ERR "BigMAC: Cannot reset the QEC.\n");
  80. return -1;
  81. }
  82. static void qec_init(struct bigmac *bp)
  83. {
  84. void __iomem *gregs = bp->gregs;
  85. struct sbus_dev *qec_sdev = bp->qec_sdev;
  86. u8 bsizes = bp->bigmac_bursts;
  87. u32 regval;
  88. /* 64byte bursts do not work at the moment, do
  89. * not even try to enable them. -DaveM
  90. */
  91. if (bsizes & DMA_BURST32)
  92. regval = GLOB_CTRL_B32;
  93. else
  94. regval = GLOB_CTRL_B16;
  95. sbus_writel(regval | GLOB_CTRL_BMODE, gregs + GLOB_CTRL);
  96. sbus_writel(GLOB_PSIZE_2048, gregs + GLOB_PSIZE);
  97. /* All of memsize is given to bigmac. */
  98. sbus_writel(qec_sdev->reg_addrs[1].reg_size,
  99. gregs + GLOB_MSIZE);
  100. /* Half to the transmitter, half to the receiver. */
  101. sbus_writel(qec_sdev->reg_addrs[1].reg_size >> 1,
  102. gregs + GLOB_TSIZE);
  103. sbus_writel(qec_sdev->reg_addrs[1].reg_size >> 1,
  104. gregs + GLOB_RSIZE);
  105. }
  106. #define TX_RESET_TRIES 32
  107. #define RX_RESET_TRIES 32
  108. static void bigmac_tx_reset(void __iomem *bregs)
  109. {
  110. int tries = TX_RESET_TRIES;
  111. sbus_writel(0, bregs + BMAC_TXCFG);
  112. /* The fifo threshold bit is read-only and does
  113. * not clear. -DaveM
  114. */
  115. while ((sbus_readl(bregs + BMAC_TXCFG) & ~(BIGMAC_TXCFG_FIFO)) != 0 &&
  116. --tries != 0)
  117. udelay(20);
  118. if (!tries) {
  119. printk(KERN_ERR "BIGMAC: Transmitter will not reset.\n");
  120. printk(KERN_ERR "BIGMAC: tx_cfg is %08x\n",
  121. sbus_readl(bregs + BMAC_TXCFG));
  122. }
  123. }
  124. static void bigmac_rx_reset(void __iomem *bregs)
  125. {
  126. int tries = RX_RESET_TRIES;
  127. sbus_writel(0, bregs + BMAC_RXCFG);
  128. while (sbus_readl(bregs + BMAC_RXCFG) && --tries)
  129. udelay(20);
  130. if (!tries) {
  131. printk(KERN_ERR "BIGMAC: Receiver will not reset.\n");
  132. printk(KERN_ERR "BIGMAC: rx_cfg is %08x\n",
  133. sbus_readl(bregs + BMAC_RXCFG));
  134. }
  135. }
  136. /* Reset the transmitter and receiver. */
  137. static void bigmac_stop(struct bigmac *bp)
  138. {
  139. bigmac_tx_reset(bp->bregs);
  140. bigmac_rx_reset(bp->bregs);
  141. }
  142. static void bigmac_get_counters(struct bigmac *bp, void __iomem *bregs)
  143. {
  144. struct net_device_stats *stats = &bp->enet_stats;
  145. stats->rx_crc_errors += sbus_readl(bregs + BMAC_RCRCECTR);
  146. sbus_writel(0, bregs + BMAC_RCRCECTR);
  147. stats->rx_frame_errors += sbus_readl(bregs + BMAC_UNALECTR);
  148. sbus_writel(0, bregs + BMAC_UNALECTR);
  149. stats->rx_length_errors += sbus_readl(bregs + BMAC_GLECTR);
  150. sbus_writel(0, bregs + BMAC_GLECTR);
  151. stats->tx_aborted_errors += sbus_readl(bregs + BMAC_EXCTR);
  152. stats->collisions +=
  153. (sbus_readl(bregs + BMAC_EXCTR) +
  154. sbus_readl(bregs + BMAC_LTCTR));
  155. sbus_writel(0, bregs + BMAC_EXCTR);
  156. sbus_writel(0, bregs + BMAC_LTCTR);
  157. }
  158. static void bigmac_clean_rings(struct bigmac *bp)
  159. {
  160. int i;
  161. for (i = 0; i < RX_RING_SIZE; i++) {
  162. if (bp->rx_skbs[i] != NULL) {
  163. dev_kfree_skb_any(bp->rx_skbs[i]);
  164. bp->rx_skbs[i] = NULL;
  165. }
  166. }
  167. for (i = 0; i < TX_RING_SIZE; i++) {
  168. if (bp->tx_skbs[i] != NULL) {
  169. dev_kfree_skb_any(bp->tx_skbs[i]);
  170. bp->tx_skbs[i] = NULL;
  171. }
  172. }
  173. }
  174. static void bigmac_init_rings(struct bigmac *bp, int from_irq)
  175. {
  176. struct bmac_init_block *bb = bp->bmac_block;
  177. struct net_device *dev = bp->dev;
  178. int i, gfp_flags = GFP_KERNEL;
  179. if (from_irq || in_interrupt())
  180. gfp_flags = GFP_ATOMIC;
  181. bp->rx_new = bp->rx_old = bp->tx_new = bp->tx_old = 0;
  182. /* Free any skippy bufs left around in the rings. */
  183. bigmac_clean_rings(bp);
  184. /* Now get new skbufs for the receive ring. */
  185. for (i = 0; i < RX_RING_SIZE; i++) {
  186. struct sk_buff *skb;
  187. skb = big_mac_alloc_skb(RX_BUF_ALLOC_SIZE, gfp_flags);
  188. if (!skb)
  189. continue;
  190. bp->rx_skbs[i] = skb;
  191. skb->dev = dev;
  192. /* Because we reserve afterwards. */
  193. skb_put(skb, ETH_FRAME_LEN);
  194. skb_reserve(skb, 34);
  195. bb->be_rxd[i].rx_addr =
  196. sbus_map_single(bp->bigmac_sdev, skb->data,
  197. RX_BUF_ALLOC_SIZE - 34,
  198. SBUS_DMA_FROMDEVICE);
  199. bb->be_rxd[i].rx_flags =
  200. (RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
  201. }
  202. for (i = 0; i < TX_RING_SIZE; i++)
  203. bb->be_txd[i].tx_flags = bb->be_txd[i].tx_addr = 0;
  204. }
  205. #define MGMT_CLKON (MGMT_PAL_INT_MDIO|MGMT_PAL_EXT_MDIO|MGMT_PAL_OENAB|MGMT_PAL_DCLOCK)
  206. #define MGMT_CLKOFF (MGMT_PAL_INT_MDIO|MGMT_PAL_EXT_MDIO|MGMT_PAL_OENAB)
  207. static void idle_transceiver(void __iomem *tregs)
  208. {
  209. int i = 20;
  210. while (i--) {
  211. sbus_writel(MGMT_CLKOFF, tregs + TCVR_MPAL);
  212. sbus_readl(tregs + TCVR_MPAL);
  213. sbus_writel(MGMT_CLKON, tregs + TCVR_MPAL);
  214. sbus_readl(tregs + TCVR_MPAL);
  215. }
  216. }
  217. static void write_tcvr_bit(struct bigmac *bp, void __iomem *tregs, int bit)
  218. {
  219. if (bp->tcvr_type == internal) {
  220. bit = (bit & 1) << 3;
  221. sbus_writel(bit | (MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO),
  222. tregs + TCVR_MPAL);
  223. sbus_readl(tregs + TCVR_MPAL);
  224. sbus_writel(bit | MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK,
  225. tregs + TCVR_MPAL);
  226. sbus_readl(tregs + TCVR_MPAL);
  227. } else if (bp->tcvr_type == external) {
  228. bit = (bit & 1) << 2;
  229. sbus_writel(bit | MGMT_PAL_INT_MDIO | MGMT_PAL_OENAB,
  230. tregs + TCVR_MPAL);
  231. sbus_readl(tregs + TCVR_MPAL);
  232. sbus_writel(bit | MGMT_PAL_INT_MDIO | MGMT_PAL_OENAB | MGMT_PAL_DCLOCK,
  233. tregs + TCVR_MPAL);
  234. sbus_readl(tregs + TCVR_MPAL);
  235. } else {
  236. printk(KERN_ERR "write_tcvr_bit: No transceiver type known!\n");
  237. }
  238. }
  239. static int read_tcvr_bit(struct bigmac *bp, void __iomem *tregs)
  240. {
  241. int retval = 0;
  242. if (bp->tcvr_type == internal) {
  243. sbus_writel(MGMT_PAL_EXT_MDIO, tregs + TCVR_MPAL);
  244. sbus_readl(tregs + TCVR_MPAL);
  245. sbus_writel(MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK,
  246. tregs + TCVR_MPAL);
  247. sbus_readl(tregs + TCVR_MPAL);
  248. retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_INT_MDIO) >> 3;
  249. } else if (bp->tcvr_type == external) {
  250. sbus_writel(MGMT_PAL_INT_MDIO, tregs + TCVR_MPAL);
  251. sbus_readl(tregs + TCVR_MPAL);
  252. sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK, tregs + TCVR_MPAL);
  253. sbus_readl(tregs + TCVR_MPAL);
  254. retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_EXT_MDIO) >> 2;
  255. } else {
  256. printk(KERN_ERR "read_tcvr_bit: No transceiver type known!\n");
  257. }
  258. return retval;
  259. }
  260. static int read_tcvr_bit2(struct bigmac *bp, void __iomem *tregs)
  261. {
  262. int retval = 0;
  263. if (bp->tcvr_type == internal) {
  264. sbus_writel(MGMT_PAL_EXT_MDIO, tregs + TCVR_MPAL);
  265. sbus_readl(tregs + TCVR_MPAL);
  266. retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_INT_MDIO) >> 3;
  267. sbus_writel(MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK, tregs + TCVR_MPAL);
  268. sbus_readl(tregs + TCVR_MPAL);
  269. } else if (bp->tcvr_type == external) {
  270. sbus_writel(MGMT_PAL_INT_MDIO, tregs + TCVR_MPAL);
  271. sbus_readl(tregs + TCVR_MPAL);
  272. retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_EXT_MDIO) >> 2;
  273. sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK, tregs + TCVR_MPAL);
  274. sbus_readl(tregs + TCVR_MPAL);
  275. } else {
  276. printk(KERN_ERR "read_tcvr_bit2: No transceiver type known!\n");
  277. }
  278. return retval;
  279. }
  280. static void put_tcvr_byte(struct bigmac *bp,
  281. void __iomem *tregs,
  282. unsigned int byte)
  283. {
  284. int shift = 4;
  285. do {
  286. write_tcvr_bit(bp, tregs, ((byte >> shift) & 1));
  287. shift -= 1;
  288. } while (shift >= 0);
  289. }
  290. static void bigmac_tcvr_write(struct bigmac *bp, void __iomem *tregs,
  291. int reg, unsigned short val)
  292. {
  293. int shift;
  294. reg &= 0xff;
  295. val &= 0xffff;
  296. switch(bp->tcvr_type) {
  297. case internal:
  298. case external:
  299. break;
  300. default:
  301. printk(KERN_ERR "bigmac_tcvr_read: Whoops, no known transceiver type.\n");
  302. return;
  303. };
  304. idle_transceiver(tregs);
  305. write_tcvr_bit(bp, tregs, 0);
  306. write_tcvr_bit(bp, tregs, 1);
  307. write_tcvr_bit(bp, tregs, 0);
  308. write_tcvr_bit(bp, tregs, 1);
  309. put_tcvr_byte(bp, tregs,
  310. ((bp->tcvr_type == internal) ?
  311. BIGMAC_PHY_INTERNAL : BIGMAC_PHY_EXTERNAL));
  312. put_tcvr_byte(bp, tregs, reg);
  313. write_tcvr_bit(bp, tregs, 1);
  314. write_tcvr_bit(bp, tregs, 0);
  315. shift = 15;
  316. do {
  317. write_tcvr_bit(bp, tregs, (val >> shift) & 1);
  318. shift -= 1;
  319. } while (shift >= 0);
  320. }
  321. static unsigned short bigmac_tcvr_read(struct bigmac *bp,
  322. void __iomem *tregs,
  323. int reg)
  324. {
  325. unsigned short retval = 0;
  326. reg &= 0xff;
  327. switch(bp->tcvr_type) {
  328. case internal:
  329. case external:
  330. break;
  331. default:
  332. printk(KERN_ERR "bigmac_tcvr_read: Whoops, no known transceiver type.\n");
  333. return 0xffff;
  334. };
  335. idle_transceiver(tregs);
  336. write_tcvr_bit(bp, tregs, 0);
  337. write_tcvr_bit(bp, tregs, 1);
  338. write_tcvr_bit(bp, tregs, 1);
  339. write_tcvr_bit(bp, tregs, 0);
  340. put_tcvr_byte(bp, tregs,
  341. ((bp->tcvr_type == internal) ?
  342. BIGMAC_PHY_INTERNAL : BIGMAC_PHY_EXTERNAL));
  343. put_tcvr_byte(bp, tregs, reg);
  344. if (bp->tcvr_type == external) {
  345. int shift = 15;
  346. (void) read_tcvr_bit2(bp, tregs);
  347. (void) read_tcvr_bit2(bp, tregs);
  348. do {
  349. int tmp;
  350. tmp = read_tcvr_bit2(bp, tregs);
  351. retval |= ((tmp & 1) << shift);
  352. shift -= 1;
  353. } while (shift >= 0);
  354. (void) read_tcvr_bit2(bp, tregs);
  355. (void) read_tcvr_bit2(bp, tregs);
  356. (void) read_tcvr_bit2(bp, tregs);
  357. } else {
  358. int shift = 15;
  359. (void) read_tcvr_bit(bp, tregs);
  360. (void) read_tcvr_bit(bp, tregs);
  361. do {
  362. int tmp;
  363. tmp = read_tcvr_bit(bp, tregs);
  364. retval |= ((tmp & 1) << shift);
  365. shift -= 1;
  366. } while (shift >= 0);
  367. (void) read_tcvr_bit(bp, tregs);
  368. (void) read_tcvr_bit(bp, tregs);
  369. (void) read_tcvr_bit(bp, tregs);
  370. }
  371. return retval;
  372. }
  373. static void bigmac_tcvr_init(struct bigmac *bp)
  374. {
  375. void __iomem *tregs = bp->tregs;
  376. u32 mpal;
  377. idle_transceiver(tregs);
  378. sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK,
  379. tregs + TCVR_MPAL);
  380. sbus_readl(tregs + TCVR_MPAL);
  381. /* Only the bit for the present transceiver (internal or
  382. * external) will stick, set them both and see what stays.
  383. */
  384. sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO, tregs + TCVR_MPAL);
  385. sbus_readl(tregs + TCVR_MPAL);
  386. udelay(20);
  387. mpal = sbus_readl(tregs + TCVR_MPAL);
  388. if (mpal & MGMT_PAL_EXT_MDIO) {
  389. bp->tcvr_type = external;
  390. sbus_writel(~(TCVR_PAL_EXTLBACK | TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE),
  391. tregs + TCVR_TPAL);
  392. sbus_readl(tregs + TCVR_TPAL);
  393. } else if (mpal & MGMT_PAL_INT_MDIO) {
  394. bp->tcvr_type = internal;
  395. sbus_writel(~(TCVR_PAL_SERIAL | TCVR_PAL_EXTLBACK |
  396. TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE),
  397. tregs + TCVR_TPAL);
  398. sbus_readl(tregs + TCVR_TPAL);
  399. } else {
  400. printk(KERN_ERR "BIGMAC: AIEEE, neither internal nor "
  401. "external MDIO available!\n");
  402. printk(KERN_ERR "BIGMAC: mgmt_pal[%08x] tcvr_pal[%08x]\n",
  403. sbus_readl(tregs + TCVR_MPAL),
  404. sbus_readl(tregs + TCVR_TPAL));
  405. }
  406. }
  407. static int bigmac_init(struct bigmac *, int);
  408. static int try_next_permutation(struct bigmac *bp, void __iomem *tregs)
  409. {
  410. if (bp->sw_bmcr & BMCR_SPEED100) {
  411. int timeout;
  412. /* Reset the PHY. */
  413. bp->sw_bmcr = (BMCR_ISOLATE | BMCR_PDOWN | BMCR_LOOPBACK);
  414. bigmac_tcvr_write(bp, tregs, BIGMAC_BMCR, bp->sw_bmcr);
  415. bp->sw_bmcr = (BMCR_RESET);
  416. bigmac_tcvr_write(bp, tregs, BIGMAC_BMCR, bp->sw_bmcr);
  417. timeout = 64;
  418. while (--timeout) {
  419. bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMCR);
  420. if ((bp->sw_bmcr & BMCR_RESET) == 0)
  421. break;
  422. udelay(20);
  423. }
  424. if (timeout == 0)
  425. printk(KERN_ERR "%s: PHY reset failed.\n", bp->dev->name);
  426. bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMCR);
  427. /* Now we try 10baseT. */
  428. bp->sw_bmcr &= ~(BMCR_SPEED100);
  429. bigmac_tcvr_write(bp, tregs, BIGMAC_BMCR, bp->sw_bmcr);
  430. return 0;
  431. }
  432. /* We've tried them all. */
  433. return -1;
  434. }
  435. static void bigmac_timer(unsigned long data)
  436. {
  437. struct bigmac *bp = (struct bigmac *) data;
  438. void __iomem *tregs = bp->tregs;
  439. int restart_timer = 0;
  440. bp->timer_ticks++;
  441. if (bp->timer_state == ltrywait) {
  442. bp->sw_bmsr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMSR);
  443. bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMCR);
  444. if (bp->sw_bmsr & BMSR_LSTATUS) {
  445. printk(KERN_INFO "%s: Link is now up at %s.\n",
  446. bp->dev->name,
  447. (bp->sw_bmcr & BMCR_SPEED100) ?
  448. "100baseT" : "10baseT");
  449. bp->timer_state = asleep;
  450. restart_timer = 0;
  451. } else {
  452. if (bp->timer_ticks >= 4) {
  453. int ret;
  454. ret = try_next_permutation(bp, tregs);
  455. if (ret == -1) {
  456. printk(KERN_ERR "%s: Link down, cable problem?\n",
  457. bp->dev->name);
  458. ret = bigmac_init(bp, 0);
  459. if (ret) {
  460. printk(KERN_ERR "%s: Error, cannot re-init the "
  461. "BigMAC.\n", bp->dev->name);
  462. }
  463. return;
  464. }
  465. bp->timer_ticks = 0;
  466. restart_timer = 1;
  467. } else {
  468. restart_timer = 1;
  469. }
  470. }
  471. } else {
  472. /* Can't happens.... */
  473. printk(KERN_ERR "%s: Aieee, link timer is asleep but we got one anyways!\n",
  474. bp->dev->name);
  475. restart_timer = 0;
  476. bp->timer_ticks = 0;
  477. bp->timer_state = asleep; /* foo on you */
  478. }
  479. if (restart_timer != 0) {
  480. bp->bigmac_timer.expires = jiffies + ((12 * HZ)/10); /* 1.2 sec. */
  481. add_timer(&bp->bigmac_timer);
  482. }
  483. }
  484. /* Well, really we just force the chip into 100baseT then
  485. * 10baseT, each time checking for a link status.
  486. */
  487. static void bigmac_begin_auto_negotiation(struct bigmac *bp)
  488. {
  489. void __iomem *tregs = bp->tregs;
  490. int timeout;
  491. /* Grab new software copies of PHY registers. */
  492. bp->sw_bmsr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMSR);
  493. bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMCR);
  494. /* Reset the PHY. */
  495. bp->sw_bmcr = (BMCR_ISOLATE | BMCR_PDOWN | BMCR_LOOPBACK);
  496. bigmac_tcvr_write(bp, tregs, BIGMAC_BMCR, bp->sw_bmcr);
  497. bp->sw_bmcr = (BMCR_RESET);
  498. bigmac_tcvr_write(bp, tregs, BIGMAC_BMCR, bp->sw_bmcr);
  499. timeout = 64;
  500. while (--timeout) {
  501. bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMCR);
  502. if ((bp->sw_bmcr & BMCR_RESET) == 0)
  503. break;
  504. udelay(20);
  505. }
  506. if (timeout == 0)
  507. printk(KERN_ERR "%s: PHY reset failed.\n", bp->dev->name);
  508. bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMCR);
  509. /* First we try 100baseT. */
  510. bp->sw_bmcr |= BMCR_SPEED100;
  511. bigmac_tcvr_write(bp, tregs, BIGMAC_BMCR, bp->sw_bmcr);
  512. bp->timer_state = ltrywait;
  513. bp->timer_ticks = 0;
  514. bp->bigmac_timer.expires = jiffies + (12 * HZ) / 10;
  515. bp->bigmac_timer.data = (unsigned long) bp;
  516. bp->bigmac_timer.function = &bigmac_timer;
  517. add_timer(&bp->bigmac_timer);
  518. }
  519. static int bigmac_init(struct bigmac *bp, int from_irq)
  520. {
  521. void __iomem *gregs = bp->gregs;
  522. void __iomem *cregs = bp->creg;
  523. void __iomem *bregs = bp->bregs;
  524. unsigned char *e = &bp->dev->dev_addr[0];
  525. /* Latch current counters into statistics. */
  526. bigmac_get_counters(bp, bregs);
  527. /* Reset QEC. */
  528. qec_global_reset(gregs);
  529. /* Init QEC. */
  530. qec_init(bp);
  531. /* Alloc and reset the tx/rx descriptor chains. */
  532. bigmac_init_rings(bp, from_irq);
  533. /* Initialize the PHY. */
  534. bigmac_tcvr_init(bp);
  535. /* Stop transmitter and receiver. */
  536. bigmac_stop(bp);
  537. /* Set hardware ethernet address. */
  538. sbus_writel(((e[4] << 8) | e[5]), bregs + BMAC_MACADDR2);
  539. sbus_writel(((e[2] << 8) | e[3]), bregs + BMAC_MACADDR1);
  540. sbus_writel(((e[0] << 8) | e[1]), bregs + BMAC_MACADDR0);
  541. /* Clear the hash table until mc upload occurs. */
  542. sbus_writel(0, bregs + BMAC_HTABLE3);
  543. sbus_writel(0, bregs + BMAC_HTABLE2);
  544. sbus_writel(0, bregs + BMAC_HTABLE1);
  545. sbus_writel(0, bregs + BMAC_HTABLE0);
  546. /* Enable Big Mac hash table filter. */
  547. sbus_writel(BIGMAC_RXCFG_HENABLE | BIGMAC_RXCFG_FIFO,
  548. bregs + BMAC_RXCFG);
  549. udelay(20);
  550. /* Ok, configure the Big Mac transmitter. */
  551. sbus_writel(BIGMAC_TXCFG_FIFO, bregs + BMAC_TXCFG);
  552. /* The HME docs recommend to use the 10LSB of our MAC here. */
  553. sbus_writel(((e[5] | e[4] << 8) & 0x3ff),
  554. bregs + BMAC_RSEED);
  555. /* Enable the output drivers no matter what. */
  556. sbus_writel(BIGMAC_XCFG_ODENABLE | BIGMAC_XCFG_RESV,
  557. bregs + BMAC_XIFCFG);
  558. /* Tell the QEC where the ring descriptors are. */
  559. sbus_writel(bp->bblock_dvma + bib_offset(be_rxd, 0),
  560. cregs + CREG_RXDS);
  561. sbus_writel(bp->bblock_dvma + bib_offset(be_txd, 0),
  562. cregs + CREG_TXDS);
  563. /* Setup the FIFO pointers into QEC local memory. */
  564. sbus_writel(0, cregs + CREG_RXRBUFPTR);
  565. sbus_writel(0, cregs + CREG_RXWBUFPTR);
  566. sbus_writel(sbus_readl(gregs + GLOB_RSIZE),
  567. cregs + CREG_TXRBUFPTR);
  568. sbus_writel(sbus_readl(gregs + GLOB_RSIZE),
  569. cregs + CREG_TXWBUFPTR);
  570. /* Tell bigmac what interrupts we don't want to hear about. */
  571. sbus_writel(BIGMAC_IMASK_GOTFRAME | BIGMAC_IMASK_SENTFRAME,
  572. bregs + BMAC_IMASK);
  573. /* Enable the various other irq's. */
  574. sbus_writel(0, cregs + CREG_RIMASK);
  575. sbus_writel(0, cregs + CREG_TIMASK);
  576. sbus_writel(0, cregs + CREG_QMASK);
  577. sbus_writel(0, cregs + CREG_BMASK);
  578. /* Set jam size to a reasonable default. */
  579. sbus_writel(DEFAULT_JAMSIZE, bregs + BMAC_JSIZE);
  580. /* Clear collision counter. */
  581. sbus_writel(0, cregs + CREG_CCNT);
  582. /* Enable transmitter and receiver. */
  583. sbus_writel(sbus_readl(bregs + BMAC_TXCFG) | BIGMAC_TXCFG_ENABLE,
  584. bregs + BMAC_TXCFG);
  585. sbus_writel(sbus_readl(bregs + BMAC_RXCFG) | BIGMAC_RXCFG_ENABLE,
  586. bregs + BMAC_RXCFG);
  587. /* Ok, start detecting link speed/duplex. */
  588. bigmac_begin_auto_negotiation(bp);
  589. /* Success. */
  590. return 0;
  591. }
  592. /* Error interrupts get sent here. */
  593. static void bigmac_is_medium_rare(struct bigmac *bp, u32 qec_status, u32 bmac_status)
  594. {
  595. printk(KERN_ERR "bigmac_is_medium_rare: ");
  596. if (qec_status & (GLOB_STAT_ER | GLOB_STAT_BM)) {
  597. if (qec_status & GLOB_STAT_ER)
  598. printk("QEC_ERROR, ");
  599. if (qec_status & GLOB_STAT_BM)
  600. printk("QEC_BMAC_ERROR, ");
  601. }
  602. if (bmac_status & CREG_STAT_ERRORS) {
  603. if (bmac_status & CREG_STAT_BERROR)
  604. printk("BMAC_ERROR, ");
  605. if (bmac_status & CREG_STAT_TXDERROR)
  606. printk("TXD_ERROR, ");
  607. if (bmac_status & CREG_STAT_TXLERR)
  608. printk("TX_LATE_ERROR, ");
  609. if (bmac_status & CREG_STAT_TXPERR)
  610. printk("TX_PARITY_ERROR, ");
  611. if (bmac_status & CREG_STAT_TXSERR)
  612. printk("TX_SBUS_ERROR, ");
  613. if (bmac_status & CREG_STAT_RXDROP)
  614. printk("RX_DROP_ERROR, ");
  615. if (bmac_status & CREG_STAT_RXSMALL)
  616. printk("RX_SMALL_ERROR, ");
  617. if (bmac_status & CREG_STAT_RXLERR)
  618. printk("RX_LATE_ERROR, ");
  619. if (bmac_status & CREG_STAT_RXPERR)
  620. printk("RX_PARITY_ERROR, ");
  621. if (bmac_status & CREG_STAT_RXSERR)
  622. printk("RX_SBUS_ERROR, ");
  623. }
  624. printk(" RESET\n");
  625. bigmac_init(bp, 1);
  626. }
  627. /* BigMAC transmit complete service routines. */
  628. static void bigmac_tx(struct bigmac *bp)
  629. {
  630. struct be_txd *txbase = &bp->bmac_block->be_txd[0];
  631. struct net_device *dev = bp->dev;
  632. int elem;
  633. spin_lock(&bp->lock);
  634. elem = bp->tx_old;
  635. DTX(("bigmac_tx: tx_old[%d] ", elem));
  636. while (elem != bp->tx_new) {
  637. struct sk_buff *skb;
  638. struct be_txd *this = &txbase[elem];
  639. DTX(("this(%p) [flags(%08x)addr(%08x)]",
  640. this, this->tx_flags, this->tx_addr));
  641. if (this->tx_flags & TXD_OWN)
  642. break;
  643. skb = bp->tx_skbs[elem];
  644. bp->enet_stats.tx_packets++;
  645. bp->enet_stats.tx_bytes += skb->len;
  646. sbus_unmap_single(bp->bigmac_sdev,
  647. this->tx_addr, skb->len,
  648. SBUS_DMA_TODEVICE);
  649. DTX(("skb(%p) ", skb));
  650. bp->tx_skbs[elem] = NULL;
  651. dev_kfree_skb_irq(skb);
  652. elem = NEXT_TX(elem);
  653. }
  654. DTX((" DONE, tx_old=%d\n", elem));
  655. bp->tx_old = elem;
  656. if (netif_queue_stopped(dev) &&
  657. TX_BUFFS_AVAIL(bp) > 0)
  658. netif_wake_queue(bp->dev);
  659. spin_unlock(&bp->lock);
  660. }
  661. /* BigMAC receive complete service routines. */
  662. static void bigmac_rx(struct bigmac *bp)
  663. {
  664. struct be_rxd *rxbase = &bp->bmac_block->be_rxd[0];
  665. struct be_rxd *this;
  666. int elem = bp->rx_new, drops = 0;
  667. u32 flags;
  668. this = &rxbase[elem];
  669. while (!((flags = this->rx_flags) & RXD_OWN)) {
  670. struct sk_buff *skb;
  671. int len = (flags & RXD_LENGTH); /* FCS not included */
  672. /* Check for errors. */
  673. if (len < ETH_ZLEN) {
  674. bp->enet_stats.rx_errors++;
  675. bp->enet_stats.rx_length_errors++;
  676. drop_it:
  677. /* Return it to the BigMAC. */
  678. bp->enet_stats.rx_dropped++;
  679. this->rx_flags =
  680. (RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
  681. goto next;
  682. }
  683. skb = bp->rx_skbs[elem];
  684. if (len > RX_COPY_THRESHOLD) {
  685. struct sk_buff *new_skb;
  686. /* Now refill the entry, if we can. */
  687. new_skb = big_mac_alloc_skb(RX_BUF_ALLOC_SIZE, GFP_ATOMIC);
  688. if (new_skb == NULL) {
  689. drops++;
  690. goto drop_it;
  691. }
  692. sbus_unmap_single(bp->bigmac_sdev,
  693. this->rx_addr,
  694. RX_BUF_ALLOC_SIZE - 34,
  695. SBUS_DMA_FROMDEVICE);
  696. bp->rx_skbs[elem] = new_skb;
  697. new_skb->dev = bp->dev;
  698. skb_put(new_skb, ETH_FRAME_LEN);
  699. skb_reserve(new_skb, 34);
  700. this->rx_addr = sbus_map_single(bp->bigmac_sdev,
  701. new_skb->data,
  702. RX_BUF_ALLOC_SIZE - 34,
  703. SBUS_DMA_FROMDEVICE);
  704. this->rx_flags =
  705. (RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
  706. /* Trim the original skb for the netif. */
  707. skb_trim(skb, len);
  708. } else {
  709. struct sk_buff *copy_skb = dev_alloc_skb(len + 2);
  710. if (copy_skb == NULL) {
  711. drops++;
  712. goto drop_it;
  713. }
  714. copy_skb->dev = bp->dev;
  715. skb_reserve(copy_skb, 2);
  716. skb_put(copy_skb, len);
  717. sbus_dma_sync_single_for_cpu(bp->bigmac_sdev,
  718. this->rx_addr, len,
  719. SBUS_DMA_FROMDEVICE);
  720. eth_copy_and_sum(copy_skb, (unsigned char *)skb->data, len, 0);
  721. sbus_dma_sync_single_for_device(bp->bigmac_sdev,
  722. this->rx_addr, len,
  723. SBUS_DMA_FROMDEVICE);
  724. /* Reuse original ring buffer. */
  725. this->rx_flags =
  726. (RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
  727. skb = copy_skb;
  728. }
  729. /* No checksums done by the BigMAC ;-( */
  730. skb->protocol = eth_type_trans(skb, bp->dev);
  731. netif_rx(skb);
  732. bp->dev->last_rx = jiffies;
  733. bp->enet_stats.rx_packets++;
  734. bp->enet_stats.rx_bytes += len;
  735. next:
  736. elem = NEXT_RX(elem);
  737. this = &rxbase[elem];
  738. }
  739. bp->rx_new = elem;
  740. if (drops)
  741. printk(KERN_NOTICE "%s: Memory squeeze, deferring packet.\n", bp->dev->name);
  742. }
  743. static irqreturn_t bigmac_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  744. {
  745. struct bigmac *bp = (struct bigmac *) dev_id;
  746. u32 qec_status, bmac_status;
  747. DIRQ(("bigmac_interrupt: "));
  748. /* Latch status registers now. */
  749. bmac_status = sbus_readl(bp->creg + CREG_STAT);
  750. qec_status = sbus_readl(bp->gregs + GLOB_STAT);
  751. DIRQ(("qec_status=%08x bmac_status=%08x\n", qec_status, bmac_status));
  752. if ((qec_status & (GLOB_STAT_ER | GLOB_STAT_BM)) ||
  753. (bmac_status & CREG_STAT_ERRORS))
  754. bigmac_is_medium_rare(bp, qec_status, bmac_status);
  755. if (bmac_status & CREG_STAT_TXIRQ)
  756. bigmac_tx(bp);
  757. if (bmac_status & CREG_STAT_RXIRQ)
  758. bigmac_rx(bp);
  759. return IRQ_HANDLED;
  760. }
  761. static int bigmac_open(struct net_device *dev)
  762. {
  763. struct bigmac *bp = (struct bigmac *) dev->priv;
  764. int ret;
  765. ret = request_irq(dev->irq, &bigmac_interrupt, SA_SHIRQ, dev->name, bp);
  766. if (ret) {
  767. printk(KERN_ERR "BIGMAC: Can't order irq %d to go.\n", dev->irq);
  768. return ret;
  769. }
  770. init_timer(&bp->bigmac_timer);
  771. ret = bigmac_init(bp, 0);
  772. if (ret)
  773. free_irq(dev->irq, bp);
  774. return ret;
  775. }
  776. static int bigmac_close(struct net_device *dev)
  777. {
  778. struct bigmac *bp = (struct bigmac *) dev->priv;
  779. del_timer(&bp->bigmac_timer);
  780. bp->timer_state = asleep;
  781. bp->timer_ticks = 0;
  782. bigmac_stop(bp);
  783. bigmac_clean_rings(bp);
  784. free_irq(dev->irq, bp);
  785. return 0;
  786. }
  787. static void bigmac_tx_timeout(struct net_device *dev)
  788. {
  789. struct bigmac *bp = (struct bigmac *) dev->priv;
  790. bigmac_init(bp, 0);
  791. netif_wake_queue(dev);
  792. }
  793. /* Put a packet on the wire. */
  794. static int bigmac_start_xmit(struct sk_buff *skb, struct net_device *dev)
  795. {
  796. struct bigmac *bp = (struct bigmac *) dev->priv;
  797. int len, entry;
  798. u32 mapping;
  799. len = skb->len;
  800. mapping = sbus_map_single(bp->bigmac_sdev, skb->data, len, SBUS_DMA_TODEVICE);
  801. /* Avoid a race... */
  802. spin_lock_irq(&bp->lock);
  803. entry = bp->tx_new;
  804. DTX(("bigmac_start_xmit: len(%d) entry(%d)\n", len, entry));
  805. bp->bmac_block->be_txd[entry].tx_flags = TXD_UPDATE;
  806. bp->tx_skbs[entry] = skb;
  807. bp->bmac_block->be_txd[entry].tx_addr = mapping;
  808. bp->bmac_block->be_txd[entry].tx_flags =
  809. (TXD_OWN | TXD_SOP | TXD_EOP | (len & TXD_LENGTH));
  810. bp->tx_new = NEXT_TX(entry);
  811. if (TX_BUFFS_AVAIL(bp) <= 0)
  812. netif_stop_queue(dev);
  813. spin_unlock_irq(&bp->lock);
  814. /* Get it going. */
  815. sbus_writel(CREG_CTRL_TWAKEUP, bp->creg + CREG_CTRL);
  816. dev->trans_start = jiffies;
  817. return 0;
  818. }
  819. static struct net_device_stats *bigmac_get_stats(struct net_device *dev)
  820. {
  821. struct bigmac *bp = (struct bigmac *) dev->priv;
  822. bigmac_get_counters(bp, bp->bregs);
  823. return &bp->enet_stats;
  824. }
  825. static void bigmac_set_multicast(struct net_device *dev)
  826. {
  827. struct bigmac *bp = (struct bigmac *) dev->priv;
  828. void __iomem *bregs = bp->bregs;
  829. struct dev_mc_list *dmi = dev->mc_list;
  830. char *addrs;
  831. int i;
  832. u32 tmp, crc;
  833. /* Disable the receiver. The bit self-clears when
  834. * the operation is complete.
  835. */
  836. tmp = sbus_readl(bregs + BMAC_RXCFG);
  837. tmp &= ~(BIGMAC_RXCFG_ENABLE);
  838. sbus_writel(tmp, bregs + BMAC_RXCFG);
  839. while ((sbus_readl(bregs + BMAC_RXCFG) & BIGMAC_RXCFG_ENABLE) != 0)
  840. udelay(20);
  841. if ((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 64)) {
  842. sbus_writel(0xffff, bregs + BMAC_HTABLE0);
  843. sbus_writel(0xffff, bregs + BMAC_HTABLE1);
  844. sbus_writel(0xffff, bregs + BMAC_HTABLE2);
  845. sbus_writel(0xffff, bregs + BMAC_HTABLE3);
  846. } else if (dev->flags & IFF_PROMISC) {
  847. tmp = sbus_readl(bregs + BMAC_RXCFG);
  848. tmp |= BIGMAC_RXCFG_PMISC;
  849. sbus_writel(tmp, bregs + BMAC_RXCFG);
  850. } else {
  851. u16 hash_table[4];
  852. for (i = 0; i < 4; i++)
  853. hash_table[i] = 0;
  854. for (i = 0; i < dev->mc_count; i++) {
  855. addrs = dmi->dmi_addr;
  856. dmi = dmi->next;
  857. if (!(*addrs & 1))
  858. continue;
  859. crc = ether_crc_le(6, addrs);
  860. crc >>= 26;
  861. hash_table[crc >> 4] |= 1 << (crc & 0xf);
  862. }
  863. sbus_writel(hash_table[0], bregs + BMAC_HTABLE0);
  864. sbus_writel(hash_table[1], bregs + BMAC_HTABLE1);
  865. sbus_writel(hash_table[2], bregs + BMAC_HTABLE2);
  866. sbus_writel(hash_table[3], bregs + BMAC_HTABLE3);
  867. }
  868. /* Re-enable the receiver. */
  869. tmp = sbus_readl(bregs + BMAC_RXCFG);
  870. tmp |= BIGMAC_RXCFG_ENABLE;
  871. sbus_writel(tmp, bregs + BMAC_RXCFG);
  872. }
  873. /* Ethtool support... */
  874. static void bigmac_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  875. {
  876. struct bigmac *bp = dev->priv;
  877. strcpy(info->driver, "sunbmac");
  878. strcpy(info->version, "2.0");
  879. sprintf(info->bus_info, "SBUS:%d",
  880. bp->qec_sdev->slot);
  881. }
  882. static u32 bigmac_get_link(struct net_device *dev)
  883. {
  884. struct bigmac *bp = dev->priv;
  885. spin_lock_irq(&bp->lock);
  886. bp->sw_bmsr = bigmac_tcvr_read(bp, bp->tregs, BIGMAC_BMSR);
  887. spin_unlock_irq(&bp->lock);
  888. return (bp->sw_bmsr & BMSR_LSTATUS);
  889. }
  890. static struct ethtool_ops bigmac_ethtool_ops = {
  891. .get_drvinfo = bigmac_get_drvinfo,
  892. .get_link = bigmac_get_link,
  893. };
  894. static int __init bigmac_ether_init(struct sbus_dev *qec_sdev)
  895. {
  896. struct net_device *dev;
  897. static int version_printed;
  898. struct bigmac *bp;
  899. u8 bsizes, bsizes_more;
  900. int i;
  901. /* Get a new device struct for this interface. */
  902. dev = alloc_etherdev(sizeof(struct bigmac));
  903. if (!dev)
  904. return -ENOMEM;
  905. SET_MODULE_OWNER(dev);
  906. if (version_printed++ == 0)
  907. printk(KERN_INFO "%s", version);
  908. dev->base_addr = (long) qec_sdev;
  909. for (i = 0; i < 6; i++)
  910. dev->dev_addr[i] = idprom->id_ethaddr[i];
  911. /* Setup softc, with backpointers to QEC and BigMAC SBUS device structs. */
  912. bp = dev->priv;
  913. bp->qec_sdev = qec_sdev;
  914. bp->bigmac_sdev = qec_sdev->child;
  915. spin_lock_init(&bp->lock);
  916. /* Verify the registers we expect, are actually there. */
  917. if ((bp->bigmac_sdev->num_registers != 3) ||
  918. (bp->qec_sdev->num_registers != 2)) {
  919. printk(KERN_ERR "BIGMAC: Device does not have 2 and 3 regs, it has %d and %d.\n",
  920. bp->qec_sdev->num_registers,
  921. bp->bigmac_sdev->num_registers);
  922. printk(KERN_ERR "BIGMAC: Would you like that for here or to go?\n");
  923. goto fail_and_cleanup;
  924. }
  925. /* Map in QEC global control registers. */
  926. bp->gregs = sbus_ioremap(&bp->qec_sdev->resource[0], 0,
  927. GLOB_REG_SIZE, "BigMAC QEC GLobal Regs");
  928. if (!bp->gregs) {
  929. printk(KERN_ERR "BIGMAC: Cannot map QEC global registers.\n");
  930. goto fail_and_cleanup;
  931. }
  932. /* Make sure QEC is in BigMAC mode. */
  933. if ((sbus_readl(bp->gregs + GLOB_CTRL) & 0xf0000000) != GLOB_CTRL_BMODE) {
  934. printk(KERN_ERR "BigMAC: AIEEE, QEC is not in BigMAC mode!\n");
  935. goto fail_and_cleanup;
  936. }
  937. /* Reset the QEC. */
  938. if (qec_global_reset(bp->gregs))
  939. goto fail_and_cleanup;
  940. /* Get supported SBUS burst sizes. */
  941. bsizes = prom_getintdefault(bp->qec_sdev->prom_node,
  942. "burst-sizes",
  943. 0xff);
  944. bsizes_more = prom_getintdefault(bp->qec_sdev->bus->prom_node,
  945. "burst-sizes",
  946. 0xff);
  947. bsizes &= 0xff;
  948. if (bsizes_more != 0xff)
  949. bsizes &= bsizes_more;
  950. if (bsizes == 0xff || (bsizes & DMA_BURST16) == 0 ||
  951. (bsizes & DMA_BURST32) == 0)
  952. bsizes = (DMA_BURST32 - 1);
  953. bp->bigmac_bursts = bsizes;
  954. /* Perform QEC initialization. */
  955. qec_init(bp);
  956. /* Map in the BigMAC channel registers. */
  957. bp->creg = sbus_ioremap(&bp->bigmac_sdev->resource[0], 0,
  958. CREG_REG_SIZE, "BigMAC QEC Channel Regs");
  959. if (!bp->creg) {
  960. printk(KERN_ERR "BIGMAC: Cannot map QEC channel registers.\n");
  961. goto fail_and_cleanup;
  962. }
  963. /* Map in the BigMAC control registers. */
  964. bp->bregs = sbus_ioremap(&bp->bigmac_sdev->resource[1], 0,
  965. BMAC_REG_SIZE, "BigMAC Primary Regs");
  966. if (!bp->bregs) {
  967. printk(KERN_ERR "BIGMAC: Cannot map BigMAC primary registers.\n");
  968. goto fail_and_cleanup;
  969. }
  970. /* Map in the BigMAC transceiver registers, this is how you poke at
  971. * the BigMAC's PHY.
  972. */
  973. bp->tregs = sbus_ioremap(&bp->bigmac_sdev->resource[2], 0,
  974. TCVR_REG_SIZE, "BigMAC Transceiver Regs");
  975. if (!bp->tregs) {
  976. printk(KERN_ERR "BIGMAC: Cannot map BigMAC transceiver registers.\n");
  977. goto fail_and_cleanup;
  978. }
  979. /* Stop the BigMAC. */
  980. bigmac_stop(bp);
  981. /* Allocate transmit/receive descriptor DVMA block. */
  982. bp->bmac_block = sbus_alloc_consistent(bp->bigmac_sdev,
  983. PAGE_SIZE,
  984. &bp->bblock_dvma);
  985. if (bp->bmac_block == NULL || bp->bblock_dvma == 0) {
  986. printk(KERN_ERR "BIGMAC: Cannot allocate consistent DMA.\n");
  987. goto fail_and_cleanup;
  988. }
  989. /* Get the board revision of this BigMAC. */
  990. bp->board_rev = prom_getintdefault(bp->bigmac_sdev->prom_node,
  991. "board-version", 1);
  992. /* Init auto-negotiation timer state. */
  993. init_timer(&bp->bigmac_timer);
  994. bp->timer_state = asleep;
  995. bp->timer_ticks = 0;
  996. /* Backlink to generic net device struct. */
  997. bp->dev = dev;
  998. /* Set links to our BigMAC open and close routines. */
  999. dev->open = &bigmac_open;
  1000. dev->stop = &bigmac_close;
  1001. dev->hard_start_xmit = &bigmac_start_xmit;
  1002. dev->ethtool_ops = &bigmac_ethtool_ops;
  1003. /* Set links to BigMAC statistic and multi-cast loading code. */
  1004. dev->get_stats = &bigmac_get_stats;
  1005. dev->set_multicast_list = &bigmac_set_multicast;
  1006. dev->tx_timeout = &bigmac_tx_timeout;
  1007. dev->watchdog_timeo = 5*HZ;
  1008. /* Finish net device registration. */
  1009. dev->irq = bp->bigmac_sdev->irqs[0];
  1010. dev->dma = 0;
  1011. if (register_netdev(dev)) {
  1012. printk(KERN_ERR "BIGMAC: Cannot register device.\n");
  1013. goto fail_and_cleanup;
  1014. }
  1015. /* Put us into the list of instances attached for later driver
  1016. * exit.
  1017. */
  1018. bp->next_module = root_bigmac_dev;
  1019. root_bigmac_dev = bp;
  1020. printk(KERN_INFO "%s: BigMAC 100baseT Ethernet ", dev->name);
  1021. for (i = 0; i < 6; i++)
  1022. printk("%2.2x%c", dev->dev_addr[i],
  1023. i == 5 ? ' ' : ':');
  1024. printk("\n");
  1025. return 0;
  1026. fail_and_cleanup:
  1027. /* Something went wrong, undo whatever we did so far. */
  1028. /* Free register mappings if any. */
  1029. if (bp->gregs)
  1030. sbus_iounmap(bp->gregs, GLOB_REG_SIZE);
  1031. if (bp->creg)
  1032. sbus_iounmap(bp->creg, CREG_REG_SIZE);
  1033. if (bp->bregs)
  1034. sbus_iounmap(bp->bregs, BMAC_REG_SIZE);
  1035. if (bp->tregs)
  1036. sbus_iounmap(bp->tregs, TCVR_REG_SIZE);
  1037. if (bp->bmac_block)
  1038. sbus_free_consistent(bp->bigmac_sdev,
  1039. PAGE_SIZE,
  1040. bp->bmac_block,
  1041. bp->bblock_dvma);
  1042. /* This also frees the co-located 'dev->priv' */
  1043. free_netdev(dev);
  1044. return -ENODEV;
  1045. }
  1046. /* QEC can be the parent of either QuadEthernet or
  1047. * a BigMAC. We want the latter.
  1048. */
  1049. static int __init bigmac_match(struct sbus_dev *sdev)
  1050. {
  1051. struct sbus_dev *child = sdev->child;
  1052. if (strcmp(sdev->prom_name, "qec") != 0)
  1053. return 0;
  1054. if (child == NULL)
  1055. return 0;
  1056. if (strcmp(child->prom_name, "be") != 0)
  1057. return 0;
  1058. return 1;
  1059. }
  1060. static int __init bigmac_probe(void)
  1061. {
  1062. struct sbus_bus *sbus;
  1063. struct sbus_dev *sdev = NULL;
  1064. static int called;
  1065. int cards = 0, v;
  1066. root_bigmac_dev = NULL;
  1067. if (called)
  1068. return -ENODEV;
  1069. called++;
  1070. for_each_sbus(sbus) {
  1071. for_each_sbusdev(sdev, sbus) {
  1072. if (bigmac_match(sdev)) {
  1073. cards++;
  1074. if ((v = bigmac_ether_init(sdev)))
  1075. return v;
  1076. }
  1077. }
  1078. }
  1079. if (!cards)
  1080. return -ENODEV;
  1081. return 0;
  1082. }
  1083. static void __exit bigmac_cleanup(void)
  1084. {
  1085. while (root_bigmac_dev) {
  1086. struct bigmac *bp = root_bigmac_dev;
  1087. struct bigmac *bp_nxt = root_bigmac_dev->next_module;
  1088. sbus_iounmap(bp->gregs, GLOB_REG_SIZE);
  1089. sbus_iounmap(bp->creg, CREG_REG_SIZE);
  1090. sbus_iounmap(bp->bregs, BMAC_REG_SIZE);
  1091. sbus_iounmap(bp->tregs, TCVR_REG_SIZE);
  1092. sbus_free_consistent(bp->bigmac_sdev,
  1093. PAGE_SIZE,
  1094. bp->bmac_block,
  1095. bp->bblock_dvma);
  1096. unregister_netdev(bp->dev);
  1097. free_netdev(bp->dev);
  1098. root_bigmac_dev = bp_nxt;
  1099. }
  1100. }
  1101. module_init(bigmac_probe);
  1102. module_exit(bigmac_cleanup);