skxmac2.c 114 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607
  1. /******************************************************************************
  2. *
  3. * Name: skxmac2.c
  4. * Project: Gigabit Ethernet Adapters, Common Modules
  5. * Version: $Revision: 1.102 $
  6. * Date: $Date: 2003/10/02 16:53:58 $
  7. * Purpose: Contains functions to initialize the MACs and PHYs
  8. *
  9. ******************************************************************************/
  10. /******************************************************************************
  11. *
  12. * (C)Copyright 1998-2002 SysKonnect.
  13. * (C)Copyright 2002-2003 Marvell.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. *
  20. * The information in this file is provided "AS IS" without warranty.
  21. *
  22. ******************************************************************************/
  23. #include "h/skdrv1st.h"
  24. #include "h/skdrv2nd.h"
  25. /* typedefs *******************************************************************/
  26. /* BCOM PHY magic pattern list */
  27. typedef struct s_PhyHack {
  28. int PhyReg; /* Phy register */
  29. SK_U16 PhyVal; /* Value to write */
  30. } BCOM_HACK;
  31. /* local variables ************************************************************/
  32. #if (defined(DEBUG) || ((!defined(LINT)) && (!defined(SK_SLIM))))
  33. static const char SysKonnectFileId[] =
  34. "@(#) $Id: skxmac2.c,v 1.102 2003/10/02 16:53:58 rschmidt Exp $ (C) Marvell.";
  35. #endif
  36. #ifdef GENESIS
  37. BCOM_HACK BcomRegA1Hack[] = {
  38. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 }, { 0x17, 0x0013 },
  39. { 0x15, 0x0404 }, { 0x17, 0x8006 }, { 0x15, 0x0132 }, { 0x17, 0x8006 },
  40. { 0x15, 0x0232 }, { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  41. { 0, 0 }
  42. };
  43. BCOM_HACK BcomRegC0Hack[] = {
  44. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 }, { 0x17, 0x0013 },
  45. { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  46. { 0, 0 }
  47. };
  48. #endif
  49. /* function prototypes ********************************************************/
  50. #ifdef GENESIS
  51. static void SkXmInitPhyXmac(SK_AC*, SK_IOC, int, SK_BOOL);
  52. static void SkXmInitPhyBcom(SK_AC*, SK_IOC, int, SK_BOOL);
  53. static int SkXmAutoNegDoneXmac(SK_AC*, SK_IOC, int);
  54. static int SkXmAutoNegDoneBcom(SK_AC*, SK_IOC, int);
  55. #endif /* GENESIS */
  56. #ifdef YUKON
  57. static void SkGmInitPhyMarv(SK_AC*, SK_IOC, int, SK_BOOL);
  58. static int SkGmAutoNegDoneMarv(SK_AC*, SK_IOC, int);
  59. #endif /* YUKON */
  60. #ifdef OTHER_PHY
  61. static void SkXmInitPhyLone(SK_AC*, SK_IOC, int, SK_BOOL);
  62. static void SkXmInitPhyNat (SK_AC*, SK_IOC, int, SK_BOOL);
  63. static int SkXmAutoNegDoneLone(SK_AC*, SK_IOC, int);
  64. static int SkXmAutoNegDoneNat (SK_AC*, SK_IOC, int);
  65. #endif /* OTHER_PHY */
  66. #ifdef GENESIS
  67. /******************************************************************************
  68. *
  69. * SkXmPhyRead() - Read from XMAC PHY register
  70. *
  71. * Description: reads a 16-bit word from XMAC PHY or ext. PHY
  72. *
  73. * Returns:
  74. * nothing
  75. */
  76. void SkXmPhyRead(
  77. SK_AC *pAC, /* Adapter Context */
  78. SK_IOC IoC, /* I/O Context */
  79. int Port, /* Port Index (MAC_1 + n) */
  80. int PhyReg, /* Register Address (Offset) */
  81. SK_U16 SK_FAR *pVal) /* Pointer to Value */
  82. {
  83. SK_U16 Mmu;
  84. SK_GEPORT *pPrt;
  85. pPrt = &pAC->GIni.GP[Port];
  86. /* write the PHY register's address */
  87. XM_OUT16(IoC, Port, XM_PHY_ADDR, PhyReg | pPrt->PhyAddr);
  88. /* get the PHY register's value */
  89. XM_IN16(IoC, Port, XM_PHY_DATA, pVal);
  90. if (pPrt->PhyType != SK_PHY_XMAC) {
  91. do {
  92. XM_IN16(IoC, Port, XM_MMU_CMD, &Mmu);
  93. /* wait until 'Ready' is set */
  94. } while ((Mmu & XM_MMU_PHY_RDY) == 0);
  95. /* get the PHY register's value */
  96. XM_IN16(IoC, Port, XM_PHY_DATA, pVal);
  97. }
  98. } /* SkXmPhyRead */
  99. /******************************************************************************
  100. *
  101. * SkXmPhyWrite() - Write to XMAC PHY register
  102. *
  103. * Description: writes a 16-bit word to XMAC PHY or ext. PHY
  104. *
  105. * Returns:
  106. * nothing
  107. */
  108. void SkXmPhyWrite(
  109. SK_AC *pAC, /* Adapter Context */
  110. SK_IOC IoC, /* I/O Context */
  111. int Port, /* Port Index (MAC_1 + n) */
  112. int PhyReg, /* Register Address (Offset) */
  113. SK_U16 Val) /* Value */
  114. {
  115. SK_U16 Mmu;
  116. SK_GEPORT *pPrt;
  117. pPrt = &pAC->GIni.GP[Port];
  118. if (pPrt->PhyType != SK_PHY_XMAC) {
  119. do {
  120. XM_IN16(IoC, Port, XM_MMU_CMD, &Mmu);
  121. /* wait until 'Busy' is cleared */
  122. } while ((Mmu & XM_MMU_PHY_BUSY) != 0);
  123. }
  124. /* write the PHY register's address */
  125. XM_OUT16(IoC, Port, XM_PHY_ADDR, PhyReg | pPrt->PhyAddr);
  126. /* write the PHY register's value */
  127. XM_OUT16(IoC, Port, XM_PHY_DATA, Val);
  128. if (pPrt->PhyType != SK_PHY_XMAC) {
  129. do {
  130. XM_IN16(IoC, Port, XM_MMU_CMD, &Mmu);
  131. /* wait until 'Busy' is cleared */
  132. } while ((Mmu & XM_MMU_PHY_BUSY) != 0);
  133. }
  134. } /* SkXmPhyWrite */
  135. #endif /* GENESIS */
  136. #ifdef YUKON
  137. /******************************************************************************
  138. *
  139. * SkGmPhyRead() - Read from GPHY register
  140. *
  141. * Description: reads a 16-bit word from GPHY through MDIO
  142. *
  143. * Returns:
  144. * nothing
  145. */
  146. void SkGmPhyRead(
  147. SK_AC *pAC, /* Adapter Context */
  148. SK_IOC IoC, /* I/O Context */
  149. int Port, /* Port Index (MAC_1 + n) */
  150. int PhyReg, /* Register Address (Offset) */
  151. SK_U16 SK_FAR *pVal) /* Pointer to Value */
  152. {
  153. SK_U16 Ctrl;
  154. SK_GEPORT *pPrt;
  155. #ifdef VCPU
  156. u_long SimCyle;
  157. u_long SimLowTime;
  158. VCPUgetTime(&SimCyle, &SimLowTime);
  159. VCPUprintf(0, "SkGmPhyRead(%u), SimCyle=%u, SimLowTime=%u\n",
  160. PhyReg, SimCyle, SimLowTime);
  161. #endif /* VCPU */
  162. pPrt = &pAC->GIni.GP[Port];
  163. /* set PHY-Register offset and 'Read' OpCode (= 1) */
  164. *pVal = (SK_U16)(GM_SMI_CT_PHY_AD(pPrt->PhyAddr) |
  165. GM_SMI_CT_REG_AD(PhyReg) | GM_SMI_CT_OP_RD);
  166. GM_OUT16(IoC, Port, GM_SMI_CTRL, *pVal);
  167. GM_IN16(IoC, Port, GM_SMI_CTRL, &Ctrl);
  168. /* additional check for MDC/MDIO activity */
  169. if ((Ctrl & GM_SMI_CT_BUSY) == 0) {
  170. *pVal = 0;
  171. return;
  172. }
  173. *pVal |= GM_SMI_CT_BUSY;
  174. do {
  175. #ifdef VCPU
  176. VCPUwaitTime(1000);
  177. #endif /* VCPU */
  178. GM_IN16(IoC, Port, GM_SMI_CTRL, &Ctrl);
  179. /* wait until 'ReadValid' is set */
  180. } while (Ctrl == *pVal);
  181. /* get the PHY register's value */
  182. GM_IN16(IoC, Port, GM_SMI_DATA, pVal);
  183. #ifdef VCPU
  184. VCPUgetTime(&SimCyle, &SimLowTime);
  185. VCPUprintf(0, "VCPUgetTime(), SimCyle=%u, SimLowTime=%u\n",
  186. SimCyle, SimLowTime);
  187. #endif /* VCPU */
  188. } /* SkGmPhyRead */
  189. /******************************************************************************
  190. *
  191. * SkGmPhyWrite() - Write to GPHY register
  192. *
  193. * Description: writes a 16-bit word to GPHY through MDIO
  194. *
  195. * Returns:
  196. * nothing
  197. */
  198. void SkGmPhyWrite(
  199. SK_AC *pAC, /* Adapter Context */
  200. SK_IOC IoC, /* I/O Context */
  201. int Port, /* Port Index (MAC_1 + n) */
  202. int PhyReg, /* Register Address (Offset) */
  203. SK_U16 Val) /* Value */
  204. {
  205. SK_U16 Ctrl;
  206. SK_GEPORT *pPrt;
  207. #ifdef VCPU
  208. SK_U32 DWord;
  209. u_long SimCyle;
  210. u_long SimLowTime;
  211. VCPUgetTime(&SimCyle, &SimLowTime);
  212. VCPUprintf(0, "SkGmPhyWrite(Reg=%u, Val=0x%04x), SimCyle=%u, SimLowTime=%u\n",
  213. PhyReg, Val, SimCyle, SimLowTime);
  214. #endif /* VCPU */
  215. pPrt = &pAC->GIni.GP[Port];
  216. /* write the PHY register's value */
  217. GM_OUT16(IoC, Port, GM_SMI_DATA, Val);
  218. /* set PHY-Register offset and 'Write' OpCode (= 0) */
  219. Val = GM_SMI_CT_PHY_AD(pPrt->PhyAddr) | GM_SMI_CT_REG_AD(PhyReg);
  220. GM_OUT16(IoC, Port, GM_SMI_CTRL, Val);
  221. GM_IN16(IoC, Port, GM_SMI_CTRL, &Ctrl);
  222. /* additional check for MDC/MDIO activity */
  223. if ((Ctrl & GM_SMI_CT_BUSY) == 0) {
  224. return;
  225. }
  226. Val |= GM_SMI_CT_BUSY;
  227. do {
  228. #ifdef VCPU
  229. /* read Timer value */
  230. SK_IN32(IoC, B2_TI_VAL, &DWord);
  231. VCPUwaitTime(1000);
  232. #endif /* VCPU */
  233. GM_IN16(IoC, Port, GM_SMI_CTRL, &Ctrl);
  234. /* wait until 'Busy' is cleared */
  235. } while (Ctrl == Val);
  236. #ifdef VCPU
  237. VCPUgetTime(&SimCyle, &SimLowTime);
  238. VCPUprintf(0, "VCPUgetTime(), SimCyle=%u, SimLowTime=%u\n",
  239. SimCyle, SimLowTime);
  240. #endif /* VCPU */
  241. } /* SkGmPhyWrite */
  242. #endif /* YUKON */
  243. #ifdef SK_DIAG
  244. /******************************************************************************
  245. *
  246. * SkGePhyRead() - Read from PHY register
  247. *
  248. * Description: calls a read PHY routine dep. on board type
  249. *
  250. * Returns:
  251. * nothing
  252. */
  253. void SkGePhyRead(
  254. SK_AC *pAC, /* Adapter Context */
  255. SK_IOC IoC, /* I/O Context */
  256. int Port, /* Port Index (MAC_1 + n) */
  257. int PhyReg, /* Register Address (Offset) */
  258. SK_U16 *pVal) /* Pointer to Value */
  259. {
  260. void (*r_func)(SK_AC *pAC, SK_IOC IoC, int Port, int Reg, SK_U16 *pVal);
  261. if (pAC->GIni.GIGenesis) {
  262. r_func = SkXmPhyRead;
  263. }
  264. else {
  265. r_func = SkGmPhyRead;
  266. }
  267. r_func(pAC, IoC, Port, PhyReg, pVal);
  268. } /* SkGePhyRead */
  269. /******************************************************************************
  270. *
  271. * SkGePhyWrite() - Write to PHY register
  272. *
  273. * Description: calls a write PHY routine dep. on board type
  274. *
  275. * Returns:
  276. * nothing
  277. */
  278. void SkGePhyWrite(
  279. SK_AC *pAC, /* Adapter Context */
  280. SK_IOC IoC, /* I/O Context */
  281. int Port, /* Port Index (MAC_1 + n) */
  282. int PhyReg, /* Register Address (Offset) */
  283. SK_U16 Val) /* Value */
  284. {
  285. void (*w_func)(SK_AC *pAC, SK_IOC IoC, int Port, int Reg, SK_U16 Val);
  286. if (pAC->GIni.GIGenesis) {
  287. w_func = SkXmPhyWrite;
  288. }
  289. else {
  290. w_func = SkGmPhyWrite;
  291. }
  292. w_func(pAC, IoC, Port, PhyReg, Val);
  293. } /* SkGePhyWrite */
  294. #endif /* SK_DIAG */
  295. /******************************************************************************
  296. *
  297. * SkMacPromiscMode() - Enable / Disable Promiscuous Mode
  298. *
  299. * Description:
  300. * enables / disables promiscuous mode by setting Mode Register (XMAC) or
  301. * Receive Control Register (GMAC) dep. on board type
  302. *
  303. * Returns:
  304. * nothing
  305. */
  306. void SkMacPromiscMode(
  307. SK_AC *pAC, /* adapter context */
  308. SK_IOC IoC, /* IO context */
  309. int Port, /* Port Index (MAC_1 + n) */
  310. SK_BOOL Enable) /* Enable / Disable */
  311. {
  312. #ifdef YUKON
  313. SK_U16 RcReg;
  314. #endif
  315. #ifdef GENESIS
  316. SK_U32 MdReg;
  317. #endif
  318. #ifdef GENESIS
  319. if (pAC->GIni.GIGenesis) {
  320. XM_IN32(IoC, Port, XM_MODE, &MdReg);
  321. /* enable or disable promiscuous mode */
  322. if (Enable) {
  323. MdReg |= XM_MD_ENA_PROM;
  324. }
  325. else {
  326. MdReg &= ~XM_MD_ENA_PROM;
  327. }
  328. /* setup Mode Register */
  329. XM_OUT32(IoC, Port, XM_MODE, MdReg);
  330. }
  331. #endif /* GENESIS */
  332. #ifdef YUKON
  333. if (pAC->GIni.GIYukon) {
  334. GM_IN16(IoC, Port, GM_RX_CTRL, &RcReg);
  335. /* enable or disable unicast and multicast filtering */
  336. if (Enable) {
  337. RcReg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  338. }
  339. else {
  340. RcReg |= (GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  341. }
  342. /* setup Receive Control Register */
  343. GM_OUT16(IoC, Port, GM_RX_CTRL, RcReg);
  344. }
  345. #endif /* YUKON */
  346. } /* SkMacPromiscMode*/
  347. /******************************************************************************
  348. *
  349. * SkMacHashing() - Enable / Disable Hashing
  350. *
  351. * Description:
  352. * enables / disables hashing by setting Mode Register (XMAC) or
  353. * Receive Control Register (GMAC) dep. on board type
  354. *
  355. * Returns:
  356. * nothing
  357. */
  358. void SkMacHashing(
  359. SK_AC *pAC, /* adapter context */
  360. SK_IOC IoC, /* IO context */
  361. int Port, /* Port Index (MAC_1 + n) */
  362. SK_BOOL Enable) /* Enable / Disable */
  363. {
  364. #ifdef YUKON
  365. SK_U16 RcReg;
  366. #endif
  367. #ifdef GENESIS
  368. SK_U32 MdReg;
  369. #endif
  370. #ifdef GENESIS
  371. if (pAC->GIni.GIGenesis) {
  372. XM_IN32(IoC, Port, XM_MODE, &MdReg);
  373. /* enable or disable hashing */
  374. if (Enable) {
  375. MdReg |= XM_MD_ENA_HASH;
  376. }
  377. else {
  378. MdReg &= ~XM_MD_ENA_HASH;
  379. }
  380. /* setup Mode Register */
  381. XM_OUT32(IoC, Port, XM_MODE, MdReg);
  382. }
  383. #endif /* GENESIS */
  384. #ifdef YUKON
  385. if (pAC->GIni.GIYukon) {
  386. GM_IN16(IoC, Port, GM_RX_CTRL, &RcReg);
  387. /* enable or disable multicast filtering */
  388. if (Enable) {
  389. RcReg |= GM_RXCR_MCF_ENA;
  390. }
  391. else {
  392. RcReg &= ~GM_RXCR_MCF_ENA;
  393. }
  394. /* setup Receive Control Register */
  395. GM_OUT16(IoC, Port, GM_RX_CTRL, RcReg);
  396. }
  397. #endif /* YUKON */
  398. } /* SkMacHashing*/
  399. #ifdef SK_DIAG
  400. /******************************************************************************
  401. *
  402. * SkXmSetRxCmd() - Modify the value of the XMAC's Rx Command Register
  403. *
  404. * Description:
  405. * The features
  406. * - FCS stripping, SK_STRIP_FCS_ON/OFF
  407. * - pad byte stripping, SK_STRIP_PAD_ON/OFF
  408. * - don't set XMR_FS_ERR in status SK_LENERR_OK_ON/OFF
  409. * for inrange length error frames
  410. * - don't set XMR_FS_ERR in status SK_BIG_PK_OK_ON/OFF
  411. * for frames > 1514 bytes
  412. * - enable Rx of own packets SK_SELF_RX_ON/OFF
  413. *
  414. * for incoming packets may be enabled/disabled by this function.
  415. * Additional modes may be added later.
  416. * Multiple modes can be enabled/disabled at the same time.
  417. * The new configuration is written to the Rx Command register immediately.
  418. *
  419. * Returns:
  420. * nothing
  421. */
  422. static void SkXmSetRxCmd(
  423. SK_AC *pAC, /* adapter context */
  424. SK_IOC IoC, /* IO context */
  425. int Port, /* Port Index (MAC_1 + n) */
  426. int Mode) /* Mode is SK_STRIP_FCS_ON/OFF, SK_STRIP_PAD_ON/OFF,
  427. SK_LENERR_OK_ON/OFF, or SK_BIG_PK_OK_ON/OFF */
  428. {
  429. SK_U16 OldRxCmd;
  430. SK_U16 RxCmd;
  431. XM_IN16(IoC, Port, XM_RX_CMD, &OldRxCmd);
  432. RxCmd = OldRxCmd;
  433. switch (Mode & (SK_STRIP_FCS_ON | SK_STRIP_FCS_OFF)) {
  434. case SK_STRIP_FCS_ON:
  435. RxCmd |= XM_RX_STRIP_FCS;
  436. break;
  437. case SK_STRIP_FCS_OFF:
  438. RxCmd &= ~XM_RX_STRIP_FCS;
  439. break;
  440. }
  441. switch (Mode & (SK_STRIP_PAD_ON | SK_STRIP_PAD_OFF)) {
  442. case SK_STRIP_PAD_ON:
  443. RxCmd |= XM_RX_STRIP_PAD;
  444. break;
  445. case SK_STRIP_PAD_OFF:
  446. RxCmd &= ~XM_RX_STRIP_PAD;
  447. break;
  448. }
  449. switch (Mode & (SK_LENERR_OK_ON | SK_LENERR_OK_OFF)) {
  450. case SK_LENERR_OK_ON:
  451. RxCmd |= XM_RX_LENERR_OK;
  452. break;
  453. case SK_LENERR_OK_OFF:
  454. RxCmd &= ~XM_RX_LENERR_OK;
  455. break;
  456. }
  457. switch (Mode & (SK_BIG_PK_OK_ON | SK_BIG_PK_OK_OFF)) {
  458. case SK_BIG_PK_OK_ON:
  459. RxCmd |= XM_RX_BIG_PK_OK;
  460. break;
  461. case SK_BIG_PK_OK_OFF:
  462. RxCmd &= ~XM_RX_BIG_PK_OK;
  463. break;
  464. }
  465. switch (Mode & (SK_SELF_RX_ON | SK_SELF_RX_OFF)) {
  466. case SK_SELF_RX_ON:
  467. RxCmd |= XM_RX_SELF_RX;
  468. break;
  469. case SK_SELF_RX_OFF:
  470. RxCmd &= ~XM_RX_SELF_RX;
  471. break;
  472. }
  473. /* Write the new mode to the Rx command register if required */
  474. if (OldRxCmd != RxCmd) {
  475. XM_OUT16(IoC, Port, XM_RX_CMD, RxCmd);
  476. }
  477. } /* SkXmSetRxCmd */
  478. /******************************************************************************
  479. *
  480. * SkGmSetRxCmd() - Modify the value of the GMAC's Rx Control Register
  481. *
  482. * Description:
  483. * The features
  484. * - FCS (CRC) stripping, SK_STRIP_FCS_ON/OFF
  485. * - don't set GMR_FS_LONG_ERR SK_BIG_PK_OK_ON/OFF
  486. * for frames > 1514 bytes
  487. * - enable Rx of own packets SK_SELF_RX_ON/OFF
  488. *
  489. * for incoming packets may be enabled/disabled by this function.
  490. * Additional modes may be added later.
  491. * Multiple modes can be enabled/disabled at the same time.
  492. * The new configuration is written to the Rx Command register immediately.
  493. *
  494. * Returns:
  495. * nothing
  496. */
  497. static void SkGmSetRxCmd(
  498. SK_AC *pAC, /* adapter context */
  499. SK_IOC IoC, /* IO context */
  500. int Port, /* Port Index (MAC_1 + n) */
  501. int Mode) /* Mode is SK_STRIP_FCS_ON/OFF, SK_STRIP_PAD_ON/OFF,
  502. SK_LENERR_OK_ON/OFF, or SK_BIG_PK_OK_ON/OFF */
  503. {
  504. SK_U16 OldRxCmd;
  505. SK_U16 RxCmd;
  506. if ((Mode & (SK_STRIP_FCS_ON | SK_STRIP_FCS_OFF)) != 0) {
  507. GM_IN16(IoC, Port, GM_RX_CTRL, &OldRxCmd);
  508. RxCmd = OldRxCmd;
  509. if ((Mode & SK_STRIP_FCS_ON) != 0) {
  510. RxCmd |= GM_RXCR_CRC_DIS;
  511. }
  512. else {
  513. RxCmd &= ~GM_RXCR_CRC_DIS;
  514. }
  515. /* Write the new mode to the Rx control register if required */
  516. if (OldRxCmd != RxCmd) {
  517. GM_OUT16(IoC, Port, GM_RX_CTRL, RxCmd);
  518. }
  519. }
  520. if ((Mode & (SK_BIG_PK_OK_ON | SK_BIG_PK_OK_OFF)) != 0) {
  521. GM_IN16(IoC, Port, GM_SERIAL_MODE, &OldRxCmd);
  522. RxCmd = OldRxCmd;
  523. if ((Mode & SK_BIG_PK_OK_ON) != 0) {
  524. RxCmd |= GM_SMOD_JUMBO_ENA;
  525. }
  526. else {
  527. RxCmd &= ~GM_SMOD_JUMBO_ENA;
  528. }
  529. /* Write the new mode to the Rx control register if required */
  530. if (OldRxCmd != RxCmd) {
  531. GM_OUT16(IoC, Port, GM_SERIAL_MODE, RxCmd);
  532. }
  533. }
  534. } /* SkGmSetRxCmd */
  535. /******************************************************************************
  536. *
  537. * SkMacSetRxCmd() - Modify the value of the MAC's Rx Control Register
  538. *
  539. * Description: modifies the MAC's Rx Control reg. dep. on board type
  540. *
  541. * Returns:
  542. * nothing
  543. */
  544. void SkMacSetRxCmd(
  545. SK_AC *pAC, /* adapter context */
  546. SK_IOC IoC, /* IO context */
  547. int Port, /* Port Index (MAC_1 + n) */
  548. int Mode) /* Rx Mode */
  549. {
  550. if (pAC->GIni.GIGenesis) {
  551. SkXmSetRxCmd(pAC, IoC, Port, Mode);
  552. }
  553. else {
  554. SkGmSetRxCmd(pAC, IoC, Port, Mode);
  555. }
  556. } /* SkMacSetRxCmd */
  557. /******************************************************************************
  558. *
  559. * SkMacCrcGener() - Enable / Disable CRC Generation
  560. *
  561. * Description: enables / disables CRC generation dep. on board type
  562. *
  563. * Returns:
  564. * nothing
  565. */
  566. void SkMacCrcGener(
  567. SK_AC *pAC, /* adapter context */
  568. SK_IOC IoC, /* IO context */
  569. int Port, /* Port Index (MAC_1 + n) */
  570. SK_BOOL Enable) /* Enable / Disable */
  571. {
  572. SK_U16 Word;
  573. if (pAC->GIni.GIGenesis) {
  574. XM_IN16(IoC, Port, XM_TX_CMD, &Word);
  575. if (Enable) {
  576. Word &= ~XM_TX_NO_CRC;
  577. }
  578. else {
  579. Word |= XM_TX_NO_CRC;
  580. }
  581. /* setup Tx Command Register */
  582. XM_OUT16(IoC, Port, XM_TX_CMD, Word);
  583. }
  584. else {
  585. GM_IN16(IoC, Port, GM_TX_CTRL, &Word);
  586. if (Enable) {
  587. Word &= ~GM_TXCR_CRC_DIS;
  588. }
  589. else {
  590. Word |= GM_TXCR_CRC_DIS;
  591. }
  592. /* setup Tx Control Register */
  593. GM_OUT16(IoC, Port, GM_TX_CTRL, Word);
  594. }
  595. } /* SkMacCrcGener*/
  596. #endif /* SK_DIAG */
  597. #ifdef GENESIS
  598. /******************************************************************************
  599. *
  600. * SkXmClrExactAddr() - Clear Exact Match Address Registers
  601. *
  602. * Description:
  603. * All Exact Match Address registers of the XMAC 'Port' will be
  604. * cleared starting with 'StartNum' up to (and including) the
  605. * Exact Match address number of 'StopNum'.
  606. *
  607. * Returns:
  608. * nothing
  609. */
  610. void SkXmClrExactAddr(
  611. SK_AC *pAC, /* adapter context */
  612. SK_IOC IoC, /* IO context */
  613. int Port, /* Port Index (MAC_1 + n) */
  614. int StartNum, /* Begin with this Address Register Index (0..15) */
  615. int StopNum) /* Stop after finished with this Register Idx (0..15) */
  616. {
  617. int i;
  618. SK_U16 ZeroAddr[3] = {0x0000, 0x0000, 0x0000};
  619. if ((unsigned)StartNum > 15 || (unsigned)StopNum > 15 ||
  620. StartNum > StopNum) {
  621. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E001, SKERR_HWI_E001MSG);
  622. return;
  623. }
  624. for (i = StartNum; i <= StopNum; i++) {
  625. XM_OUTADDR(IoC, Port, XM_EXM(i), &ZeroAddr[0]);
  626. }
  627. } /* SkXmClrExactAddr */
  628. #endif /* GENESIS */
  629. /******************************************************************************
  630. *
  631. * SkMacFlushTxFifo() - Flush the MAC's transmit FIFO
  632. *
  633. * Description:
  634. * Flush the transmit FIFO of the MAC specified by the index 'Port'
  635. *
  636. * Returns:
  637. * nothing
  638. */
  639. void SkMacFlushTxFifo(
  640. SK_AC *pAC, /* adapter context */
  641. SK_IOC IoC, /* IO context */
  642. int Port) /* Port Index (MAC_1 + n) */
  643. {
  644. #ifdef GENESIS
  645. SK_U32 MdReg;
  646. if (pAC->GIni.GIGenesis) {
  647. XM_IN32(IoC, Port, XM_MODE, &MdReg);
  648. XM_OUT32(IoC, Port, XM_MODE, MdReg | XM_MD_FTF);
  649. }
  650. #endif /* GENESIS */
  651. #ifdef YUKON
  652. if (pAC->GIni.GIYukon) {
  653. /* no way to flush the FIFO we have to issue a reset */
  654. /* TBD */
  655. }
  656. #endif /* YUKON */
  657. } /* SkMacFlushTxFifo */
  658. /******************************************************************************
  659. *
  660. * SkMacFlushRxFifo() - Flush the MAC's receive FIFO
  661. *
  662. * Description:
  663. * Flush the receive FIFO of the MAC specified by the index 'Port'
  664. *
  665. * Returns:
  666. * nothing
  667. */
  668. void SkMacFlushRxFifo(
  669. SK_AC *pAC, /* adapter context */
  670. SK_IOC IoC, /* IO context */
  671. int Port) /* Port Index (MAC_1 + n) */
  672. {
  673. #ifdef GENESIS
  674. SK_U32 MdReg;
  675. if (pAC->GIni.GIGenesis) {
  676. XM_IN32(IoC, Port, XM_MODE, &MdReg);
  677. XM_OUT32(IoC, Port, XM_MODE, MdReg | XM_MD_FRF);
  678. }
  679. #endif /* GENESIS */
  680. #ifdef YUKON
  681. if (pAC->GIni.GIYukon) {
  682. /* no way to flush the FIFO we have to issue a reset */
  683. /* TBD */
  684. }
  685. #endif /* YUKON */
  686. } /* SkMacFlushRxFifo */
  687. #ifdef GENESIS
  688. /******************************************************************************
  689. *
  690. * SkXmSoftRst() - Do a XMAC software reset
  691. *
  692. * Description:
  693. * The PHY registers should not be destroyed during this
  694. * kind of software reset. Therefore the XMAC Software Reset
  695. * (XM_GP_RES_MAC bit in XM_GP_PORT) must not be used!
  696. *
  697. * The software reset is done by
  698. * - disabling the Rx and Tx state machine,
  699. * - resetting the statistics module,
  700. * - clear all other significant XMAC Mode,
  701. * Command, and Control Registers
  702. * - clearing the Hash Register and the
  703. * Exact Match Address registers, and
  704. * - flushing the XMAC's Rx and Tx FIFOs.
  705. *
  706. * Note:
  707. * Another requirement when stopping the XMAC is to
  708. * avoid sending corrupted frames on the network.
  709. * Disabling the Tx state machine will NOT interrupt
  710. * the currently transmitted frame. But we must take care
  711. * that the Tx FIFO is cleared AFTER the current frame
  712. * is complete sent to the network.
  713. *
  714. * It takes about 12ns to send a frame with 1538 bytes.
  715. * One PCI clock goes at least 15ns (66MHz). Therefore
  716. * after reading XM_GP_PORT back, we are sure that the
  717. * transmitter is disabled AND idle. And this means
  718. * we may flush the transmit FIFO now.
  719. *
  720. * Returns:
  721. * nothing
  722. */
  723. static void SkXmSoftRst(
  724. SK_AC *pAC, /* adapter context */
  725. SK_IOC IoC, /* IO context */
  726. int Port) /* Port Index (MAC_1 + n) */
  727. {
  728. SK_U16 ZeroAddr[4] = {0x0000, 0x0000, 0x0000, 0x0000};
  729. /* reset the statistics module */
  730. XM_OUT32(IoC, Port, XM_GP_PORT, XM_GP_RES_STAT);
  731. /* disable all XMAC IRQs */
  732. XM_OUT16(IoC, Port, XM_IMSK, 0xffff);
  733. XM_OUT32(IoC, Port, XM_MODE, 0); /* clear Mode Reg */
  734. XM_OUT16(IoC, Port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  735. XM_OUT16(IoC, Port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  736. /* disable all PHY IRQs */
  737. switch (pAC->GIni.GP[Port].PhyType) {
  738. case SK_PHY_BCOM:
  739. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_INT_MASK, 0xffff);
  740. break;
  741. #ifdef OTHER_PHY
  742. case SK_PHY_LONE:
  743. SkXmPhyWrite(pAC, IoC, Port, PHY_LONE_INT_ENAB, 0);
  744. break;
  745. case SK_PHY_NAT:
  746. /* todo: National
  747. SkXmPhyWrite(pAC, IoC, Port, PHY_NAT_INT_MASK, 0xffff); */
  748. break;
  749. #endif /* OTHER_PHY */
  750. }
  751. /* clear the Hash Register */
  752. XM_OUTHASH(IoC, Port, XM_HSM, &ZeroAddr);
  753. /* clear the Exact Match Address registers */
  754. SkXmClrExactAddr(pAC, IoC, Port, 0, 15);
  755. /* clear the Source Check Address registers */
  756. XM_OUTHASH(IoC, Port, XM_SRC_CHK, &ZeroAddr);
  757. } /* SkXmSoftRst */
  758. /******************************************************************************
  759. *
  760. * SkXmHardRst() - Do a XMAC hardware reset
  761. *
  762. * Description:
  763. * The XMAC of the specified 'Port' and all connected devices
  764. * (PHY and SERDES) will receive a reset signal on its *Reset pins.
  765. * External PHYs must be reset by clearing a bit in the GPIO register
  766. * (Timing requirements: Broadcom: 400ns, Level One: none, National: 80ns).
  767. *
  768. * ATTENTION:
  769. * It is absolutely necessary to reset the SW_RST Bit first
  770. * before calling this function.
  771. *
  772. * Returns:
  773. * nothing
  774. */
  775. static void SkXmHardRst(
  776. SK_AC *pAC, /* adapter context */
  777. SK_IOC IoC, /* IO context */
  778. int Port) /* Port Index (MAC_1 + n) */
  779. {
  780. SK_U32 Reg;
  781. int i;
  782. int TOut;
  783. SK_U16 Word;
  784. for (i = 0; i < 4; i++) {
  785. /* TX_MFF_CTRL1 has 32 bits, but only the lowest 16 bits are used */
  786. SK_OUT16(IoC, MR_ADDR(Port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  787. TOut = 0;
  788. do {
  789. if (TOut++ > 10000) {
  790. /*
  791. * Adapter seems to be in RESET state.
  792. * Registers cannot be written.
  793. */
  794. return;
  795. }
  796. SK_OUT16(IoC, MR_ADDR(Port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  797. SK_IN16(IoC, MR_ADDR(Port, TX_MFF_CTRL1), &Word);
  798. } while ((Word & MFF_SET_MAC_RST) == 0);
  799. }
  800. /* For external PHYs there must be special handling */
  801. if (pAC->GIni.GP[Port].PhyType != SK_PHY_XMAC) {
  802. SK_IN32(IoC, B2_GP_IO, &Reg);
  803. if (Port == 0) {
  804. Reg |= GP_DIR_0; /* set to output */
  805. Reg &= ~GP_IO_0; /* set PHY reset (active low) */
  806. }
  807. else {
  808. Reg |= GP_DIR_2; /* set to output */
  809. Reg &= ~GP_IO_2; /* set PHY reset (active low) */
  810. }
  811. /* reset external PHY */
  812. SK_OUT32(IoC, B2_GP_IO, Reg);
  813. /* short delay */
  814. SK_IN32(IoC, B2_GP_IO, &Reg);
  815. }
  816. } /* SkXmHardRst */
  817. /******************************************************************************
  818. *
  819. * SkXmClearRst() - Release the PHY & XMAC reset
  820. *
  821. * Description:
  822. *
  823. * Returns:
  824. * nothing
  825. */
  826. static void SkXmClearRst(
  827. SK_AC *pAC, /* adapter context */
  828. SK_IOC IoC, /* IO context */
  829. int Port) /* Port Index (MAC_1 + n) */
  830. {
  831. SK_U32 DWord;
  832. /* clear HW reset */
  833. SK_OUT16(IoC, MR_ADDR(Port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  834. if (pAC->GIni.GP[Port].PhyType != SK_PHY_XMAC) {
  835. SK_IN32(IoC, B2_GP_IO, &DWord);
  836. if (Port == 0) {
  837. DWord |= (GP_DIR_0 | GP_IO_0); /* set to output */
  838. }
  839. else {
  840. DWord |= (GP_DIR_2 | GP_IO_2); /* set to output */
  841. }
  842. /* Clear PHY reset */
  843. SK_OUT32(IoC, B2_GP_IO, DWord);
  844. /* Enable GMII interface */
  845. XM_OUT16(IoC, Port, XM_HW_CFG, XM_HW_GMII_MD);
  846. }
  847. } /* SkXmClearRst */
  848. #endif /* GENESIS */
  849. #ifdef YUKON
  850. /******************************************************************************
  851. *
  852. * SkGmSoftRst() - Do a GMAC software reset
  853. *
  854. * Description:
  855. * The GPHY registers should not be destroyed during this
  856. * kind of software reset.
  857. *
  858. * Returns:
  859. * nothing
  860. */
  861. static void SkGmSoftRst(
  862. SK_AC *pAC, /* adapter context */
  863. SK_IOC IoC, /* IO context */
  864. int Port) /* Port Index (MAC_1 + n) */
  865. {
  866. SK_U16 EmptyHash[4] = {0x0000, 0x0000, 0x0000, 0x0000};
  867. SK_U16 RxCtrl;
  868. /* reset the statistics module */
  869. /* disable all GMAC IRQs */
  870. SK_OUT8(IoC, GMAC_IRQ_MSK, 0);
  871. /* disable all PHY IRQs */
  872. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_INT_MASK, 0);
  873. /* clear the Hash Register */
  874. GM_OUTHASH(IoC, Port, GM_MC_ADDR_H1, EmptyHash);
  875. /* Enable Unicast and Multicast filtering */
  876. GM_IN16(IoC, Port, GM_RX_CTRL, &RxCtrl);
  877. GM_OUT16(IoC, Port, GM_RX_CTRL,
  878. (SK_U16)(RxCtrl | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA));
  879. } /* SkGmSoftRst */
  880. /******************************************************************************
  881. *
  882. * SkGmHardRst() - Do a GMAC hardware reset
  883. *
  884. * Description:
  885. *
  886. * Returns:
  887. * nothing
  888. */
  889. static void SkGmHardRst(
  890. SK_AC *pAC, /* adapter context */
  891. SK_IOC IoC, /* IO context */
  892. int Port) /* Port Index (MAC_1 + n) */
  893. {
  894. SK_U32 DWord;
  895. /* WA code for COMA mode */
  896. if (pAC->GIni.GIYukonLite &&
  897. pAC->GIni.GIChipRev >= CHIP_REV_YU_LITE_A3) {
  898. SK_IN32(IoC, B2_GP_IO, &DWord);
  899. DWord |= (GP_DIR_9 | GP_IO_9);
  900. /* set PHY reset */
  901. SK_OUT32(IoC, B2_GP_IO, DWord);
  902. }
  903. /* set GPHY Control reset */
  904. SK_OUT32(IoC, MR_ADDR(Port, GPHY_CTRL), GPC_RST_SET);
  905. /* set GMAC Control reset */
  906. SK_OUT32(IoC, MR_ADDR(Port, GMAC_CTRL), GMC_RST_SET);
  907. } /* SkGmHardRst */
  908. /******************************************************************************
  909. *
  910. * SkGmClearRst() - Release the GPHY & GMAC reset
  911. *
  912. * Description:
  913. *
  914. * Returns:
  915. * nothing
  916. */
  917. static void SkGmClearRst(
  918. SK_AC *pAC, /* adapter context */
  919. SK_IOC IoC, /* IO context */
  920. int Port) /* Port Index (MAC_1 + n) */
  921. {
  922. SK_U32 DWord;
  923. #ifdef XXX
  924. /* clear GMAC Control reset */
  925. SK_OUT32(IoC, MR_ADDR(Port, GMAC_CTRL), GMC_RST_CLR);
  926. /* set GMAC Control reset */
  927. SK_OUT32(IoC, MR_ADDR(Port, GMAC_CTRL), GMC_RST_SET);
  928. #endif /* XXX */
  929. /* WA code for COMA mode */
  930. if (pAC->GIni.GIYukonLite &&
  931. pAC->GIni.GIChipRev >= CHIP_REV_YU_LITE_A3) {
  932. SK_IN32(IoC, B2_GP_IO, &DWord);
  933. DWord |= GP_DIR_9; /* set to output */
  934. DWord &= ~GP_IO_9; /* clear PHY reset (active high) */
  935. /* clear PHY reset */
  936. SK_OUT32(IoC, B2_GP_IO, DWord);
  937. }
  938. /* set HWCFG_MODE */
  939. DWord = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  940. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE |
  941. (pAC->GIni.GICopperType ? GPC_HWCFG_GMII_COP :
  942. GPC_HWCFG_GMII_FIB);
  943. /* set GPHY Control reset */
  944. SK_OUT32(IoC, MR_ADDR(Port, GPHY_CTRL), DWord | GPC_RST_SET);
  945. /* release GPHY Control reset */
  946. SK_OUT32(IoC, MR_ADDR(Port, GPHY_CTRL), DWord | GPC_RST_CLR);
  947. #ifdef VCPU
  948. VCpuWait(9000);
  949. #endif /* VCPU */
  950. /* clear GMAC Control reset */
  951. SK_OUT32(IoC, MR_ADDR(Port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  952. #ifdef VCPU
  953. VCpuWait(2000);
  954. SK_IN32(IoC, MR_ADDR(Port, GPHY_CTRL), &DWord);
  955. SK_IN32(IoC, B0_ISRC, &DWord);
  956. #endif /* VCPU */
  957. } /* SkGmClearRst */
  958. #endif /* YUKON */
  959. /******************************************************************************
  960. *
  961. * SkMacSoftRst() - Do a MAC software reset
  962. *
  963. * Description: calls a MAC software reset routine dep. on board type
  964. *
  965. * Returns:
  966. * nothing
  967. */
  968. void SkMacSoftRst(
  969. SK_AC *pAC, /* adapter context */
  970. SK_IOC IoC, /* IO context */
  971. int Port) /* Port Index (MAC_1 + n) */
  972. {
  973. SK_GEPORT *pPrt;
  974. pPrt = &pAC->GIni.GP[Port];
  975. /* disable receiver and transmitter */
  976. SkMacRxTxDisable(pAC, IoC, Port);
  977. #ifdef GENESIS
  978. if (pAC->GIni.GIGenesis) {
  979. SkXmSoftRst(pAC, IoC, Port);
  980. }
  981. #endif /* GENESIS */
  982. #ifdef YUKON
  983. if (pAC->GIni.GIYukon) {
  984. SkGmSoftRst(pAC, IoC, Port);
  985. }
  986. #endif /* YUKON */
  987. /* flush the MAC's Rx and Tx FIFOs */
  988. SkMacFlushTxFifo(pAC, IoC, Port);
  989. SkMacFlushRxFifo(pAC, IoC, Port);
  990. pPrt->PState = SK_PRT_STOP;
  991. } /* SkMacSoftRst */
  992. /******************************************************************************
  993. *
  994. * SkMacHardRst() - Do a MAC hardware reset
  995. *
  996. * Description: calls a MAC hardware reset routine dep. on board type
  997. *
  998. * Returns:
  999. * nothing
  1000. */
  1001. void SkMacHardRst(
  1002. SK_AC *pAC, /* adapter context */
  1003. SK_IOC IoC, /* IO context */
  1004. int Port) /* Port Index (MAC_1 + n) */
  1005. {
  1006. #ifdef GENESIS
  1007. if (pAC->GIni.GIGenesis) {
  1008. SkXmHardRst(pAC, IoC, Port);
  1009. }
  1010. #endif /* GENESIS */
  1011. #ifdef YUKON
  1012. if (pAC->GIni.GIYukon) {
  1013. SkGmHardRst(pAC, IoC, Port);
  1014. }
  1015. #endif /* YUKON */
  1016. pAC->GIni.GP[Port].PState = SK_PRT_RESET;
  1017. } /* SkMacHardRst */
  1018. /******************************************************************************
  1019. *
  1020. * SkMacClearRst() - Clear the MAC reset
  1021. *
  1022. * Description: calls a clear MAC reset routine dep. on board type
  1023. *
  1024. * Returns:
  1025. * nothing
  1026. */
  1027. void SkMacClearRst(
  1028. SK_AC *pAC, /* adapter context */
  1029. SK_IOC IoC, /* IO context */
  1030. int Port) /* Port Index (MAC_1 + n) */
  1031. {
  1032. #ifdef GENESIS
  1033. if (pAC->GIni.GIGenesis) {
  1034. SkXmClearRst(pAC, IoC, Port);
  1035. }
  1036. #endif /* GENESIS */
  1037. #ifdef YUKON
  1038. if (pAC->GIni.GIYukon) {
  1039. SkGmClearRst(pAC, IoC, Port);
  1040. }
  1041. #endif /* YUKON */
  1042. } /* SkMacClearRst */
  1043. #ifdef GENESIS
  1044. /******************************************************************************
  1045. *
  1046. * SkXmInitMac() - Initialize the XMAC II
  1047. *
  1048. * Description:
  1049. * Initialize the XMAC of the specified port.
  1050. * The XMAC must be reset or stopped before calling this function.
  1051. *
  1052. * Note:
  1053. * The XMAC's Rx and Tx state machine is still disabled when returning.
  1054. *
  1055. * Returns:
  1056. * nothing
  1057. */
  1058. void SkXmInitMac(
  1059. SK_AC *pAC, /* adapter context */
  1060. SK_IOC IoC, /* IO context */
  1061. int Port) /* Port Index (MAC_1 + n) */
  1062. {
  1063. SK_GEPORT *pPrt;
  1064. int i;
  1065. SK_U16 SWord;
  1066. pPrt = &pAC->GIni.GP[Port];
  1067. if (pPrt->PState == SK_PRT_STOP) {
  1068. /* Port State: SK_PRT_STOP */
  1069. /* Verify that the reset bit is cleared */
  1070. SK_IN16(IoC, MR_ADDR(Port, TX_MFF_CTRL1), &SWord);
  1071. if ((SWord & MFF_SET_MAC_RST) != 0) {
  1072. /* PState does not match HW state */
  1073. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E006, SKERR_HWI_E006MSG);
  1074. /* Correct it */
  1075. pPrt->PState = SK_PRT_RESET;
  1076. }
  1077. }
  1078. if (pPrt->PState == SK_PRT_RESET) {
  1079. SkXmClearRst(pAC, IoC, Port);
  1080. if (pPrt->PhyType != SK_PHY_XMAC) {
  1081. /* read Id from external PHY (all have the same address) */
  1082. SkXmPhyRead(pAC, IoC, Port, PHY_XMAC_ID1, &pPrt->PhyId1);
  1083. /*
  1084. * Optimize MDIO transfer by suppressing preamble.
  1085. * Must be done AFTER first access to BCOM chip.
  1086. */
  1087. XM_IN16(IoC, Port, XM_MMU_CMD, &SWord);
  1088. XM_OUT16(IoC, Port, XM_MMU_CMD, SWord | XM_MMU_NO_PRE);
  1089. if (pPrt->PhyId1 == PHY_BCOM_ID1_C0) {
  1090. /*
  1091. * Workaround BCOM Errata for the C0 type.
  1092. * Write magic patterns to reserved registers.
  1093. */
  1094. i = 0;
  1095. while (BcomRegC0Hack[i].PhyReg != 0) {
  1096. SkXmPhyWrite(pAC, IoC, Port, BcomRegC0Hack[i].PhyReg,
  1097. BcomRegC0Hack[i].PhyVal);
  1098. i++;
  1099. }
  1100. }
  1101. else if (pPrt->PhyId1 == PHY_BCOM_ID1_A1) {
  1102. /*
  1103. * Workaround BCOM Errata for the A1 type.
  1104. * Write magic patterns to reserved registers.
  1105. */
  1106. i = 0;
  1107. while (BcomRegA1Hack[i].PhyReg != 0) {
  1108. SkXmPhyWrite(pAC, IoC, Port, BcomRegA1Hack[i].PhyReg,
  1109. BcomRegA1Hack[i].PhyVal);
  1110. i++;
  1111. }
  1112. }
  1113. /*
  1114. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  1115. * Disable Power Management after reset.
  1116. */
  1117. SkXmPhyRead(pAC, IoC, Port, PHY_BCOM_AUX_CTRL, &SWord);
  1118. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_AUX_CTRL,
  1119. (SK_U16)(SWord | PHY_B_AC_DIS_PM));
  1120. /* PHY LED initialization is done in SkGeXmitLED() */
  1121. }
  1122. /* Dummy read the Interrupt source register */
  1123. XM_IN16(IoC, Port, XM_ISRC, &SWord);
  1124. /*
  1125. * The auto-negotiation process starts immediately after
  1126. * clearing the reset. The auto-negotiation process should be
  1127. * started by the SIRQ, therefore stop it here immediately.
  1128. */
  1129. SkMacInitPhy(pAC, IoC, Port, SK_FALSE);
  1130. #ifdef TEST_ONLY
  1131. /* temp. code: enable signal detect */
  1132. /* WARNING: do not override GMII setting above */
  1133. XM_OUT16(IoC, Port, XM_HW_CFG, XM_HW_COM4SIG);
  1134. #endif
  1135. }
  1136. /*
  1137. * configure the XMACs Station Address
  1138. * B2_MAC_2 = xx xx xx xx xx x1 is programmed to XMAC A
  1139. * B2_MAC_3 = xx xx xx xx xx x2 is programmed to XMAC B
  1140. */
  1141. for (i = 0; i < 3; i++) {
  1142. /*
  1143. * The following 2 statements are together endianess
  1144. * independent. Remember this when changing.
  1145. */
  1146. SK_IN16(IoC, (B2_MAC_2 + Port * 8 + i * 2), &SWord);
  1147. XM_OUT16(IoC, Port, (XM_SA + i * 2), SWord);
  1148. }
  1149. /* Tx Inter Packet Gap (XM_TX_IPG): use default */
  1150. /* Tx High Water Mark (XM_TX_HI_WM): use default */
  1151. /* Tx Low Water Mark (XM_TX_LO_WM): use default */
  1152. /* Host Request Threshold (XM_HT_THR): use default */
  1153. /* Rx Request Threshold (XM_RX_THR): use default */
  1154. /* Rx Low Water Mark (XM_RX_LO_WM): use default */
  1155. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1156. XM_OUT16(IoC, Port, XM_RX_HI_WM, SK_XM_RX_HI_WM);
  1157. /* Configure Tx Request Threshold */
  1158. SWord = SK_XM_THR_SL; /* for single port */
  1159. if (pAC->GIni.GIMacsFound > 1) {
  1160. switch (pAC->GIni.GIPortUsage) {
  1161. case SK_RED_LINK:
  1162. SWord = SK_XM_THR_REDL; /* redundant link */
  1163. break;
  1164. case SK_MUL_LINK:
  1165. SWord = SK_XM_THR_MULL; /* load balancing */
  1166. break;
  1167. case SK_JUMBO_LINK:
  1168. SWord = SK_XM_THR_JUMBO; /* jumbo frames */
  1169. break;
  1170. default:
  1171. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E014, SKERR_HWI_E014MSG);
  1172. break;
  1173. }
  1174. }
  1175. XM_OUT16(IoC, Port, XM_TX_THR, SWord);
  1176. /* setup register defaults for the Tx Command Register */
  1177. XM_OUT16(IoC, Port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1178. /* setup register defaults for the Rx Command Register */
  1179. SWord = XM_RX_STRIP_FCS | XM_RX_LENERR_OK;
  1180. if (pAC->GIni.GIPortUsage == SK_JUMBO_LINK) {
  1181. SWord |= XM_RX_BIG_PK_OK;
  1182. }
  1183. if (pPrt->PLinkMode == SK_LMODE_HALF) {
  1184. /*
  1185. * If in manual half duplex mode the other side might be in
  1186. * full duplex mode, so ignore if a carrier extension is not seen
  1187. * on frames received
  1188. */
  1189. SWord |= XM_RX_DIS_CEXT;
  1190. }
  1191. XM_OUT16(IoC, Port, XM_RX_CMD, SWord);
  1192. /*
  1193. * setup register defaults for the Mode Register
  1194. * - Don't strip error frames to avoid Store & Forward
  1195. * on the Rx side.
  1196. * - Enable 'Check Station Address' bit
  1197. * - Enable 'Check Address Array' bit
  1198. */
  1199. XM_OUT32(IoC, Port, XM_MODE, XM_DEF_MODE);
  1200. /*
  1201. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1202. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1203. * and 'Octets Rx OK Hi Cnt Ov'.
  1204. */
  1205. XM_OUT32(IoC, Port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1206. /*
  1207. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1208. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1209. * and 'Octets Tx OK Hi Cnt Ov'.
  1210. */
  1211. XM_OUT32(IoC, Port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1212. /*
  1213. * Do NOT init XMAC interrupt mask here.
  1214. * All interrupts remain disable until link comes up!
  1215. */
  1216. /*
  1217. * Any additional configuration changes may be done now.
  1218. * The last action is to enable the Rx and Tx state machine.
  1219. * This should be done after the auto-negotiation process
  1220. * has been completed successfully.
  1221. */
  1222. } /* SkXmInitMac */
  1223. #endif /* GENESIS */
  1224. #ifdef YUKON
  1225. /******************************************************************************
  1226. *
  1227. * SkGmInitMac() - Initialize the GMAC
  1228. *
  1229. * Description:
  1230. * Initialize the GMAC of the specified port.
  1231. * The GMAC must be reset or stopped before calling this function.
  1232. *
  1233. * Note:
  1234. * The GMAC's Rx and Tx state machine is still disabled when returning.
  1235. *
  1236. * Returns:
  1237. * nothing
  1238. */
  1239. void SkGmInitMac(
  1240. SK_AC *pAC, /* adapter context */
  1241. SK_IOC IoC, /* IO context */
  1242. int Port) /* Port Index (MAC_1 + n) */
  1243. {
  1244. SK_GEPORT *pPrt;
  1245. int i;
  1246. SK_U16 SWord;
  1247. SK_U32 DWord;
  1248. pPrt = &pAC->GIni.GP[Port];
  1249. if (pPrt->PState == SK_PRT_STOP) {
  1250. /* Port State: SK_PRT_STOP */
  1251. /* Verify that the reset bit is cleared */
  1252. SK_IN32(IoC, MR_ADDR(Port, GMAC_CTRL), &DWord);
  1253. if ((DWord & GMC_RST_SET) != 0) {
  1254. /* PState does not match HW state */
  1255. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E006, SKERR_HWI_E006MSG);
  1256. /* Correct it */
  1257. pPrt->PState = SK_PRT_RESET;
  1258. }
  1259. }
  1260. if (pPrt->PState == SK_PRT_RESET) {
  1261. SkGmHardRst(pAC, IoC, Port);
  1262. SkGmClearRst(pAC, IoC, Port);
  1263. /* Auto-negotiation ? */
  1264. if (pPrt->PLinkMode == SK_LMODE_HALF || pPrt->PLinkMode == SK_LMODE_FULL) {
  1265. /* Auto-negotiation disabled */
  1266. /* get General Purpose Control */
  1267. GM_IN16(IoC, Port, GM_GP_CTRL, &SWord);
  1268. /* disable auto-update for speed, duplex and flow-control */
  1269. SWord |= GM_GPCR_AU_ALL_DIS;
  1270. /* setup General Purpose Control Register */
  1271. GM_OUT16(IoC, Port, GM_GP_CTRL, SWord);
  1272. SWord = GM_GPCR_AU_ALL_DIS;
  1273. }
  1274. else {
  1275. SWord = 0;
  1276. }
  1277. /* speed settings */
  1278. switch (pPrt->PLinkSpeed) {
  1279. case SK_LSPEED_AUTO:
  1280. case SK_LSPEED_1000MBPS:
  1281. SWord |= GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100;
  1282. break;
  1283. case SK_LSPEED_100MBPS:
  1284. SWord |= GM_GPCR_SPEED_100;
  1285. break;
  1286. case SK_LSPEED_10MBPS:
  1287. break;
  1288. }
  1289. /* duplex settings */
  1290. if (pPrt->PLinkMode != SK_LMODE_HALF) {
  1291. /* set full duplex */
  1292. SWord |= GM_GPCR_DUP_FULL;
  1293. }
  1294. /* flow-control settings */
  1295. switch (pPrt->PFlowCtrlMode) {
  1296. case SK_FLOW_MODE_NONE:
  1297. /* set Pause Off */
  1298. SK_OUT32(IoC, MR_ADDR(Port, GMAC_CTRL), GMC_PAUSE_OFF);
  1299. /* disable Tx & Rx flow-control */
  1300. SWord |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1301. break;
  1302. case SK_FLOW_MODE_LOC_SEND:
  1303. /* disable Rx flow-control */
  1304. SWord |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1305. break;
  1306. case SK_FLOW_MODE_SYMMETRIC:
  1307. case SK_FLOW_MODE_SYM_OR_REM:
  1308. /* enable Tx & Rx flow-control */
  1309. break;
  1310. }
  1311. /* setup General Purpose Control Register */
  1312. GM_OUT16(IoC, Port, GM_GP_CTRL, SWord);
  1313. /* dummy read the Interrupt Source Register */
  1314. SK_IN16(IoC, GMAC_IRQ_SRC, &SWord);
  1315. #ifndef VCPU
  1316. /* read Id from PHY */
  1317. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_ID1, &pPrt->PhyId1);
  1318. SkGmInitPhyMarv(pAC, IoC, Port, SK_FALSE);
  1319. #endif /* VCPU */
  1320. }
  1321. (void)SkGmResetCounter(pAC, IoC, Port);
  1322. /* setup Transmit Control Register */
  1323. GM_OUT16(IoC, Port, GM_TX_CTRL, TX_COL_THR(pPrt->PMacColThres));
  1324. /* setup Receive Control Register */
  1325. GM_OUT16(IoC, Port, GM_RX_CTRL, GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA |
  1326. GM_RXCR_CRC_DIS);
  1327. /* setup Transmit Flow Control Register */
  1328. GM_OUT16(IoC, Port, GM_TX_FLOW_CTRL, 0xffff);
  1329. /* setup Transmit Parameter Register */
  1330. #ifdef VCPU
  1331. GM_IN16(IoC, Port, GM_TX_PARAM, &SWord);
  1332. #endif /* VCPU */
  1333. SWord = TX_JAM_LEN_VAL(pPrt->PMacJamLen) |
  1334. TX_JAM_IPG_VAL(pPrt->PMacJamIpgVal) |
  1335. TX_IPG_JAM_DATA(pPrt->PMacJamIpgData);
  1336. GM_OUT16(IoC, Port, GM_TX_PARAM, SWord);
  1337. /* configure the Serial Mode Register */
  1338. #ifdef VCPU
  1339. GM_IN16(IoC, Port, GM_SERIAL_MODE, &SWord);
  1340. #endif /* VCPU */
  1341. SWord = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(pPrt->PMacIpgData);
  1342. if (pPrt->PMacLimit4) {
  1343. /* reset of collision counter after 4 consecutive collisions */
  1344. SWord |= GM_SMOD_LIMIT_4;
  1345. }
  1346. if (pAC->GIni.GIPortUsage == SK_JUMBO_LINK) {
  1347. /* enable jumbo mode (Max. Frame Length = 9018) */
  1348. SWord |= GM_SMOD_JUMBO_ENA;
  1349. }
  1350. GM_OUT16(IoC, Port, GM_SERIAL_MODE, SWord);
  1351. /*
  1352. * configure the GMACs Station Addresses
  1353. * in PROM you can find our addresses at:
  1354. * B2_MAC_1 = xx xx xx xx xx x0 virtual address
  1355. * B2_MAC_2 = xx xx xx xx xx x1 is programmed to GMAC A
  1356. * B2_MAC_3 = xx xx xx xx xx x2 is reserved for DualPort
  1357. */
  1358. for (i = 0; i < 3; i++) {
  1359. /*
  1360. * The following 2 statements are together endianess
  1361. * independent. Remember this when changing.
  1362. */
  1363. /* physical address: will be used for pause frames */
  1364. SK_IN16(IoC, (B2_MAC_2 + Port * 8 + i * 2), &SWord);
  1365. #ifdef WA_DEV_16
  1366. /* WA for deviation #16 */
  1367. if (pAC->GIni.GIChipId == CHIP_ID_YUKON && pAC->GIni.GIChipRev == 0) {
  1368. /* swap the address bytes */
  1369. SWord = ((SWord & 0xff00) >> 8) | ((SWord & 0x00ff) << 8);
  1370. /* write to register in reversed order */
  1371. GM_OUT16(IoC, Port, (GM_SRC_ADDR_1L + (2 - i) * 4), SWord);
  1372. }
  1373. else {
  1374. GM_OUT16(IoC, Port, (GM_SRC_ADDR_1L + i * 4), SWord);
  1375. }
  1376. #else
  1377. GM_OUT16(IoC, Port, (GM_SRC_ADDR_1L + i * 4), SWord);
  1378. #endif /* WA_DEV_16 */
  1379. /* virtual address: will be used for data */
  1380. SK_IN16(IoC, (B2_MAC_1 + Port * 8 + i * 2), &SWord);
  1381. GM_OUT16(IoC, Port, (GM_SRC_ADDR_2L + i * 4), SWord);
  1382. /* reset Multicast filtering Hash registers 1-3 */
  1383. GM_OUT16(IoC, Port, GM_MC_ADDR_H1 + 4*i, 0);
  1384. }
  1385. /* reset Multicast filtering Hash register 4 */
  1386. GM_OUT16(IoC, Port, GM_MC_ADDR_H4, 0);
  1387. /* enable interrupt mask for counter overflows */
  1388. GM_OUT16(IoC, Port, GM_TX_IRQ_MSK, 0);
  1389. GM_OUT16(IoC, Port, GM_RX_IRQ_MSK, 0);
  1390. GM_OUT16(IoC, Port, GM_TR_IRQ_MSK, 0);
  1391. #if defined(SK_DIAG) || defined(DEBUG)
  1392. /* read General Purpose Status */
  1393. GM_IN16(IoC, Port, GM_GP_STAT, &SWord);
  1394. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1395. ("MAC Stat Reg.=0x%04X\n", SWord));
  1396. #endif /* SK_DIAG || DEBUG */
  1397. #ifdef SK_DIAG
  1398. c_print("MAC Stat Reg=0x%04X\n", SWord);
  1399. #endif /* SK_DIAG */
  1400. } /* SkGmInitMac */
  1401. #endif /* YUKON */
  1402. #ifdef GENESIS
  1403. /******************************************************************************
  1404. *
  1405. * SkXmInitDupMd() - Initialize the XMACs Duplex Mode
  1406. *
  1407. * Description:
  1408. * This function initializes the XMACs Duplex Mode.
  1409. * It should be called after successfully finishing
  1410. * the Auto-negotiation Process
  1411. *
  1412. * Returns:
  1413. * nothing
  1414. */
  1415. void SkXmInitDupMd(
  1416. SK_AC *pAC, /* adapter context */
  1417. SK_IOC IoC, /* IO context */
  1418. int Port) /* Port Index (MAC_1 + n) */
  1419. {
  1420. switch (pAC->GIni.GP[Port].PLinkModeStatus) {
  1421. case SK_LMODE_STAT_AUTOHALF:
  1422. case SK_LMODE_STAT_HALF:
  1423. /* Configuration Actions for Half Duplex Mode */
  1424. /*
  1425. * XM_BURST = default value. We are probable not quick
  1426. * enough at the 'XMAC' bus to burst 8kB.
  1427. * The XMAC stops bursting if no transmit frames
  1428. * are available or the burst limit is exceeded.
  1429. */
  1430. /* XM_TX_RT_LIM = default value (15) */
  1431. /* XM_TX_STIME = default value (0xff = 4096 bit times) */
  1432. break;
  1433. case SK_LMODE_STAT_AUTOFULL:
  1434. case SK_LMODE_STAT_FULL:
  1435. /* Configuration Actions for Full Duplex Mode */
  1436. /*
  1437. * The duplex mode is configured by the PHY,
  1438. * therefore it seems to be that there is nothing
  1439. * to do here.
  1440. */
  1441. break;
  1442. case SK_LMODE_STAT_UNKNOWN:
  1443. default:
  1444. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E007, SKERR_HWI_E007MSG);
  1445. break;
  1446. }
  1447. } /* SkXmInitDupMd */
  1448. /******************************************************************************
  1449. *
  1450. * SkXmInitPauseMd() - initialize the Pause Mode to be used for this port
  1451. *
  1452. * Description:
  1453. * This function initializes the Pause Mode which should
  1454. * be used for this port.
  1455. * It should be called after successfully finishing
  1456. * the Auto-negotiation Process
  1457. *
  1458. * Returns:
  1459. * nothing
  1460. */
  1461. void SkXmInitPauseMd(
  1462. SK_AC *pAC, /* adapter context */
  1463. SK_IOC IoC, /* IO context */
  1464. int Port) /* Port Index (MAC_1 + n) */
  1465. {
  1466. SK_GEPORT *pPrt;
  1467. SK_U32 DWord;
  1468. SK_U16 Word;
  1469. pPrt = &pAC->GIni.GP[Port];
  1470. XM_IN16(IoC, Port, XM_MMU_CMD, &Word);
  1471. if (pPrt->PFlowCtrlStatus == SK_FLOW_STAT_NONE ||
  1472. pPrt->PFlowCtrlStatus == SK_FLOW_STAT_LOC_SEND) {
  1473. /* Disable Pause Frame Reception */
  1474. Word |= XM_MMU_IGN_PF;
  1475. }
  1476. else {
  1477. /*
  1478. * enabling pause frame reception is required for 1000BT
  1479. * because the XMAC is not reset if the link is going down
  1480. */
  1481. /* Enable Pause Frame Reception */
  1482. Word &= ~XM_MMU_IGN_PF;
  1483. }
  1484. XM_OUT16(IoC, Port, XM_MMU_CMD, Word);
  1485. XM_IN32(IoC, Port, XM_MODE, &DWord);
  1486. if (pPrt->PFlowCtrlStatus == SK_FLOW_STAT_SYMMETRIC ||
  1487. pPrt->PFlowCtrlStatus == SK_FLOW_STAT_LOC_SEND) {
  1488. /*
  1489. * Configure Pause Frame Generation
  1490. * Use internal and external Pause Frame Generation.
  1491. * Sending pause frames is edge triggered.
  1492. * Send a Pause frame with the maximum pause time if
  1493. * internal oder external FIFO full condition occurs.
  1494. * Send a zero pause time frame to re-start transmission.
  1495. */
  1496. /* XM_PAUSE_DA = '010000C28001' (default) */
  1497. /* XM_MAC_PTIME = 0xffff (maximum) */
  1498. /* remember this value is defined in big endian (!) */
  1499. XM_OUT16(IoC, Port, XM_MAC_PTIME, 0xffff);
  1500. /* Set Pause Mode in Mode Register */
  1501. DWord |= XM_PAUSE_MODE;
  1502. /* Set Pause Mode in MAC Rx FIFO */
  1503. SK_OUT16(IoC, MR_ADDR(Port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1504. }
  1505. else {
  1506. /*
  1507. * disable pause frame generation is required for 1000BT
  1508. * because the XMAC is not reset if the link is going down
  1509. */
  1510. /* Disable Pause Mode in Mode Register */
  1511. DWord &= ~XM_PAUSE_MODE;
  1512. /* Disable Pause Mode in MAC Rx FIFO */
  1513. SK_OUT16(IoC, MR_ADDR(Port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1514. }
  1515. XM_OUT32(IoC, Port, XM_MODE, DWord);
  1516. } /* SkXmInitPauseMd*/
  1517. /******************************************************************************
  1518. *
  1519. * SkXmInitPhyXmac() - Initialize the XMAC Phy registers
  1520. *
  1521. * Description: initializes all the XMACs Phy registers
  1522. *
  1523. * Note:
  1524. *
  1525. * Returns:
  1526. * nothing
  1527. */
  1528. static void SkXmInitPhyXmac(
  1529. SK_AC *pAC, /* adapter context */
  1530. SK_IOC IoC, /* IO context */
  1531. int Port, /* Port Index (MAC_1 + n) */
  1532. SK_BOOL DoLoop) /* Should a Phy LoopBack be set-up? */
  1533. {
  1534. SK_GEPORT *pPrt;
  1535. SK_U16 Ctrl;
  1536. pPrt = &pAC->GIni.GP[Port];
  1537. Ctrl = 0;
  1538. /* Auto-negotiation ? */
  1539. if (pPrt->PLinkMode == SK_LMODE_HALF || pPrt->PLinkMode == SK_LMODE_FULL) {
  1540. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1541. ("InitPhyXmac: no auto-negotiation Port %d\n", Port));
  1542. /* Set DuplexMode in Config register */
  1543. if (pPrt->PLinkMode == SK_LMODE_FULL) {
  1544. Ctrl |= PHY_CT_DUP_MD;
  1545. }
  1546. /*
  1547. * Do NOT enable Auto-negotiation here. This would hold
  1548. * the link down because no IDLEs are transmitted
  1549. */
  1550. }
  1551. else {
  1552. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1553. ("InitPhyXmac: with auto-negotiation Port %d\n", Port));
  1554. /* Set Auto-negotiation advertisement */
  1555. /* Set Full/half duplex capabilities */
  1556. switch (pPrt->PLinkMode) {
  1557. case SK_LMODE_AUTOHALF:
  1558. Ctrl |= PHY_X_AN_HD;
  1559. break;
  1560. case SK_LMODE_AUTOFULL:
  1561. Ctrl |= PHY_X_AN_FD;
  1562. break;
  1563. case SK_LMODE_AUTOBOTH:
  1564. Ctrl |= PHY_X_AN_FD | PHY_X_AN_HD;
  1565. break;
  1566. default:
  1567. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E015,
  1568. SKERR_HWI_E015MSG);
  1569. }
  1570. /* Set Flow-control capabilities */
  1571. switch (pPrt->PFlowCtrlMode) {
  1572. case SK_FLOW_MODE_NONE:
  1573. Ctrl |= PHY_X_P_NO_PAUSE;
  1574. break;
  1575. case SK_FLOW_MODE_LOC_SEND:
  1576. Ctrl |= PHY_X_P_ASYM_MD;
  1577. break;
  1578. case SK_FLOW_MODE_SYMMETRIC:
  1579. Ctrl |= PHY_X_P_SYM_MD;
  1580. break;
  1581. case SK_FLOW_MODE_SYM_OR_REM:
  1582. Ctrl |= PHY_X_P_BOTH_MD;
  1583. break;
  1584. default:
  1585. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E016,
  1586. SKERR_HWI_E016MSG);
  1587. }
  1588. /* Write AutoNeg Advertisement Register */
  1589. SkXmPhyWrite(pAC, IoC, Port, PHY_XMAC_AUNE_ADV, Ctrl);
  1590. /* Restart Auto-negotiation */
  1591. Ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
  1592. }
  1593. if (DoLoop) {
  1594. /* Set the Phy Loopback bit, too */
  1595. Ctrl |= PHY_CT_LOOP;
  1596. }
  1597. /* Write to the Phy control register */
  1598. SkXmPhyWrite(pAC, IoC, Port, PHY_XMAC_CTRL, Ctrl);
  1599. } /* SkXmInitPhyXmac */
  1600. /******************************************************************************
  1601. *
  1602. * SkXmInitPhyBcom() - Initialize the Broadcom Phy registers
  1603. *
  1604. * Description: initializes all the Broadcom Phy registers
  1605. *
  1606. * Note:
  1607. *
  1608. * Returns:
  1609. * nothing
  1610. */
  1611. static void SkXmInitPhyBcom(
  1612. SK_AC *pAC, /* adapter context */
  1613. SK_IOC IoC, /* IO context */
  1614. int Port, /* Port Index (MAC_1 + n) */
  1615. SK_BOOL DoLoop) /* Should a Phy LoopBack be set-up? */
  1616. {
  1617. SK_GEPORT *pPrt;
  1618. SK_U16 Ctrl1;
  1619. SK_U16 Ctrl2;
  1620. SK_U16 Ctrl3;
  1621. SK_U16 Ctrl4;
  1622. SK_U16 Ctrl5;
  1623. Ctrl1 = PHY_CT_SP1000;
  1624. Ctrl2 = 0;
  1625. Ctrl3 = PHY_SEL_TYPE;
  1626. Ctrl4 = PHY_B_PEC_EN_LTR;
  1627. Ctrl5 = PHY_B_AC_TX_TST;
  1628. pPrt = &pAC->GIni.GP[Port];
  1629. /* manually Master/Slave ? */
  1630. if (pPrt->PMSMode != SK_MS_MODE_AUTO) {
  1631. Ctrl2 |= PHY_B_1000C_MSE;
  1632. if (pPrt->PMSMode == SK_MS_MODE_MASTER) {
  1633. Ctrl2 |= PHY_B_1000C_MSC;
  1634. }
  1635. }
  1636. /* Auto-negotiation ? */
  1637. if (pPrt->PLinkMode == SK_LMODE_HALF || pPrt->PLinkMode == SK_LMODE_FULL) {
  1638. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1639. ("InitPhyBcom: no auto-negotiation Port %d\n", Port));
  1640. /* Set DuplexMode in Config register */
  1641. if (pPrt->PLinkMode == SK_LMODE_FULL) {
  1642. Ctrl1 |= PHY_CT_DUP_MD;
  1643. }
  1644. /* Determine Master/Slave manually if not already done */
  1645. if (pPrt->PMSMode == SK_MS_MODE_AUTO) {
  1646. Ctrl2 |= PHY_B_1000C_MSE; /* set it to Slave */
  1647. }
  1648. /*
  1649. * Do NOT enable Auto-negotiation here. This would hold
  1650. * the link down because no IDLES are transmitted
  1651. */
  1652. }
  1653. else {
  1654. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1655. ("InitPhyBcom: with auto-negotiation Port %d\n", Port));
  1656. /* Set Auto-negotiation advertisement */
  1657. /*
  1658. * Workaround BCOM Errata #1 for the C5 type.
  1659. * 1000Base-T Link Acquisition Failure in Slave Mode
  1660. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  1661. */
  1662. Ctrl2 |= PHY_B_1000C_RD;
  1663. /* Set Full/half duplex capabilities */
  1664. switch (pPrt->PLinkMode) {
  1665. case SK_LMODE_AUTOHALF:
  1666. Ctrl2 |= PHY_B_1000C_AHD;
  1667. break;
  1668. case SK_LMODE_AUTOFULL:
  1669. Ctrl2 |= PHY_B_1000C_AFD;
  1670. break;
  1671. case SK_LMODE_AUTOBOTH:
  1672. Ctrl2 |= PHY_B_1000C_AFD | PHY_B_1000C_AHD;
  1673. break;
  1674. default:
  1675. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E015,
  1676. SKERR_HWI_E015MSG);
  1677. }
  1678. /* Set Flow-control capabilities */
  1679. switch (pPrt->PFlowCtrlMode) {
  1680. case SK_FLOW_MODE_NONE:
  1681. Ctrl3 |= PHY_B_P_NO_PAUSE;
  1682. break;
  1683. case SK_FLOW_MODE_LOC_SEND:
  1684. Ctrl3 |= PHY_B_P_ASYM_MD;
  1685. break;
  1686. case SK_FLOW_MODE_SYMMETRIC:
  1687. Ctrl3 |= PHY_B_P_SYM_MD;
  1688. break;
  1689. case SK_FLOW_MODE_SYM_OR_REM:
  1690. Ctrl3 |= PHY_B_P_BOTH_MD;
  1691. break;
  1692. default:
  1693. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E016,
  1694. SKERR_HWI_E016MSG);
  1695. }
  1696. /* Restart Auto-negotiation */
  1697. Ctrl1 |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1698. }
  1699. /* Initialize LED register here? */
  1700. /* No. Please do it in SkDgXmitLed() (if required) and swap
  1701. init order of LEDs and XMAC. (MAl) */
  1702. /* Write 1000Base-T Control Register */
  1703. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_1000T_CTRL, Ctrl2);
  1704. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1705. ("Set 1000B-T Ctrl Reg=0x%04X\n", Ctrl2));
  1706. /* Write AutoNeg Advertisement Register */
  1707. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_AUNE_ADV, Ctrl3);
  1708. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1709. ("Set Auto-Neg.Adv.Reg=0x%04X\n", Ctrl3));
  1710. if (DoLoop) {
  1711. /* Set the Phy Loopback bit, too */
  1712. Ctrl1 |= PHY_CT_LOOP;
  1713. }
  1714. if (pAC->GIni.GIPortUsage == SK_JUMBO_LINK) {
  1715. /* configure FIFO to high latency for transmission of ext. packets */
  1716. Ctrl4 |= PHY_B_PEC_HIGH_LA;
  1717. /* configure reception of extended packets */
  1718. Ctrl5 |= PHY_B_AC_LONG_PACK;
  1719. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_AUX_CTRL, Ctrl5);
  1720. }
  1721. /* Configure LED Traffic Mode and Jumbo Frame usage if specified */
  1722. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_P_EXT_CTRL, Ctrl4);
  1723. /* Write to the Phy control register */
  1724. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_CTRL, Ctrl1);
  1725. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  1726. ("PHY Control Reg=0x%04X\n", Ctrl1));
  1727. } /* SkXmInitPhyBcom */
  1728. #endif /* GENESIS */
  1729. #ifdef YUKON
  1730. #ifndef SK_SLIM
  1731. /******************************************************************************
  1732. *
  1733. * SkGmEnterLowPowerMode()
  1734. *
  1735. * Description:
  1736. * This function sets the Marvell Alaska PHY to the low power mode
  1737. * given by parameter mode.
  1738. * The following low power modes are available:
  1739. *
  1740. * - Coma Mode (Deep Sleep):
  1741. * Power consumption: ~15 - 30 mW
  1742. * The PHY cannot wake up on its own.
  1743. *
  1744. * - IEEE 22.2.4.1.5 compatible power down mode
  1745. * Power consumption: ~240 mW
  1746. * The PHY cannot wake up on its own.
  1747. *
  1748. * - energy detect mode
  1749. * Power consumption: ~160 mW
  1750. * The PHY can wake up on its own by detecting activity
  1751. * on the CAT 5 cable.
  1752. *
  1753. * - energy detect plus mode
  1754. * Power consumption: ~150 mW
  1755. * The PHY can wake up on its own by detecting activity
  1756. * on the CAT 5 cable.
  1757. * Connected devices can be woken up by sending normal link
  1758. * pulses every one second.
  1759. *
  1760. * Note:
  1761. *
  1762. * Returns:
  1763. * 0: ok
  1764. * 1: error
  1765. */
  1766. int SkGmEnterLowPowerMode(
  1767. SK_AC *pAC, /* adapter context */
  1768. SK_IOC IoC, /* IO context */
  1769. int Port, /* Port Index (e.g. MAC_1) */
  1770. SK_U8 Mode) /* low power mode */
  1771. {
  1772. SK_U16 Word;
  1773. SK_U32 DWord;
  1774. SK_U8 LastMode;
  1775. int Ret = 0;
  1776. if (pAC->GIni.GIYukonLite &&
  1777. pAC->GIni.GIChipRev >= CHIP_REV_YU_LITE_A3) {
  1778. /* save current power mode */
  1779. LastMode = pAC->GIni.GP[Port].PPhyPowerState;
  1780. pAC->GIni.GP[Port].PPhyPowerState = Mode;
  1781. switch (Mode) {
  1782. /* coma mode (deep sleep) */
  1783. case PHY_PM_DEEP_SLEEP:
  1784. /* setup General Purpose Control Register */
  1785. GM_OUT16(IoC, 0, GM_GP_CTRL, GM_GPCR_FL_PASS |
  1786. GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
  1787. /* apply COMA mode workaround */
  1788. SkGmPhyWrite(pAC, IoC, Port, 29, 0x001f);
  1789. SkGmPhyWrite(pAC, IoC, Port, 30, 0xfff3);
  1790. SK_IN32(IoC, PCI_C(PCI_OUR_REG_1), &DWord);
  1791. SK_OUT8(IoC, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1792. /* Set PHY to Coma Mode */
  1793. SK_OUT32(IoC, PCI_C(PCI_OUR_REG_1), DWord | PCI_PHY_COMA);
  1794. SK_OUT8(IoC, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1795. break;
  1796. /* IEEE 22.2.4.1.5 compatible power down mode */
  1797. case PHY_PM_IEEE_POWER_DOWN:
  1798. /*
  1799. * - disable MAC 125 MHz clock
  1800. * - allow MAC power down
  1801. */
  1802. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_PHY_CTRL, &Word);
  1803. Word |= PHY_M_PC_DIS_125CLK;
  1804. Word &= ~PHY_M_PC_MAC_POW_UP;
  1805. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_PHY_CTRL, Word);
  1806. /*
  1807. * register changes must be followed by a software
  1808. * reset to take effect
  1809. */
  1810. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CTRL, &Word);
  1811. Word |= PHY_CT_RESET;
  1812. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_CTRL, Word);
  1813. /* switch IEEE compatible power down mode on */
  1814. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CTRL, &Word);
  1815. Word |= PHY_CT_PDOWN;
  1816. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_CTRL, Word);
  1817. break;
  1818. /* energy detect and energy detect plus mode */
  1819. case PHY_PM_ENERGY_DETECT:
  1820. case PHY_PM_ENERGY_DETECT_PLUS:
  1821. /*
  1822. * - disable MAC 125 MHz clock
  1823. */
  1824. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_PHY_CTRL, &Word);
  1825. Word |= PHY_M_PC_DIS_125CLK;
  1826. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_PHY_CTRL, Word);
  1827. /* activate energy detect mode 1 */
  1828. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_PHY_CTRL, &Word);
  1829. /* energy detect mode */
  1830. if (Mode == PHY_PM_ENERGY_DETECT) {
  1831. Word |= PHY_M_PC_EN_DET;
  1832. }
  1833. /* energy detect plus mode */
  1834. else {
  1835. Word |= PHY_M_PC_EN_DET_PLUS;
  1836. }
  1837. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_PHY_CTRL, Word);
  1838. /*
  1839. * reinitialize the PHY to force a software reset
  1840. * which is necessary after the register settings
  1841. * for the energy detect modes.
  1842. * Furthermore reinitialisation prevents that the
  1843. * PHY is running out of a stable state.
  1844. */
  1845. SkGmInitPhyMarv(pAC, IoC, Port, SK_FALSE);
  1846. break;
  1847. /* don't change current power mode */
  1848. default:
  1849. pAC->GIni.GP[Port].PPhyPowerState = LastMode;
  1850. Ret = 1;
  1851. break;
  1852. }
  1853. }
  1854. /* low power modes are not supported by this chip */
  1855. else {
  1856. Ret = 1;
  1857. }
  1858. return(Ret);
  1859. } /* SkGmEnterLowPowerMode */
  1860. /******************************************************************************
  1861. *
  1862. * SkGmLeaveLowPowerMode()
  1863. *
  1864. * Description:
  1865. * Leave the current low power mode and switch to normal mode
  1866. *
  1867. * Note:
  1868. *
  1869. * Returns:
  1870. * 0: ok
  1871. * 1: error
  1872. */
  1873. int SkGmLeaveLowPowerMode(
  1874. SK_AC *pAC, /* adapter context */
  1875. SK_IOC IoC, /* IO context */
  1876. int Port) /* Port Index (e.g. MAC_1) */
  1877. {
  1878. SK_U32 DWord;
  1879. SK_U16 Word;
  1880. SK_U8 LastMode;
  1881. int Ret = 0;
  1882. if (pAC->GIni.GIYukonLite &&
  1883. pAC->GIni.GIChipRev >= CHIP_REV_YU_LITE_A3) {
  1884. /* save current power mode */
  1885. LastMode = pAC->GIni.GP[Port].PPhyPowerState;
  1886. pAC->GIni.GP[Port].PPhyPowerState = PHY_PM_OPERATIONAL_MODE;
  1887. switch (LastMode) {
  1888. /* coma mode (deep sleep) */
  1889. case PHY_PM_DEEP_SLEEP:
  1890. SK_IN32(IoC, PCI_C(PCI_OUR_REG_1), &DWord);
  1891. SK_OUT8(IoC, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1892. /* Release PHY from Coma Mode */
  1893. SK_OUT32(IoC, PCI_C(PCI_OUR_REG_1), DWord & ~PCI_PHY_COMA);
  1894. SK_OUT8(IoC, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1895. SK_IN32(IoC, B2_GP_IO, &DWord);
  1896. /* set to output */
  1897. DWord |= (GP_DIR_9 | GP_IO_9);
  1898. /* set PHY reset */
  1899. SK_OUT32(IoC, B2_GP_IO, DWord);
  1900. DWord &= ~GP_IO_9; /* clear PHY reset (active high) */
  1901. /* clear PHY reset */
  1902. SK_OUT32(IoC, B2_GP_IO, DWord);
  1903. break;
  1904. /* IEEE 22.2.4.1.5 compatible power down mode */
  1905. case PHY_PM_IEEE_POWER_DOWN:
  1906. /*
  1907. * - enable MAC 125 MHz clock
  1908. * - set MAC power up
  1909. */
  1910. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_PHY_CTRL, &Word);
  1911. Word &= ~PHY_M_PC_DIS_125CLK;
  1912. Word |= PHY_M_PC_MAC_POW_UP;
  1913. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_PHY_CTRL, Word);
  1914. /*
  1915. * register changes must be followed by a software
  1916. * reset to take effect
  1917. */
  1918. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CTRL, &Word);
  1919. Word |= PHY_CT_RESET;
  1920. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_CTRL, Word);
  1921. /* switch IEEE compatible power down mode off */
  1922. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CTRL, &Word);
  1923. Word &= ~PHY_CT_PDOWN;
  1924. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_CTRL, Word);
  1925. break;
  1926. /* energy detect and energy detect plus mode */
  1927. case PHY_PM_ENERGY_DETECT:
  1928. case PHY_PM_ENERGY_DETECT_PLUS:
  1929. /*
  1930. * - enable MAC 125 MHz clock
  1931. */
  1932. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_PHY_CTRL, &Word);
  1933. Word &= ~PHY_M_PC_DIS_125CLK;
  1934. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_PHY_CTRL, Word);
  1935. /* disable energy detect mode */
  1936. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_PHY_CTRL, &Word);
  1937. Word &= ~PHY_M_PC_EN_DET_MSK;
  1938. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_PHY_CTRL, Word);
  1939. /*
  1940. * reinitialize the PHY to force a software reset
  1941. * which is necessary after the register settings
  1942. * for the energy detect modes.
  1943. * Furthermore reinitialisation prevents that the
  1944. * PHY is running out of a stable state.
  1945. */
  1946. SkGmInitPhyMarv(pAC, IoC, Port, SK_FALSE);
  1947. break;
  1948. /* don't change current power mode */
  1949. default:
  1950. pAC->GIni.GP[Port].PPhyPowerState = LastMode;
  1951. Ret = 1;
  1952. break;
  1953. }
  1954. }
  1955. /* low power modes are not supported by this chip */
  1956. else {
  1957. Ret = 1;
  1958. }
  1959. return(Ret);
  1960. } /* SkGmLeaveLowPowerMode */
  1961. #endif /* !SK_SLIM */
  1962. /******************************************************************************
  1963. *
  1964. * SkGmInitPhyMarv() - Initialize the Marvell Phy registers
  1965. *
  1966. * Description: initializes all the Marvell Phy registers
  1967. *
  1968. * Note:
  1969. *
  1970. * Returns:
  1971. * nothing
  1972. */
  1973. static void SkGmInitPhyMarv(
  1974. SK_AC *pAC, /* adapter context */
  1975. SK_IOC IoC, /* IO context */
  1976. int Port, /* Port Index (MAC_1 + n) */
  1977. SK_BOOL DoLoop) /* Should a Phy LoopBack be set-up? */
  1978. {
  1979. SK_GEPORT *pPrt;
  1980. SK_U16 PhyCtrl;
  1981. SK_U16 C1000BaseT;
  1982. SK_U16 AutoNegAdv;
  1983. SK_U16 ExtPhyCtrl;
  1984. SK_U16 LedCtrl;
  1985. SK_BOOL AutoNeg;
  1986. #if defined(SK_DIAG) || defined(DEBUG)
  1987. SK_U16 PhyStat;
  1988. SK_U16 PhyStat1;
  1989. SK_U16 PhySpecStat;
  1990. #endif /* SK_DIAG || DEBUG */
  1991. pPrt = &pAC->GIni.GP[Port];
  1992. /* Auto-negotiation ? */
  1993. if (pPrt->PLinkMode == SK_LMODE_HALF || pPrt->PLinkMode == SK_LMODE_FULL) {
  1994. AutoNeg = SK_FALSE;
  1995. }
  1996. else {
  1997. AutoNeg = SK_TRUE;
  1998. }
  1999. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2000. ("InitPhyMarv: Port %d, auto-negotiation %s\n",
  2001. Port, AutoNeg ? "ON" : "OFF"));
  2002. #ifdef VCPU
  2003. VCPUprintf(0, "SkGmInitPhyMarv(), Port=%u, DoLoop=%u\n",
  2004. Port, DoLoop);
  2005. #else /* VCPU */
  2006. if (DoLoop) {
  2007. /* Set 'MAC Power up'-bit, set Manual MDI configuration */
  2008. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_PHY_CTRL,
  2009. PHY_M_PC_MAC_POW_UP);
  2010. }
  2011. else if (AutoNeg && pPrt->PLinkSpeed == SK_LSPEED_AUTO) {
  2012. /* Read Ext. PHY Specific Control */
  2013. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_EXT_CTRL, &ExtPhyCtrl);
  2014. ExtPhyCtrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  2015. PHY_M_EC_MAC_S_MSK);
  2016. ExtPhyCtrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ) |
  2017. PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  2018. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_EXT_CTRL, ExtPhyCtrl);
  2019. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2020. ("Set Ext. PHY Ctrl=0x%04X\n", ExtPhyCtrl));
  2021. }
  2022. /* Read PHY Control */
  2023. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CTRL, &PhyCtrl);
  2024. if (!AutoNeg) {
  2025. /* Disable Auto-negotiation */
  2026. PhyCtrl &= ~PHY_CT_ANE;
  2027. }
  2028. PhyCtrl |= PHY_CT_RESET;
  2029. /* Assert software reset */
  2030. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_CTRL, PhyCtrl);
  2031. #endif /* VCPU */
  2032. PhyCtrl = 0 /* PHY_CT_COL_TST */;
  2033. C1000BaseT = 0;
  2034. AutoNegAdv = PHY_SEL_TYPE;
  2035. /* manually Master/Slave ? */
  2036. if (pPrt->PMSMode != SK_MS_MODE_AUTO) {
  2037. /* enable Manual Master/Slave */
  2038. C1000BaseT |= PHY_M_1000C_MSE;
  2039. if (pPrt->PMSMode == SK_MS_MODE_MASTER) {
  2040. C1000BaseT |= PHY_M_1000C_MSC; /* set it to Master */
  2041. }
  2042. }
  2043. /* Auto-negotiation ? */
  2044. if (!AutoNeg) {
  2045. if (pPrt->PLinkMode == SK_LMODE_FULL) {
  2046. /* Set Full Duplex Mode */
  2047. PhyCtrl |= PHY_CT_DUP_MD;
  2048. }
  2049. /* Set Master/Slave manually if not already done */
  2050. if (pPrt->PMSMode == SK_MS_MODE_AUTO) {
  2051. C1000BaseT |= PHY_M_1000C_MSE; /* set it to Slave */
  2052. }
  2053. /* Set Speed */
  2054. switch (pPrt->PLinkSpeed) {
  2055. case SK_LSPEED_AUTO:
  2056. case SK_LSPEED_1000MBPS:
  2057. PhyCtrl |= PHY_CT_SP1000;
  2058. break;
  2059. case SK_LSPEED_100MBPS:
  2060. PhyCtrl |= PHY_CT_SP100;
  2061. break;
  2062. case SK_LSPEED_10MBPS:
  2063. break;
  2064. default:
  2065. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E019,
  2066. SKERR_HWI_E019MSG);
  2067. }
  2068. if (!DoLoop) {
  2069. PhyCtrl |= PHY_CT_RESET;
  2070. }
  2071. }
  2072. else {
  2073. /* Set Auto-negotiation advertisement */
  2074. if (pAC->GIni.GICopperType) {
  2075. /* Set Speed capabilities */
  2076. switch (pPrt->PLinkSpeed) {
  2077. case SK_LSPEED_AUTO:
  2078. C1000BaseT |= PHY_M_1000C_AHD | PHY_M_1000C_AFD;
  2079. AutoNegAdv |= PHY_M_AN_100_FD | PHY_M_AN_100_HD |
  2080. PHY_M_AN_10_FD | PHY_M_AN_10_HD;
  2081. break;
  2082. case SK_LSPEED_1000MBPS:
  2083. C1000BaseT |= PHY_M_1000C_AHD | PHY_M_1000C_AFD;
  2084. break;
  2085. case SK_LSPEED_100MBPS:
  2086. AutoNegAdv |= PHY_M_AN_100_FD | PHY_M_AN_100_HD |
  2087. /* advertise 10Base-T also */
  2088. PHY_M_AN_10_FD | PHY_M_AN_10_HD;
  2089. break;
  2090. case SK_LSPEED_10MBPS:
  2091. AutoNegAdv |= PHY_M_AN_10_FD | PHY_M_AN_10_HD;
  2092. break;
  2093. default:
  2094. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E019,
  2095. SKERR_HWI_E019MSG);
  2096. }
  2097. /* Set Full/half duplex capabilities */
  2098. switch (pPrt->PLinkMode) {
  2099. case SK_LMODE_AUTOHALF:
  2100. C1000BaseT &= ~PHY_M_1000C_AFD;
  2101. AutoNegAdv &= ~(PHY_M_AN_100_FD | PHY_M_AN_10_FD);
  2102. break;
  2103. case SK_LMODE_AUTOFULL:
  2104. C1000BaseT &= ~PHY_M_1000C_AHD;
  2105. AutoNegAdv &= ~(PHY_M_AN_100_HD | PHY_M_AN_10_HD);
  2106. break;
  2107. case SK_LMODE_AUTOBOTH:
  2108. break;
  2109. default:
  2110. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E015,
  2111. SKERR_HWI_E015MSG);
  2112. }
  2113. /* Set Flow-control capabilities */
  2114. switch (pPrt->PFlowCtrlMode) {
  2115. case SK_FLOW_MODE_NONE:
  2116. AutoNegAdv |= PHY_B_P_NO_PAUSE;
  2117. break;
  2118. case SK_FLOW_MODE_LOC_SEND:
  2119. AutoNegAdv |= PHY_B_P_ASYM_MD;
  2120. break;
  2121. case SK_FLOW_MODE_SYMMETRIC:
  2122. AutoNegAdv |= PHY_B_P_SYM_MD;
  2123. break;
  2124. case SK_FLOW_MODE_SYM_OR_REM:
  2125. AutoNegAdv |= PHY_B_P_BOTH_MD;
  2126. break;
  2127. default:
  2128. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E016,
  2129. SKERR_HWI_E016MSG);
  2130. }
  2131. }
  2132. else { /* special defines for FIBER (88E1011S only) */
  2133. /* Set Full/half duplex capabilities */
  2134. switch (pPrt->PLinkMode) {
  2135. case SK_LMODE_AUTOHALF:
  2136. AutoNegAdv |= PHY_M_AN_1000X_AHD;
  2137. break;
  2138. case SK_LMODE_AUTOFULL:
  2139. AutoNegAdv |= PHY_M_AN_1000X_AFD;
  2140. break;
  2141. case SK_LMODE_AUTOBOTH:
  2142. AutoNegAdv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  2143. break;
  2144. default:
  2145. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E015,
  2146. SKERR_HWI_E015MSG);
  2147. }
  2148. /* Set Flow-control capabilities */
  2149. switch (pPrt->PFlowCtrlMode) {
  2150. case SK_FLOW_MODE_NONE:
  2151. AutoNegAdv |= PHY_M_P_NO_PAUSE_X;
  2152. break;
  2153. case SK_FLOW_MODE_LOC_SEND:
  2154. AutoNegAdv |= PHY_M_P_ASYM_MD_X;
  2155. break;
  2156. case SK_FLOW_MODE_SYMMETRIC:
  2157. AutoNegAdv |= PHY_M_P_SYM_MD_X;
  2158. break;
  2159. case SK_FLOW_MODE_SYM_OR_REM:
  2160. AutoNegAdv |= PHY_M_P_BOTH_MD_X;
  2161. break;
  2162. default:
  2163. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E016,
  2164. SKERR_HWI_E016MSG);
  2165. }
  2166. }
  2167. if (!DoLoop) {
  2168. /* Restart Auto-negotiation */
  2169. PhyCtrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  2170. }
  2171. }
  2172. #ifdef VCPU
  2173. /*
  2174. * E-mail from Gu Lin (08-03-2002):
  2175. */
  2176. /* Program PHY register 30 as 16'h0708 for simulation speed up */
  2177. SkGmPhyWrite(pAC, IoC, Port, 30, 0x0700 /* 0x0708 */);
  2178. VCpuWait(2000);
  2179. #else /* VCPU */
  2180. /* Write 1000Base-T Control Register */
  2181. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_1000T_CTRL, C1000BaseT);
  2182. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2183. ("Set 1000B-T Ctrl =0x%04X\n", C1000BaseT));
  2184. /* Write AutoNeg Advertisement Register */
  2185. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_AUNE_ADV, AutoNegAdv);
  2186. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2187. ("Set Auto-Neg.Adv.=0x%04X\n", AutoNegAdv));
  2188. #endif /* VCPU */
  2189. if (DoLoop) {
  2190. /* Set the PHY Loopback bit */
  2191. PhyCtrl |= PHY_CT_LOOP;
  2192. #ifdef XXX
  2193. /* Program PHY register 16 as 16'h0400 to force link good */
  2194. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_PHY_CTRL, PHY_M_PC_FL_GOOD);
  2195. #endif /* XXX */
  2196. #ifndef VCPU
  2197. if (pPrt->PLinkSpeed != SK_LSPEED_AUTO) {
  2198. /* Write Ext. PHY Specific Control */
  2199. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_EXT_CTRL,
  2200. (SK_U16)((pPrt->PLinkSpeed + 2) << 4));
  2201. }
  2202. #endif /* VCPU */
  2203. }
  2204. #ifdef TEST_ONLY
  2205. else if (pPrt->PLinkSpeed == SK_LSPEED_10MBPS) {
  2206. /* Write PHY Specific Control */
  2207. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_PHY_CTRL,
  2208. PHY_M_PC_EN_DET_MSK);
  2209. }
  2210. #endif
  2211. /* Write to the PHY Control register */
  2212. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_CTRL, PhyCtrl);
  2213. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2214. ("Set PHY Ctrl Reg.=0x%04X\n", PhyCtrl));
  2215. #ifdef VCPU
  2216. VCpuWait(2000);
  2217. #else
  2218. LedCtrl = PHY_M_LED_PULS_DUR(PULS_170MS) | PHY_M_LED_BLINK_RT(BLINK_84MS);
  2219. if ((pAC->GIni.GILedBlinkCtrl & SK_ACT_LED_BLINK) != 0) {
  2220. LedCtrl |= PHY_M_LEDC_RX_CTRL | PHY_M_LEDC_TX_CTRL;
  2221. }
  2222. if ((pAC->GIni.GILedBlinkCtrl & SK_DUP_LED_NORMAL) != 0) {
  2223. LedCtrl |= PHY_M_LEDC_DP_CTRL;
  2224. }
  2225. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_LED_CTRL, LedCtrl);
  2226. if ((pAC->GIni.GILedBlinkCtrl & SK_LED_LINK100_ON) != 0) {
  2227. /* only in forced 100 Mbps mode */
  2228. if (!AutoNeg && pPrt->PLinkSpeed == SK_LSPEED_100MBPS) {
  2229. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_LED_OVER,
  2230. PHY_M_LED_MO_100(MO_LED_ON));
  2231. }
  2232. }
  2233. #ifdef SK_DIAG
  2234. c_print("Set PHY Ctrl=0x%04X\n", PhyCtrl);
  2235. c_print("Set 1000 B-T=0x%04X\n", C1000BaseT);
  2236. c_print("Set Auto-Neg=0x%04X\n", AutoNegAdv);
  2237. c_print("Set Ext Ctrl=0x%04X\n", ExtPhyCtrl);
  2238. #endif /* SK_DIAG */
  2239. #if defined(SK_DIAG) || defined(DEBUG)
  2240. /* Read PHY Control */
  2241. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CTRL, &PhyCtrl);
  2242. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2243. ("PHY Ctrl Reg.=0x%04X\n", PhyCtrl));
  2244. /* Read 1000Base-T Control Register */
  2245. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_1000T_CTRL, &C1000BaseT);
  2246. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2247. ("1000B-T Ctrl =0x%04X\n", C1000BaseT));
  2248. /* Read AutoNeg Advertisement Register */
  2249. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_AUNE_ADV, &AutoNegAdv);
  2250. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2251. ("Auto-Neg.Adv.=0x%04X\n", AutoNegAdv));
  2252. /* Read Ext. PHY Specific Control */
  2253. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_EXT_CTRL, &ExtPhyCtrl);
  2254. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2255. ("Ext. PHY Ctrl=0x%04X\n", ExtPhyCtrl));
  2256. /* Read PHY Status */
  2257. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_STAT, &PhyStat);
  2258. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2259. ("PHY Stat Reg.=0x%04X\n", PhyStat));
  2260. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_STAT, &PhyStat1);
  2261. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2262. ("PHY Stat Reg.=0x%04X\n", PhyStat1));
  2263. /* Read PHY Specific Status */
  2264. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_PHY_STAT, &PhySpecStat);
  2265. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2266. ("PHY Spec Stat=0x%04X\n", PhySpecStat));
  2267. #endif /* SK_DIAG || DEBUG */
  2268. #ifdef SK_DIAG
  2269. c_print("PHY Ctrl Reg=0x%04X\n", PhyCtrl);
  2270. c_print("PHY 1000 Reg=0x%04X\n", C1000BaseT);
  2271. c_print("PHY AnAd Reg=0x%04X\n", AutoNegAdv);
  2272. c_print("Ext Ctrl Reg=0x%04X\n", ExtPhyCtrl);
  2273. c_print("PHY Stat Reg=0x%04X\n", PhyStat);
  2274. c_print("PHY Stat Reg=0x%04X\n", PhyStat1);
  2275. c_print("PHY Spec Reg=0x%04X\n", PhySpecStat);
  2276. #endif /* SK_DIAG */
  2277. #endif /* VCPU */
  2278. } /* SkGmInitPhyMarv */
  2279. #endif /* YUKON */
  2280. #ifdef OTHER_PHY
  2281. /******************************************************************************
  2282. *
  2283. * SkXmInitPhyLone() - Initialize the Level One Phy registers
  2284. *
  2285. * Description: initializes all the Level One Phy registers
  2286. *
  2287. * Note:
  2288. *
  2289. * Returns:
  2290. * nothing
  2291. */
  2292. static void SkXmInitPhyLone(
  2293. SK_AC *pAC, /* adapter context */
  2294. SK_IOC IoC, /* IO context */
  2295. int Port, /* Port Index (MAC_1 + n) */
  2296. SK_BOOL DoLoop) /* Should a Phy LoopBack be set-up? */
  2297. {
  2298. SK_GEPORT *pPrt;
  2299. SK_U16 Ctrl1;
  2300. SK_U16 Ctrl2;
  2301. SK_U16 Ctrl3;
  2302. Ctrl1 = PHY_CT_SP1000;
  2303. Ctrl2 = 0;
  2304. Ctrl3 = PHY_SEL_TYPE;
  2305. pPrt = &pAC->GIni.GP[Port];
  2306. /* manually Master/Slave ? */
  2307. if (pPrt->PMSMode != SK_MS_MODE_AUTO) {
  2308. Ctrl2 |= PHY_L_1000C_MSE;
  2309. if (pPrt->PMSMode == SK_MS_MODE_MASTER) {
  2310. Ctrl2 |= PHY_L_1000C_MSC;
  2311. }
  2312. }
  2313. /* Auto-negotiation ? */
  2314. if (pPrt->PLinkMode == SK_LMODE_HALF || pPrt->PLinkMode == SK_LMODE_FULL) {
  2315. /*
  2316. * level one spec say: "1000 Mbps: manual mode not allowed"
  2317. * but lets see what happens...
  2318. */
  2319. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2320. ("InitPhyLone: no auto-negotiation Port %d\n", Port));
  2321. /* Set DuplexMode in Config register */
  2322. if (pPrt->PLinkMode == SK_LMODE_FULL) {
  2323. Ctrl1 |= PHY_CT_DUP_MD;
  2324. }
  2325. /* Determine Master/Slave manually if not already done */
  2326. if (pPrt->PMSMode == SK_MS_MODE_AUTO) {
  2327. Ctrl2 |= PHY_L_1000C_MSE; /* set it to Slave */
  2328. }
  2329. /*
  2330. * Do NOT enable Auto-negotiation here. This would hold
  2331. * the link down because no IDLES are transmitted
  2332. */
  2333. }
  2334. else {
  2335. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2336. ("InitPhyLone: with auto-negotiation Port %d\n", Port));
  2337. /* Set Auto-negotiation advertisement */
  2338. /* Set Full/half duplex capabilities */
  2339. switch (pPrt->PLinkMode) {
  2340. case SK_LMODE_AUTOHALF:
  2341. Ctrl2 |= PHY_L_1000C_AHD;
  2342. break;
  2343. case SK_LMODE_AUTOFULL:
  2344. Ctrl2 |= PHY_L_1000C_AFD;
  2345. break;
  2346. case SK_LMODE_AUTOBOTH:
  2347. Ctrl2 |= PHY_L_1000C_AFD | PHY_L_1000C_AHD;
  2348. break;
  2349. default:
  2350. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E015,
  2351. SKERR_HWI_E015MSG);
  2352. }
  2353. /* Set Flow-control capabilities */
  2354. switch (pPrt->PFlowCtrlMode) {
  2355. case SK_FLOW_MODE_NONE:
  2356. Ctrl3 |= PHY_L_P_NO_PAUSE;
  2357. break;
  2358. case SK_FLOW_MODE_LOC_SEND:
  2359. Ctrl3 |= PHY_L_P_ASYM_MD;
  2360. break;
  2361. case SK_FLOW_MODE_SYMMETRIC:
  2362. Ctrl3 |= PHY_L_P_SYM_MD;
  2363. break;
  2364. case SK_FLOW_MODE_SYM_OR_REM:
  2365. Ctrl3 |= PHY_L_P_BOTH_MD;
  2366. break;
  2367. default:
  2368. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E016,
  2369. SKERR_HWI_E016MSG);
  2370. }
  2371. /* Restart Auto-negotiation */
  2372. Ctrl1 = PHY_CT_ANE | PHY_CT_RE_CFG;
  2373. }
  2374. /* Write 1000Base-T Control Register */
  2375. SkXmPhyWrite(pAC, IoC, Port, PHY_LONE_1000T_CTRL, Ctrl2);
  2376. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2377. ("1000B-T Ctrl Reg=0x%04X\n", Ctrl2));
  2378. /* Write AutoNeg Advertisement Register */
  2379. SkXmPhyWrite(pAC, IoC, Port, PHY_LONE_AUNE_ADV, Ctrl3);
  2380. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2381. ("Auto-Neg.Adv.Reg=0x%04X\n", Ctrl3));
  2382. if (DoLoop) {
  2383. /* Set the Phy Loopback bit, too */
  2384. Ctrl1 |= PHY_CT_LOOP;
  2385. }
  2386. /* Write to the Phy control register */
  2387. SkXmPhyWrite(pAC, IoC, Port, PHY_LONE_CTRL, Ctrl1);
  2388. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2389. ("PHY Control Reg=0x%04X\n", Ctrl1));
  2390. } /* SkXmInitPhyLone */
  2391. /******************************************************************************
  2392. *
  2393. * SkXmInitPhyNat() - Initialize the National Phy registers
  2394. *
  2395. * Description: initializes all the National Phy registers
  2396. *
  2397. * Note:
  2398. *
  2399. * Returns:
  2400. * nothing
  2401. */
  2402. static void SkXmInitPhyNat(
  2403. SK_AC *pAC, /* adapter context */
  2404. SK_IOC IoC, /* IO context */
  2405. int Port, /* Port Index (MAC_1 + n) */
  2406. SK_BOOL DoLoop) /* Should a Phy LoopBack be set-up? */
  2407. {
  2408. /* todo: National */
  2409. } /* SkXmInitPhyNat */
  2410. #endif /* OTHER_PHY */
  2411. /******************************************************************************
  2412. *
  2413. * SkMacInitPhy() - Initialize the PHY registers
  2414. *
  2415. * Description: calls the Init PHY routines dep. on board type
  2416. *
  2417. * Note:
  2418. *
  2419. * Returns:
  2420. * nothing
  2421. */
  2422. void SkMacInitPhy(
  2423. SK_AC *pAC, /* adapter context */
  2424. SK_IOC IoC, /* IO context */
  2425. int Port, /* Port Index (MAC_1 + n) */
  2426. SK_BOOL DoLoop) /* Should a Phy LoopBack be set-up? */
  2427. {
  2428. SK_GEPORT *pPrt;
  2429. pPrt = &pAC->GIni.GP[Port];
  2430. #ifdef GENESIS
  2431. if (pAC->GIni.GIGenesis) {
  2432. switch (pPrt->PhyType) {
  2433. case SK_PHY_XMAC:
  2434. SkXmInitPhyXmac(pAC, IoC, Port, DoLoop);
  2435. break;
  2436. case SK_PHY_BCOM:
  2437. SkXmInitPhyBcom(pAC, IoC, Port, DoLoop);
  2438. break;
  2439. #ifdef OTHER_PHY
  2440. case SK_PHY_LONE:
  2441. SkXmInitPhyLone(pAC, IoC, Port, DoLoop);
  2442. break;
  2443. case SK_PHY_NAT:
  2444. SkXmInitPhyNat(pAC, IoC, Port, DoLoop);
  2445. break;
  2446. #endif /* OTHER_PHY */
  2447. }
  2448. }
  2449. #endif /* GENESIS */
  2450. #ifdef YUKON
  2451. if (pAC->GIni.GIYukon) {
  2452. SkGmInitPhyMarv(pAC, IoC, Port, DoLoop);
  2453. }
  2454. #endif /* YUKON */
  2455. } /* SkMacInitPhy */
  2456. #ifdef GENESIS
  2457. /******************************************************************************
  2458. *
  2459. * SkXmAutoNegDoneXmac() - Auto-negotiation handling
  2460. *
  2461. * Description:
  2462. * This function handles the auto-negotiation if the Done bit is set.
  2463. *
  2464. * Returns:
  2465. * SK_AND_OK o.k.
  2466. * SK_AND_DUP_CAP Duplex capability error happened
  2467. * SK_AND_OTHER Other error happened
  2468. */
  2469. static int SkXmAutoNegDoneXmac(
  2470. SK_AC *pAC, /* adapter context */
  2471. SK_IOC IoC, /* IO context */
  2472. int Port) /* Port Index (MAC_1 + n) */
  2473. {
  2474. SK_GEPORT *pPrt;
  2475. SK_U16 ResAb; /* Resolved Ability */
  2476. SK_U16 LPAb; /* Link Partner Ability */
  2477. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2478. ("AutoNegDoneXmac, Port %d\n", Port));
  2479. pPrt = &pAC->GIni.GP[Port];
  2480. /* Get PHY parameters */
  2481. SkXmPhyRead(pAC, IoC, Port, PHY_XMAC_AUNE_LP, &LPAb);
  2482. SkXmPhyRead(pAC, IoC, Port, PHY_XMAC_RES_ABI, &ResAb);
  2483. if ((LPAb & PHY_X_AN_RFB) != 0) {
  2484. /* At least one of the remote fault bit is set */
  2485. /* Error */
  2486. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2487. ("AutoNegFail: Remote fault bit set Port %d\n", Port));
  2488. pPrt->PAutoNegFail = SK_TRUE;
  2489. return(SK_AND_OTHER);
  2490. }
  2491. /* Check Duplex mismatch */
  2492. if ((ResAb & (PHY_X_RS_HD | PHY_X_RS_FD)) == PHY_X_RS_FD) {
  2493. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOFULL;
  2494. }
  2495. else if ((ResAb & (PHY_X_RS_HD | PHY_X_RS_FD)) == PHY_X_RS_HD) {
  2496. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOHALF;
  2497. }
  2498. else {
  2499. /* Error */
  2500. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2501. ("AutoNegFail: Duplex mode mismatch Port %d\n", Port));
  2502. pPrt->PAutoNegFail = SK_TRUE;
  2503. return(SK_AND_DUP_CAP);
  2504. }
  2505. /* Check PAUSE mismatch */
  2506. /* We are NOT using chapter 4.23 of the Xaqti manual */
  2507. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  2508. if ((pPrt->PFlowCtrlMode == SK_FLOW_MODE_SYMMETRIC ||
  2509. pPrt->PFlowCtrlMode == SK_FLOW_MODE_SYM_OR_REM) &&
  2510. (LPAb & PHY_X_P_SYM_MD) != 0) {
  2511. /* Symmetric PAUSE */
  2512. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_SYMMETRIC;
  2513. }
  2514. else if (pPrt->PFlowCtrlMode == SK_FLOW_MODE_SYM_OR_REM &&
  2515. (LPAb & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD) {
  2516. /* Enable PAUSE receive, disable PAUSE transmit */
  2517. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_REM_SEND;
  2518. }
  2519. else if (pPrt->PFlowCtrlMode == SK_FLOW_MODE_LOC_SEND &&
  2520. (LPAb & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD) {
  2521. /* Disable PAUSE receive, enable PAUSE transmit */
  2522. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_LOC_SEND;
  2523. }
  2524. else {
  2525. /* PAUSE mismatch -> no PAUSE */
  2526. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_NONE;
  2527. }
  2528. pPrt->PLinkSpeedUsed = (SK_U8)SK_LSPEED_STAT_1000MBPS;
  2529. return(SK_AND_OK);
  2530. } /* SkXmAutoNegDoneXmac */
  2531. /******************************************************************************
  2532. *
  2533. * SkXmAutoNegDoneBcom() - Auto-negotiation handling
  2534. *
  2535. * Description:
  2536. * This function handles the auto-negotiation if the Done bit is set.
  2537. *
  2538. * Returns:
  2539. * SK_AND_OK o.k.
  2540. * SK_AND_DUP_CAP Duplex capability error happened
  2541. * SK_AND_OTHER Other error happened
  2542. */
  2543. static int SkXmAutoNegDoneBcom(
  2544. SK_AC *pAC, /* adapter context */
  2545. SK_IOC IoC, /* IO context */
  2546. int Port) /* Port Index (MAC_1 + n) */
  2547. {
  2548. SK_GEPORT *pPrt;
  2549. SK_U16 LPAb; /* Link Partner Ability */
  2550. SK_U16 AuxStat; /* Auxiliary Status */
  2551. #ifdef TEST_ONLY
  2552. 01-Sep-2000 RA;:;:
  2553. SK_U16 ResAb; /* Resolved Ability */
  2554. #endif /* 0 */
  2555. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2556. ("AutoNegDoneBcom, Port %d\n", Port));
  2557. pPrt = &pAC->GIni.GP[Port];
  2558. /* Get PHY parameters */
  2559. SkXmPhyRead(pAC, IoC, Port, PHY_BCOM_AUNE_LP, &LPAb);
  2560. #ifdef TEST_ONLY
  2561. 01-Sep-2000 RA;:;:
  2562. SkXmPhyRead(pAC, IoC, Port, PHY_BCOM_1000T_STAT, &ResAb);
  2563. #endif /* 0 */
  2564. SkXmPhyRead(pAC, IoC, Port, PHY_BCOM_AUX_STAT, &AuxStat);
  2565. if ((LPAb & PHY_B_AN_RF) != 0) {
  2566. /* Remote fault bit is set: Error */
  2567. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2568. ("AutoNegFail: Remote fault bit set Port %d\n", Port));
  2569. pPrt->PAutoNegFail = SK_TRUE;
  2570. return(SK_AND_OTHER);
  2571. }
  2572. /* Check Duplex mismatch */
  2573. if ((AuxStat & PHY_B_AS_AN_RES_MSK) == PHY_B_RES_1000FD) {
  2574. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOFULL;
  2575. }
  2576. else if ((AuxStat & PHY_B_AS_AN_RES_MSK) == PHY_B_RES_1000HD) {
  2577. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOHALF;
  2578. }
  2579. else {
  2580. /* Error */
  2581. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2582. ("AutoNegFail: Duplex mode mismatch Port %d\n", Port));
  2583. pPrt->PAutoNegFail = SK_TRUE;
  2584. return(SK_AND_DUP_CAP);
  2585. }
  2586. #ifdef TEST_ONLY
  2587. 01-Sep-2000 RA;:;:
  2588. /* Check Master/Slave resolution */
  2589. if ((ResAb & PHY_B_1000S_MSF) != 0) {
  2590. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2591. ("Master/Slave Fault Port %d\n", Port));
  2592. pPrt->PAutoNegFail = SK_TRUE;
  2593. pPrt->PMSStatus = SK_MS_STAT_FAULT;
  2594. return(SK_AND_OTHER);
  2595. }
  2596. pPrt->PMSStatus = ((ResAb & PHY_B_1000S_MSR) != 0) ?
  2597. SK_MS_STAT_MASTER : SK_MS_STAT_SLAVE;
  2598. #endif /* 0 */
  2599. /* Check PAUSE mismatch ??? */
  2600. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  2601. if ((AuxStat & PHY_B_AS_PAUSE_MSK) == PHY_B_AS_PAUSE_MSK) {
  2602. /* Symmetric PAUSE */
  2603. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_SYMMETRIC;
  2604. }
  2605. else if ((AuxStat & PHY_B_AS_PAUSE_MSK) == PHY_B_AS_PRR) {
  2606. /* Enable PAUSE receive, disable PAUSE transmit */
  2607. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_REM_SEND;
  2608. }
  2609. else if ((AuxStat & PHY_B_AS_PAUSE_MSK) == PHY_B_AS_PRT) {
  2610. /* Disable PAUSE receive, enable PAUSE transmit */
  2611. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_LOC_SEND;
  2612. }
  2613. else {
  2614. /* PAUSE mismatch -> no PAUSE */
  2615. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_NONE;
  2616. }
  2617. pPrt->PLinkSpeedUsed = (SK_U8)SK_LSPEED_STAT_1000MBPS;
  2618. return(SK_AND_OK);
  2619. } /* SkXmAutoNegDoneBcom */
  2620. #endif /* GENESIS */
  2621. #ifdef YUKON
  2622. /******************************************************************************
  2623. *
  2624. * SkGmAutoNegDoneMarv() - Auto-negotiation handling
  2625. *
  2626. * Description:
  2627. * This function handles the auto-negotiation if the Done bit is set.
  2628. *
  2629. * Returns:
  2630. * SK_AND_OK o.k.
  2631. * SK_AND_DUP_CAP Duplex capability error happened
  2632. * SK_AND_OTHER Other error happened
  2633. */
  2634. static int SkGmAutoNegDoneMarv(
  2635. SK_AC *pAC, /* adapter context */
  2636. SK_IOC IoC, /* IO context */
  2637. int Port) /* Port Index (MAC_1 + n) */
  2638. {
  2639. SK_GEPORT *pPrt;
  2640. SK_U16 LPAb; /* Link Partner Ability */
  2641. SK_U16 ResAb; /* Resolved Ability */
  2642. SK_U16 AuxStat; /* Auxiliary Status */
  2643. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2644. ("AutoNegDoneMarv, Port %d\n", Port));
  2645. pPrt = &pAC->GIni.GP[Port];
  2646. /* Get PHY parameters */
  2647. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_AUNE_LP, &LPAb);
  2648. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2649. ("Link P.Abil.=0x%04X\n", LPAb));
  2650. if ((LPAb & PHY_M_AN_RF) != 0) {
  2651. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2652. ("AutoNegFail: Remote fault bit set Port %d\n", Port));
  2653. pPrt->PAutoNegFail = SK_TRUE;
  2654. return(SK_AND_OTHER);
  2655. }
  2656. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_1000T_STAT, &ResAb);
  2657. /* Check Master/Slave resolution */
  2658. if ((ResAb & PHY_B_1000S_MSF) != 0) {
  2659. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2660. ("Master/Slave Fault Port %d\n", Port));
  2661. pPrt->PAutoNegFail = SK_TRUE;
  2662. pPrt->PMSStatus = SK_MS_STAT_FAULT;
  2663. return(SK_AND_OTHER);
  2664. }
  2665. pPrt->PMSStatus = ((ResAb & PHY_B_1000S_MSR) != 0) ?
  2666. (SK_U8)SK_MS_STAT_MASTER : (SK_U8)SK_MS_STAT_SLAVE;
  2667. /* Read PHY Specific Status */
  2668. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_PHY_STAT, &AuxStat);
  2669. /* Check Speed & Duplex resolved */
  2670. if ((AuxStat & PHY_M_PS_SPDUP_RES) == 0) {
  2671. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2672. ("AutoNegFail: Speed & Duplex not resolved, Port %d\n", Port));
  2673. pPrt->PAutoNegFail = SK_TRUE;
  2674. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_UNKNOWN;
  2675. return(SK_AND_DUP_CAP);
  2676. }
  2677. if ((AuxStat & PHY_M_PS_FULL_DUP) != 0) {
  2678. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOFULL;
  2679. }
  2680. else {
  2681. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOHALF;
  2682. }
  2683. /* Check PAUSE mismatch ??? */
  2684. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  2685. if ((AuxStat & PHY_M_PS_PAUSE_MSK) == PHY_M_PS_PAUSE_MSK) {
  2686. /* Symmetric PAUSE */
  2687. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_SYMMETRIC;
  2688. }
  2689. else if ((AuxStat & PHY_M_PS_PAUSE_MSK) == PHY_M_PS_RX_P_EN) {
  2690. /* Enable PAUSE receive, disable PAUSE transmit */
  2691. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_REM_SEND;
  2692. }
  2693. else if ((AuxStat & PHY_M_PS_PAUSE_MSK) == PHY_M_PS_TX_P_EN) {
  2694. /* Disable PAUSE receive, enable PAUSE transmit */
  2695. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_LOC_SEND;
  2696. }
  2697. else {
  2698. /* PAUSE mismatch -> no PAUSE */
  2699. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_NONE;
  2700. }
  2701. /* set used link speed */
  2702. switch ((unsigned)(AuxStat & PHY_M_PS_SPEED_MSK)) {
  2703. case (unsigned)PHY_M_PS_SPEED_1000:
  2704. pPrt->PLinkSpeedUsed = (SK_U8)SK_LSPEED_STAT_1000MBPS;
  2705. break;
  2706. case PHY_M_PS_SPEED_100:
  2707. pPrt->PLinkSpeedUsed = (SK_U8)SK_LSPEED_STAT_100MBPS;
  2708. break;
  2709. default:
  2710. pPrt->PLinkSpeedUsed = (SK_U8)SK_LSPEED_STAT_10MBPS;
  2711. }
  2712. return(SK_AND_OK);
  2713. } /* SkGmAutoNegDoneMarv */
  2714. #endif /* YUKON */
  2715. #ifdef OTHER_PHY
  2716. /******************************************************************************
  2717. *
  2718. * SkXmAutoNegDoneLone() - Auto-negotiation handling
  2719. *
  2720. * Description:
  2721. * This function handles the auto-negotiation if the Done bit is set.
  2722. *
  2723. * Returns:
  2724. * SK_AND_OK o.k.
  2725. * SK_AND_DUP_CAP Duplex capability error happened
  2726. * SK_AND_OTHER Other error happened
  2727. */
  2728. static int SkXmAutoNegDoneLone(
  2729. SK_AC *pAC, /* adapter context */
  2730. SK_IOC IoC, /* IO context */
  2731. int Port) /* Port Index (MAC_1 + n) */
  2732. {
  2733. SK_GEPORT *pPrt;
  2734. SK_U16 ResAb; /* Resolved Ability */
  2735. SK_U16 LPAb; /* Link Partner Ability */
  2736. SK_U16 QuickStat; /* Auxiliary Status */
  2737. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2738. ("AutoNegDoneLone, Port %d\n", Port));
  2739. pPrt = &pAC->GIni.GP[Port];
  2740. /* Get PHY parameters */
  2741. SkXmPhyRead(pAC, IoC, Port, PHY_LONE_AUNE_LP, &LPAb);
  2742. SkXmPhyRead(pAC, IoC, Port, PHY_LONE_1000T_STAT, &ResAb);
  2743. SkXmPhyRead(pAC, IoC, Port, PHY_LONE_Q_STAT, &QuickStat);
  2744. if ((LPAb & PHY_L_AN_RF) != 0) {
  2745. /* Remote fault bit is set */
  2746. /* Error */
  2747. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2748. ("AutoNegFail: Remote fault bit set Port %d\n", Port));
  2749. pPrt->PAutoNegFail = SK_TRUE;
  2750. return(SK_AND_OTHER);
  2751. }
  2752. /* Check Duplex mismatch */
  2753. if ((QuickStat & PHY_L_QS_DUP_MOD) != 0) {
  2754. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOFULL;
  2755. }
  2756. else {
  2757. pPrt->PLinkModeStatus = (SK_U8)SK_LMODE_STAT_AUTOHALF;
  2758. }
  2759. /* Check Master/Slave resolution */
  2760. if ((ResAb & PHY_L_1000S_MSF) != 0) {
  2761. /* Error */
  2762. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2763. ("Master/Slave Fault Port %d\n", Port));
  2764. pPrt->PAutoNegFail = SK_TRUE;
  2765. pPrt->PMSStatus = SK_MS_STAT_FAULT;
  2766. return(SK_AND_OTHER);
  2767. }
  2768. else if (ResAb & PHY_L_1000S_MSR) {
  2769. pPrt->PMSStatus = SK_MS_STAT_MASTER;
  2770. }
  2771. else {
  2772. pPrt->PMSStatus = SK_MS_STAT_SLAVE;
  2773. }
  2774. /* Check PAUSE mismatch */
  2775. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  2776. /* we must manually resolve the abilities here */
  2777. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_NONE;
  2778. switch (pPrt->PFlowCtrlMode) {
  2779. case SK_FLOW_MODE_NONE:
  2780. /* default */
  2781. break;
  2782. case SK_FLOW_MODE_LOC_SEND:
  2783. if ((QuickStat & (PHY_L_QS_PAUSE | PHY_L_QS_AS_PAUSE)) ==
  2784. (PHY_L_QS_PAUSE | PHY_L_QS_AS_PAUSE)) {
  2785. /* Disable PAUSE receive, enable PAUSE transmit */
  2786. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_LOC_SEND;
  2787. }
  2788. break;
  2789. case SK_FLOW_MODE_SYMMETRIC:
  2790. if ((QuickStat & PHY_L_QS_PAUSE) != 0) {
  2791. /* Symmetric PAUSE */
  2792. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_SYMMETRIC;
  2793. }
  2794. break;
  2795. case SK_FLOW_MODE_SYM_OR_REM:
  2796. if ((QuickStat & (PHY_L_QS_PAUSE | PHY_L_QS_AS_PAUSE)) ==
  2797. PHY_L_QS_AS_PAUSE) {
  2798. /* Enable PAUSE receive, disable PAUSE transmit */
  2799. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_REM_SEND;
  2800. }
  2801. else if ((QuickStat & PHY_L_QS_PAUSE) != 0) {
  2802. /* Symmetric PAUSE */
  2803. pPrt->PFlowCtrlStatus = SK_FLOW_STAT_SYMMETRIC;
  2804. }
  2805. break;
  2806. default:
  2807. SK_ERR_LOG(pAC, SK_ERRCL_SW | SK_ERRCL_INIT, SKERR_HWI_E016,
  2808. SKERR_HWI_E016MSG);
  2809. }
  2810. return(SK_AND_OK);
  2811. } /* SkXmAutoNegDoneLone */
  2812. /******************************************************************************
  2813. *
  2814. * SkXmAutoNegDoneNat() - Auto-negotiation handling
  2815. *
  2816. * Description:
  2817. * This function handles the auto-negotiation if the Done bit is set.
  2818. *
  2819. * Returns:
  2820. * SK_AND_OK o.k.
  2821. * SK_AND_DUP_CAP Duplex capability error happened
  2822. * SK_AND_OTHER Other error happened
  2823. */
  2824. static int SkXmAutoNegDoneNat(
  2825. SK_AC *pAC, /* adapter context */
  2826. SK_IOC IoC, /* IO context */
  2827. int Port) /* Port Index (MAC_1 + n) */
  2828. {
  2829. /* todo: National */
  2830. return(SK_AND_OK);
  2831. } /* SkXmAutoNegDoneNat */
  2832. #endif /* OTHER_PHY */
  2833. /******************************************************************************
  2834. *
  2835. * SkMacAutoNegDone() - Auto-negotiation handling
  2836. *
  2837. * Description: calls the auto-negotiation done routines dep. on board type
  2838. *
  2839. * Returns:
  2840. * SK_AND_OK o.k.
  2841. * SK_AND_DUP_CAP Duplex capability error happened
  2842. * SK_AND_OTHER Other error happened
  2843. */
  2844. int SkMacAutoNegDone(
  2845. SK_AC *pAC, /* adapter context */
  2846. SK_IOC IoC, /* IO context */
  2847. int Port) /* Port Index (MAC_1 + n) */
  2848. {
  2849. SK_GEPORT *pPrt;
  2850. int Rtv;
  2851. Rtv = SK_AND_OK;
  2852. pPrt = &pAC->GIni.GP[Port];
  2853. #ifdef GENESIS
  2854. if (pAC->GIni.GIGenesis) {
  2855. switch (pPrt->PhyType) {
  2856. case SK_PHY_XMAC:
  2857. Rtv = SkXmAutoNegDoneXmac(pAC, IoC, Port);
  2858. break;
  2859. case SK_PHY_BCOM:
  2860. Rtv = SkXmAutoNegDoneBcom(pAC, IoC, Port);
  2861. break;
  2862. #ifdef OTHER_PHY
  2863. case SK_PHY_LONE:
  2864. Rtv = SkXmAutoNegDoneLone(pAC, IoC, Port);
  2865. break;
  2866. case SK_PHY_NAT:
  2867. Rtv = SkXmAutoNegDoneNat(pAC, IoC, Port);
  2868. break;
  2869. #endif /* OTHER_PHY */
  2870. default:
  2871. return(SK_AND_OTHER);
  2872. }
  2873. }
  2874. #endif /* GENESIS */
  2875. #ifdef YUKON
  2876. if (pAC->GIni.GIYukon) {
  2877. Rtv = SkGmAutoNegDoneMarv(pAC, IoC, Port);
  2878. }
  2879. #endif /* YUKON */
  2880. if (Rtv != SK_AND_OK) {
  2881. return(Rtv);
  2882. }
  2883. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  2884. ("AutoNeg done Port %d\n", Port));
  2885. /* We checked everything and may now enable the link */
  2886. pPrt->PAutoNegFail = SK_FALSE;
  2887. SkMacRxTxEnable(pAC, IoC, Port);
  2888. return(SK_AND_OK);
  2889. } /* SkMacAutoNegDone */
  2890. #ifdef GENESIS
  2891. /******************************************************************************
  2892. *
  2893. * SkXmSetRxTxEn() - Special Set Rx/Tx Enable and some features in XMAC
  2894. *
  2895. * Description:
  2896. * sets MAC or PHY LoopBack and Duplex Mode in the MMU Command Reg.
  2897. * enables Rx/Tx
  2898. *
  2899. * Returns: N/A
  2900. */
  2901. static void SkXmSetRxTxEn(
  2902. SK_AC *pAC, /* Adapter Context */
  2903. SK_IOC IoC, /* IO context */
  2904. int Port, /* Port Index (MAC_1 + n) */
  2905. int Para) /* Parameter to set: MAC or PHY LoopBack, Duplex Mode */
  2906. {
  2907. SK_U16 Word;
  2908. XM_IN16(IoC, Port, XM_MMU_CMD, &Word);
  2909. switch (Para & (SK_MAC_LOOPB_ON | SK_MAC_LOOPB_OFF)) {
  2910. case SK_MAC_LOOPB_ON:
  2911. Word |= XM_MMU_MAC_LB;
  2912. break;
  2913. case SK_MAC_LOOPB_OFF:
  2914. Word &= ~XM_MMU_MAC_LB;
  2915. break;
  2916. }
  2917. switch (Para & (SK_PHY_LOOPB_ON | SK_PHY_LOOPB_OFF)) {
  2918. case SK_PHY_LOOPB_ON:
  2919. Word |= XM_MMU_GMII_LOOP;
  2920. break;
  2921. case SK_PHY_LOOPB_OFF:
  2922. Word &= ~XM_MMU_GMII_LOOP;
  2923. break;
  2924. }
  2925. switch (Para & (SK_PHY_FULLD_ON | SK_PHY_FULLD_OFF)) {
  2926. case SK_PHY_FULLD_ON:
  2927. Word |= XM_MMU_GMII_FD;
  2928. break;
  2929. case SK_PHY_FULLD_OFF:
  2930. Word &= ~XM_MMU_GMII_FD;
  2931. break;
  2932. }
  2933. XM_OUT16(IoC, Port, XM_MMU_CMD, Word | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  2934. /* dummy read to ensure writing */
  2935. XM_IN16(IoC, Port, XM_MMU_CMD, &Word);
  2936. } /* SkXmSetRxTxEn */
  2937. #endif /* GENESIS */
  2938. #ifdef YUKON
  2939. /******************************************************************************
  2940. *
  2941. * SkGmSetRxTxEn() - Special Set Rx/Tx Enable and some features in GMAC
  2942. *
  2943. * Description:
  2944. * sets MAC LoopBack and Duplex Mode in the General Purpose Control Reg.
  2945. * enables Rx/Tx
  2946. *
  2947. * Returns: N/A
  2948. */
  2949. static void SkGmSetRxTxEn(
  2950. SK_AC *pAC, /* Adapter Context */
  2951. SK_IOC IoC, /* IO context */
  2952. int Port, /* Port Index (MAC_1 + n) */
  2953. int Para) /* Parameter to set: MAC LoopBack, Duplex Mode */
  2954. {
  2955. SK_U16 Ctrl;
  2956. GM_IN16(IoC, Port, GM_GP_CTRL, &Ctrl);
  2957. switch (Para & (SK_MAC_LOOPB_ON | SK_MAC_LOOPB_OFF)) {
  2958. case SK_MAC_LOOPB_ON:
  2959. Ctrl |= GM_GPCR_LOOP_ENA;
  2960. break;
  2961. case SK_MAC_LOOPB_OFF:
  2962. Ctrl &= ~GM_GPCR_LOOP_ENA;
  2963. break;
  2964. }
  2965. switch (Para & (SK_PHY_FULLD_ON | SK_PHY_FULLD_OFF)) {
  2966. case SK_PHY_FULLD_ON:
  2967. Ctrl |= GM_GPCR_DUP_FULL;
  2968. break;
  2969. case SK_PHY_FULLD_OFF:
  2970. Ctrl &= ~GM_GPCR_DUP_FULL;
  2971. break;
  2972. }
  2973. GM_OUT16(IoC, Port, GM_GP_CTRL, (SK_U16)(Ctrl | GM_GPCR_RX_ENA |
  2974. GM_GPCR_TX_ENA));
  2975. /* dummy read to ensure writing */
  2976. GM_IN16(IoC, Port, GM_GP_CTRL, &Ctrl);
  2977. } /* SkGmSetRxTxEn */
  2978. #endif /* YUKON */
  2979. #ifndef SK_SLIM
  2980. /******************************************************************************
  2981. *
  2982. * SkMacSetRxTxEn() - Special Set Rx/Tx Enable and parameters
  2983. *
  2984. * Description: calls the Special Set Rx/Tx Enable routines dep. on board type
  2985. *
  2986. * Returns: N/A
  2987. */
  2988. void SkMacSetRxTxEn(
  2989. SK_AC *pAC, /* Adapter Context */
  2990. SK_IOC IoC, /* IO context */
  2991. int Port, /* Port Index (MAC_1 + n) */
  2992. int Para)
  2993. {
  2994. #ifdef GENESIS
  2995. if (pAC->GIni.GIGenesis) {
  2996. SkXmSetRxTxEn(pAC, IoC, Port, Para);
  2997. }
  2998. #endif /* GENESIS */
  2999. #ifdef YUKON
  3000. if (pAC->GIni.GIYukon) {
  3001. SkGmSetRxTxEn(pAC, IoC, Port, Para);
  3002. }
  3003. #endif /* YUKON */
  3004. } /* SkMacSetRxTxEn */
  3005. #endif /* !SK_SLIM */
  3006. /******************************************************************************
  3007. *
  3008. * SkMacRxTxEnable() - Enable Rx/Tx activity if port is up
  3009. *
  3010. * Description: enables Rx/Tx dep. on board type
  3011. *
  3012. * Returns:
  3013. * 0 o.k.
  3014. * != 0 Error happened
  3015. */
  3016. int SkMacRxTxEnable(
  3017. SK_AC *pAC, /* adapter context */
  3018. SK_IOC IoC, /* IO context */
  3019. int Port) /* Port Index (MAC_1 + n) */
  3020. {
  3021. SK_GEPORT *pPrt;
  3022. SK_U16 Reg; /* 16-bit register value */
  3023. SK_U16 IntMask; /* MAC interrupt mask */
  3024. #ifdef GENESIS
  3025. SK_U16 SWord;
  3026. #endif
  3027. pPrt = &pAC->GIni.GP[Port];
  3028. if (!pPrt->PHWLinkUp) {
  3029. /* The Hardware link is NOT up */
  3030. return(0);
  3031. }
  3032. if ((pPrt->PLinkMode == SK_LMODE_AUTOHALF ||
  3033. pPrt->PLinkMode == SK_LMODE_AUTOFULL ||
  3034. pPrt->PLinkMode == SK_LMODE_AUTOBOTH) &&
  3035. pPrt->PAutoNegFail) {
  3036. /* Auto-negotiation is not done or failed */
  3037. return(0);
  3038. }
  3039. #ifdef GENESIS
  3040. if (pAC->GIni.GIGenesis) {
  3041. /* set Duplex Mode and Pause Mode */
  3042. SkXmInitDupMd(pAC, IoC, Port);
  3043. SkXmInitPauseMd(pAC, IoC, Port);
  3044. /*
  3045. * Initialize the Interrupt Mask Register. Default IRQs are...
  3046. * - Link Asynchronous Event
  3047. * - Link Partner requests config
  3048. * - Auto Negotiation Done
  3049. * - Rx Counter Event Overflow
  3050. * - Tx Counter Event Overflow
  3051. * - Transmit FIFO Underrun
  3052. */
  3053. IntMask = XM_DEF_MSK;
  3054. #ifdef DEBUG
  3055. /* add IRQ for Receive FIFO Overflow */
  3056. IntMask &= ~XM_IS_RXF_OV;
  3057. #endif /* DEBUG */
  3058. if (pPrt->PhyType != SK_PHY_XMAC) {
  3059. /* disable GP0 interrupt bit */
  3060. IntMask |= XM_IS_INP_ASS;
  3061. }
  3062. XM_OUT16(IoC, Port, XM_IMSK, IntMask);
  3063. /* get MMU Command Reg. */
  3064. XM_IN16(IoC, Port, XM_MMU_CMD, &Reg);
  3065. if (pPrt->PhyType != SK_PHY_XMAC &&
  3066. (pPrt->PLinkModeStatus == SK_LMODE_STAT_FULL ||
  3067. pPrt->PLinkModeStatus == SK_LMODE_STAT_AUTOFULL)) {
  3068. /* set to Full Duplex */
  3069. Reg |= XM_MMU_GMII_FD;
  3070. }
  3071. switch (pPrt->PhyType) {
  3072. case SK_PHY_BCOM:
  3073. /*
  3074. * Workaround BCOM Errata (#10523) for all BCom Phys
  3075. * Enable Power Management after link up
  3076. */
  3077. SkXmPhyRead(pAC, IoC, Port, PHY_BCOM_AUX_CTRL, &SWord);
  3078. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_AUX_CTRL,
  3079. (SK_U16)(SWord & ~PHY_B_AC_DIS_PM));
  3080. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_INT_MASK,
  3081. (SK_U16)PHY_B_DEF_MSK);
  3082. break;
  3083. #ifdef OTHER_PHY
  3084. case SK_PHY_LONE:
  3085. SkXmPhyWrite(pAC, IoC, Port, PHY_LONE_INT_ENAB, PHY_L_DEF_MSK);
  3086. break;
  3087. case SK_PHY_NAT:
  3088. /* todo National:
  3089. SkXmPhyWrite(pAC, IoC, Port, PHY_NAT_INT_MASK, PHY_N_DEF_MSK); */
  3090. /* no interrupts possible from National ??? */
  3091. break;
  3092. #endif /* OTHER_PHY */
  3093. }
  3094. /* enable Rx/Tx */
  3095. XM_OUT16(IoC, Port, XM_MMU_CMD, Reg | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  3096. }
  3097. #endif /* GENESIS */
  3098. #ifdef YUKON
  3099. if (pAC->GIni.GIYukon) {
  3100. /*
  3101. * Initialize the Interrupt Mask Register. Default IRQs are...
  3102. * - Rx Counter Event Overflow
  3103. * - Tx Counter Event Overflow
  3104. * - Transmit FIFO Underrun
  3105. */
  3106. IntMask = GMAC_DEF_MSK;
  3107. #ifdef DEBUG
  3108. /* add IRQ for Receive FIFO Overrun */
  3109. IntMask |= GM_IS_RX_FF_OR;
  3110. #endif /* DEBUG */
  3111. SK_OUT8(IoC, GMAC_IRQ_MSK, (SK_U8)IntMask);
  3112. /* get General Purpose Control */
  3113. GM_IN16(IoC, Port, GM_GP_CTRL, &Reg);
  3114. if (pPrt->PLinkModeStatus == SK_LMODE_STAT_FULL ||
  3115. pPrt->PLinkModeStatus == SK_LMODE_STAT_AUTOFULL) {
  3116. /* set to Full Duplex */
  3117. Reg |= GM_GPCR_DUP_FULL;
  3118. }
  3119. /* enable Rx/Tx */
  3120. GM_OUT16(IoC, Port, GM_GP_CTRL, (SK_U16)(Reg | GM_GPCR_RX_ENA |
  3121. GM_GPCR_TX_ENA));
  3122. #ifndef VCPU
  3123. /* Enable all PHY interrupts */
  3124. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_INT_MASK,
  3125. (SK_U16)PHY_M_DEF_MSK);
  3126. #endif /* VCPU */
  3127. }
  3128. #endif /* YUKON */
  3129. return(0);
  3130. } /* SkMacRxTxEnable */
  3131. /******************************************************************************
  3132. *
  3133. * SkMacRxTxDisable() - Disable Receiver and Transmitter
  3134. *
  3135. * Description: disables Rx/Tx dep. on board type
  3136. *
  3137. * Returns: N/A
  3138. */
  3139. void SkMacRxTxDisable(
  3140. SK_AC *pAC, /* Adapter Context */
  3141. SK_IOC IoC, /* IO context */
  3142. int Port) /* Port Index (MAC_1 + n) */
  3143. {
  3144. SK_U16 Word;
  3145. #ifdef GENESIS
  3146. if (pAC->GIni.GIGenesis) {
  3147. XM_IN16(IoC, Port, XM_MMU_CMD, &Word);
  3148. XM_OUT16(IoC, Port, XM_MMU_CMD, Word & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  3149. /* dummy read to ensure writing */
  3150. XM_IN16(IoC, Port, XM_MMU_CMD, &Word);
  3151. }
  3152. #endif /* GENESIS */
  3153. #ifdef YUKON
  3154. if (pAC->GIni.GIYukon) {
  3155. GM_IN16(IoC, Port, GM_GP_CTRL, &Word);
  3156. GM_OUT16(IoC, Port, GM_GP_CTRL, (SK_U16)(Word & ~(GM_GPCR_RX_ENA |
  3157. GM_GPCR_TX_ENA)));
  3158. /* dummy read to ensure writing */
  3159. GM_IN16(IoC, Port, GM_GP_CTRL, &Word);
  3160. }
  3161. #endif /* YUKON */
  3162. } /* SkMacRxTxDisable */
  3163. /******************************************************************************
  3164. *
  3165. * SkMacIrqDisable() - Disable IRQ from MAC
  3166. *
  3167. * Description: sets the IRQ-mask to disable IRQ dep. on board type
  3168. *
  3169. * Returns: N/A
  3170. */
  3171. void SkMacIrqDisable(
  3172. SK_AC *pAC, /* Adapter Context */
  3173. SK_IOC IoC, /* IO context */
  3174. int Port) /* Port Index (MAC_1 + n) */
  3175. {
  3176. SK_GEPORT *pPrt;
  3177. #ifdef GENESIS
  3178. SK_U16 Word;
  3179. #endif
  3180. pPrt = &pAC->GIni.GP[Port];
  3181. #ifdef GENESIS
  3182. if (pAC->GIni.GIGenesis) {
  3183. /* disable all XMAC IRQs */
  3184. XM_OUT16(IoC, Port, XM_IMSK, 0xffff);
  3185. /* Disable all PHY interrupts */
  3186. switch (pPrt->PhyType) {
  3187. case SK_PHY_BCOM:
  3188. /* Make sure that PHY is initialized */
  3189. if (pPrt->PState != SK_PRT_RESET) {
  3190. /* NOT allowed if BCOM is in RESET state */
  3191. /* Workaround BCOM Errata (#10523) all BCom */
  3192. /* Disable Power Management if link is down */
  3193. SkXmPhyRead(pAC, IoC, Port, PHY_BCOM_AUX_CTRL, &Word);
  3194. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_AUX_CTRL,
  3195. (SK_U16)(Word | PHY_B_AC_DIS_PM));
  3196. SkXmPhyWrite(pAC, IoC, Port, PHY_BCOM_INT_MASK, 0xffff);
  3197. }
  3198. break;
  3199. #ifdef OTHER_PHY
  3200. case SK_PHY_LONE:
  3201. SkXmPhyWrite(pAC, IoC, Port, PHY_LONE_INT_ENAB, 0);
  3202. break;
  3203. case SK_PHY_NAT:
  3204. /* todo: National
  3205. SkXmPhyWrite(pAC, IoC, Port, PHY_NAT_INT_MASK, 0xffff); */
  3206. break;
  3207. #endif /* OTHER_PHY */
  3208. }
  3209. }
  3210. #endif /* GENESIS */
  3211. #ifdef YUKON
  3212. if (pAC->GIni.GIYukon) {
  3213. /* disable all GMAC IRQs */
  3214. SK_OUT8(IoC, GMAC_IRQ_MSK, 0);
  3215. #ifndef VCPU
  3216. /* Disable all PHY interrupts */
  3217. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_INT_MASK, 0);
  3218. #endif /* VCPU */
  3219. }
  3220. #endif /* YUKON */
  3221. } /* SkMacIrqDisable */
  3222. #ifdef SK_DIAG
  3223. /******************************************************************************
  3224. *
  3225. * SkXmSendCont() - Enable / Disable Send Continuous Mode
  3226. *
  3227. * Description: enable / disable Send Continuous Mode on XMAC
  3228. *
  3229. * Returns:
  3230. * nothing
  3231. */
  3232. void SkXmSendCont(
  3233. SK_AC *pAC, /* adapter context */
  3234. SK_IOC IoC, /* IO context */
  3235. int Port, /* Port Index (MAC_1 + n) */
  3236. SK_BOOL Enable) /* Enable / Disable */
  3237. {
  3238. SK_U32 MdReg;
  3239. XM_IN32(IoC, Port, XM_MODE, &MdReg);
  3240. if (Enable) {
  3241. MdReg |= XM_MD_TX_CONT;
  3242. }
  3243. else {
  3244. MdReg &= ~XM_MD_TX_CONT;
  3245. }
  3246. /* setup Mode Register */
  3247. XM_OUT32(IoC, Port, XM_MODE, MdReg);
  3248. } /* SkXmSendCont */
  3249. /******************************************************************************
  3250. *
  3251. * SkMacTimeStamp() - Enable / Disable Time Stamp
  3252. *
  3253. * Description: enable / disable Time Stamp generation for Rx packets
  3254. *
  3255. * Returns:
  3256. * nothing
  3257. */
  3258. void SkMacTimeStamp(
  3259. SK_AC *pAC, /* adapter context */
  3260. SK_IOC IoC, /* IO context */
  3261. int Port, /* Port Index (MAC_1 + n) */
  3262. SK_BOOL Enable) /* Enable / Disable */
  3263. {
  3264. SK_U32 MdReg;
  3265. SK_U8 TimeCtrl;
  3266. if (pAC->GIni.GIGenesis) {
  3267. XM_IN32(IoC, Port, XM_MODE, &MdReg);
  3268. if (Enable) {
  3269. MdReg |= XM_MD_ATS;
  3270. }
  3271. else {
  3272. MdReg &= ~XM_MD_ATS;
  3273. }
  3274. /* setup Mode Register */
  3275. XM_OUT32(IoC, Port, XM_MODE, MdReg);
  3276. }
  3277. else {
  3278. if (Enable) {
  3279. TimeCtrl = GMT_ST_START | GMT_ST_CLR_IRQ;
  3280. }
  3281. else {
  3282. TimeCtrl = GMT_ST_STOP | GMT_ST_CLR_IRQ;
  3283. }
  3284. /* Start/Stop Time Stamp Timer */
  3285. SK_OUT8(IoC, GMAC_TI_ST_CTRL, TimeCtrl);
  3286. }
  3287. } /* SkMacTimeStamp*/
  3288. #else /* !SK_DIAG */
  3289. #ifdef GENESIS
  3290. /******************************************************************************
  3291. *
  3292. * SkXmAutoNegLipaXmac() - Decides whether Link Partner could do auto-neg
  3293. *
  3294. * This function analyses the Interrupt status word. If any of the
  3295. * Auto-negotiating interrupt bits are set, the PLipaAutoNeg variable
  3296. * is set true.
  3297. */
  3298. void SkXmAutoNegLipaXmac(
  3299. SK_AC *pAC, /* adapter context */
  3300. SK_IOC IoC, /* IO context */
  3301. int Port, /* Port Index (MAC_1 + n) */
  3302. SK_U16 IStatus) /* Interrupt Status word to analyse */
  3303. {
  3304. SK_GEPORT *pPrt;
  3305. pPrt = &pAC->GIni.GP[Port];
  3306. if (pPrt->PLipaAutoNeg != SK_LIPA_AUTO &&
  3307. (IStatus & (XM_IS_LIPA_RC | XM_IS_RX_PAGE | XM_IS_AND)) != 0) {
  3308. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  3309. ("AutoNegLipa: AutoNeg detected on Port %d, IStatus=0x%04X\n",
  3310. Port, IStatus));
  3311. pPrt->PLipaAutoNeg = SK_LIPA_AUTO;
  3312. }
  3313. } /* SkXmAutoNegLipaXmac */
  3314. #endif /* GENESIS */
  3315. /******************************************************************************
  3316. *
  3317. * SkMacAutoNegLipaPhy() - Decides whether Link Partner could do auto-neg
  3318. *
  3319. * This function analyses the PHY status word.
  3320. * If any of the Auto-negotiating bits are set, the PLipaAutoNeg variable
  3321. * is set true.
  3322. */
  3323. void SkMacAutoNegLipaPhy(
  3324. SK_AC *pAC, /* adapter context */
  3325. SK_IOC IoC, /* IO context */
  3326. int Port, /* Port Index (MAC_1 + n) */
  3327. SK_U16 PhyStat) /* PHY Status word to analyse */
  3328. {
  3329. SK_GEPORT *pPrt;
  3330. pPrt = &pAC->GIni.GP[Port];
  3331. if (pPrt->PLipaAutoNeg != SK_LIPA_AUTO &&
  3332. (PhyStat & PHY_ST_AN_OVER) != 0) {
  3333. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  3334. ("AutoNegLipa: AutoNeg detected on Port %d, PhyStat=0x%04X\n",
  3335. Port, PhyStat));
  3336. pPrt->PLipaAutoNeg = SK_LIPA_AUTO;
  3337. }
  3338. } /* SkMacAutoNegLipaPhy */
  3339. #ifdef GENESIS
  3340. /******************************************************************************
  3341. *
  3342. * SkXmIrq() - Interrupt Service Routine
  3343. *
  3344. * Description: services an Interrupt Request of the XMAC
  3345. *
  3346. * Note:
  3347. * With an external PHY, some interrupt bits are not meaningfull any more:
  3348. * - LinkAsyncEvent (bit #14) XM_IS_LNK_AE
  3349. * - LinkPartnerReqConfig (bit #10) XM_IS_LIPA_RC
  3350. * - Page Received (bit #9) XM_IS_RX_PAGE
  3351. * - NextPageLoadedForXmt (bit #8) XM_IS_TX_PAGE
  3352. * - AutoNegDone (bit #7) XM_IS_AND
  3353. * Also probably not valid any more is the GP0 input bit:
  3354. * - GPRegisterBit0set XM_IS_INP_ASS
  3355. *
  3356. * Returns:
  3357. * nothing
  3358. */
  3359. void SkXmIrq(
  3360. SK_AC *pAC, /* adapter context */
  3361. SK_IOC IoC, /* IO context */
  3362. int Port) /* Port Index (MAC_1 + n) */
  3363. {
  3364. SK_GEPORT *pPrt;
  3365. SK_EVPARA Para;
  3366. SK_U16 IStatus; /* Interrupt status read from the XMAC */
  3367. SK_U16 IStatus2;
  3368. #ifdef SK_SLIM
  3369. SK_U64 OverflowStatus;
  3370. #endif
  3371. pPrt = &pAC->GIni.GP[Port];
  3372. XM_IN16(IoC, Port, XM_ISRC, &IStatus);
  3373. /* LinkPartner Auto-negable? */
  3374. if (pPrt->PhyType == SK_PHY_XMAC) {
  3375. SkXmAutoNegLipaXmac(pAC, IoC, Port, IStatus);
  3376. }
  3377. else {
  3378. /* mask bits that are not used with ext. PHY */
  3379. IStatus &= ~(XM_IS_LNK_AE | XM_IS_LIPA_RC |
  3380. XM_IS_RX_PAGE | XM_IS_TX_PAGE |
  3381. XM_IS_AND | XM_IS_INP_ASS);
  3382. }
  3383. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_IRQ,
  3384. ("XmacIrq Port %d Isr 0x%04X\n", Port, IStatus));
  3385. if (!pPrt->PHWLinkUp) {
  3386. /* Spurious XMAC interrupt */
  3387. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_IRQ,
  3388. ("SkXmIrq: spurious interrupt on Port %d\n", Port));
  3389. return;
  3390. }
  3391. if ((IStatus & XM_IS_INP_ASS) != 0) {
  3392. /* Reread ISR Register if link is not in sync */
  3393. XM_IN16(IoC, Port, XM_ISRC, &IStatus2);
  3394. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_IRQ,
  3395. ("SkXmIrq: Link async. Double check Port %d 0x%04X 0x%04X\n",
  3396. Port, IStatus, IStatus2));
  3397. IStatus &= ~XM_IS_INP_ASS;
  3398. IStatus |= IStatus2;
  3399. }
  3400. if ((IStatus & XM_IS_LNK_AE) != 0) {
  3401. /* not used, GP0 is used instead */
  3402. }
  3403. if ((IStatus & XM_IS_TX_ABORT) != 0) {
  3404. /* not used */
  3405. }
  3406. if ((IStatus & XM_IS_FRC_INT) != 0) {
  3407. /* not used, use ASIC IRQ instead if needed */
  3408. }
  3409. if ((IStatus & (XM_IS_INP_ASS | XM_IS_LIPA_RC | XM_IS_RX_PAGE)) != 0) {
  3410. SkHWLinkDown(pAC, IoC, Port);
  3411. /* Signal to RLMT */
  3412. Para.Para32[0] = (SK_U32)Port;
  3413. SkEventQueue(pAC, SKGE_RLMT, SK_RLMT_LINK_DOWN, Para);
  3414. /* Start workaround Errata #2 timer */
  3415. SkTimerStart(pAC, IoC, &pPrt->PWaTimer, SK_WA_INA_TIME,
  3416. SKGE_HWAC, SK_HWEV_WATIM, Para);
  3417. }
  3418. if ((IStatus & XM_IS_RX_PAGE) != 0) {
  3419. /* not used */
  3420. }
  3421. if ((IStatus & XM_IS_TX_PAGE) != 0) {
  3422. /* not used */
  3423. }
  3424. if ((IStatus & XM_IS_AND) != 0) {
  3425. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_IRQ,
  3426. ("SkXmIrq: AND on link that is up Port %d\n", Port));
  3427. }
  3428. if ((IStatus & XM_IS_TSC_OV) != 0) {
  3429. /* not used */
  3430. }
  3431. /* Combined Tx & Rx Counter Overflow SIRQ Event */
  3432. if ((IStatus & (XM_IS_RXC_OV | XM_IS_TXC_OV)) != 0) {
  3433. #ifdef SK_SLIM
  3434. SkXmOverflowStatus(pAC, IoC, Port, IStatus, &OverflowStatus);
  3435. #else
  3436. Para.Para32[0] = (SK_U32)Port;
  3437. Para.Para32[1] = (SK_U32)IStatus;
  3438. SkPnmiEvent(pAC, IoC, SK_PNMI_EVT_SIRQ_OVERFLOW, Para);
  3439. #endif /* SK_SLIM */
  3440. }
  3441. if ((IStatus & XM_IS_RXF_OV) != 0) {
  3442. /* normal situation -> no effect */
  3443. #ifdef DEBUG
  3444. pPrt->PRxOverCnt++;
  3445. #endif /* DEBUG */
  3446. }
  3447. if ((IStatus & XM_IS_TXF_UR) != 0) {
  3448. /* may NOT happen -> error log */
  3449. SK_ERR_LOG(pAC, SK_ERRCL_HW, SKERR_SIRQ_E020, SKERR_SIRQ_E020MSG);
  3450. }
  3451. if ((IStatus & XM_IS_TX_COMP) != 0) {
  3452. /* not served here */
  3453. }
  3454. if ((IStatus & XM_IS_RX_COMP) != 0) {
  3455. /* not served here */
  3456. }
  3457. } /* SkXmIrq */
  3458. #endif /* GENESIS */
  3459. #ifdef YUKON
  3460. /******************************************************************************
  3461. *
  3462. * SkGmIrq() - Interrupt Service Routine
  3463. *
  3464. * Description: services an Interrupt Request of the GMAC
  3465. *
  3466. * Note:
  3467. *
  3468. * Returns:
  3469. * nothing
  3470. */
  3471. void SkGmIrq(
  3472. SK_AC *pAC, /* adapter context */
  3473. SK_IOC IoC, /* IO context */
  3474. int Port) /* Port Index (MAC_1 + n) */
  3475. {
  3476. SK_GEPORT *pPrt;
  3477. SK_U8 IStatus; /* Interrupt status */
  3478. #ifdef SK_SLIM
  3479. SK_U64 OverflowStatus;
  3480. #else
  3481. SK_EVPARA Para;
  3482. #endif
  3483. pPrt = &pAC->GIni.GP[Port];
  3484. SK_IN8(IoC, GMAC_IRQ_SRC, &IStatus);
  3485. #ifdef XXX
  3486. /* LinkPartner Auto-negable? */
  3487. SkMacAutoNegLipaPhy(pAC, IoC, Port, IStatus);
  3488. #endif /* XXX */
  3489. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_IRQ,
  3490. ("GmacIrq Port %d Isr 0x%04X\n", Port, IStatus));
  3491. /* Combined Tx & Rx Counter Overflow SIRQ Event */
  3492. if (IStatus & (GM_IS_RX_CO_OV | GM_IS_TX_CO_OV)) {
  3493. /* these IRQs will be cleared by reading GMACs register */
  3494. #ifdef SK_SLIM
  3495. SkGmOverflowStatus(pAC, IoC, Port, IStatus, &OverflowStatus);
  3496. #else
  3497. Para.Para32[0] = (SK_U32)Port;
  3498. Para.Para32[1] = (SK_U32)IStatus;
  3499. SkPnmiEvent(pAC, IoC, SK_PNMI_EVT_SIRQ_OVERFLOW, Para);
  3500. #endif
  3501. }
  3502. if (IStatus & GM_IS_RX_FF_OR) {
  3503. /* clear GMAC Rx FIFO Overrun IRQ */
  3504. SK_OUT8(IoC, MR_ADDR(Port, RX_GMF_CTRL_T), (SK_U8)GMF_CLI_RX_FO);
  3505. #ifdef DEBUG
  3506. pPrt->PRxOverCnt++;
  3507. #endif /* DEBUG */
  3508. }
  3509. if (IStatus & GM_IS_TX_FF_UR) {
  3510. /* clear GMAC Tx FIFO Underrun IRQ */
  3511. SK_OUT8(IoC, MR_ADDR(Port, TX_GMF_CTRL_T), (SK_U8)GMF_CLI_TX_FU);
  3512. /* may NOT happen -> error log */
  3513. SK_ERR_LOG(pAC, SK_ERRCL_HW, SKERR_SIRQ_E020, SKERR_SIRQ_E020MSG);
  3514. }
  3515. if (IStatus & GM_IS_TX_COMPL) {
  3516. /* not served here */
  3517. }
  3518. if (IStatus & GM_IS_RX_COMPL) {
  3519. /* not served here */
  3520. }
  3521. } /* SkGmIrq */
  3522. #endif /* YUKON */
  3523. /******************************************************************************
  3524. *
  3525. * SkMacIrq() - Interrupt Service Routine for MAC
  3526. *
  3527. * Description: calls the Interrupt Service Routine dep. on board type
  3528. *
  3529. * Returns:
  3530. * nothing
  3531. */
  3532. void SkMacIrq(
  3533. SK_AC *pAC, /* adapter context */
  3534. SK_IOC IoC, /* IO context */
  3535. int Port) /* Port Index (MAC_1 + n) */
  3536. {
  3537. #ifdef GENESIS
  3538. if (pAC->GIni.GIGenesis) {
  3539. /* IRQ from XMAC */
  3540. SkXmIrq(pAC, IoC, Port);
  3541. }
  3542. #endif /* GENESIS */
  3543. #ifdef YUKON
  3544. if (pAC->GIni.GIYukon) {
  3545. /* IRQ from GMAC */
  3546. SkGmIrq(pAC, IoC, Port);
  3547. }
  3548. #endif /* YUKON */
  3549. } /* SkMacIrq */
  3550. #endif /* !SK_DIAG */
  3551. #ifdef GENESIS
  3552. /******************************************************************************
  3553. *
  3554. * SkXmUpdateStats() - Force the XMAC to output the current statistic
  3555. *
  3556. * Description:
  3557. * The XMAC holds its statistic internally. To obtain the current
  3558. * values a command must be sent so that the statistic data will
  3559. * be written to a predefined memory area on the adapter.
  3560. *
  3561. * Returns:
  3562. * 0: success
  3563. * 1: something went wrong
  3564. */
  3565. int SkXmUpdateStats(
  3566. SK_AC *pAC, /* adapter context */
  3567. SK_IOC IoC, /* IO context */
  3568. unsigned int Port) /* Port Index (MAC_1 + n) */
  3569. {
  3570. SK_GEPORT *pPrt;
  3571. SK_U16 StatReg;
  3572. int WaitIndex;
  3573. pPrt = &pAC->GIni.GP[Port];
  3574. WaitIndex = 0;
  3575. /* Send an update command to XMAC specified */
  3576. XM_OUT16(IoC, Port, XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  3577. /*
  3578. * It is an auto-clearing register. If the command bits
  3579. * went to zero again, the statistics are transferred.
  3580. * Normally the command should be executed immediately.
  3581. * But just to be sure we execute a loop.
  3582. */
  3583. do {
  3584. XM_IN16(IoC, Port, XM_STAT_CMD, &StatReg);
  3585. if (++WaitIndex > 10) {
  3586. SK_ERR_LOG(pAC, SK_ERRCL_HW, SKERR_HWI_E021, SKERR_HWI_E021MSG);
  3587. return(1);
  3588. }
  3589. } while ((StatReg & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) != 0);
  3590. return(0);
  3591. } /* SkXmUpdateStats */
  3592. /******************************************************************************
  3593. *
  3594. * SkXmMacStatistic() - Get XMAC counter value
  3595. *
  3596. * Description:
  3597. * Gets the 32bit counter value. Except for the octet counters
  3598. * the lower 32bit are counted in hardware and the upper 32bit
  3599. * must be counted in software by monitoring counter overflow interrupts.
  3600. *
  3601. * Returns:
  3602. * 0: success
  3603. * 1: something went wrong
  3604. */
  3605. int SkXmMacStatistic(
  3606. SK_AC *pAC, /* adapter context */
  3607. SK_IOC IoC, /* IO context */
  3608. unsigned int Port, /* Port Index (MAC_1 + n) */
  3609. SK_U16 StatAddr, /* MIB counter base address */
  3610. SK_U32 SK_FAR *pVal) /* ptr to return statistic value */
  3611. {
  3612. if ((StatAddr < XM_TXF_OK) || (StatAddr > XM_RXF_MAX_SZ)) {
  3613. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E022, SKERR_HWI_E022MSG);
  3614. return(1);
  3615. }
  3616. XM_IN32(IoC, Port, StatAddr, pVal);
  3617. return(0);
  3618. } /* SkXmMacStatistic */
  3619. /******************************************************************************
  3620. *
  3621. * SkXmResetCounter() - Clear MAC statistic counter
  3622. *
  3623. * Description:
  3624. * Force the XMAC to clear its statistic counter.
  3625. *
  3626. * Returns:
  3627. * 0: success
  3628. * 1: something went wrong
  3629. */
  3630. int SkXmResetCounter(
  3631. SK_AC *pAC, /* adapter context */
  3632. SK_IOC IoC, /* IO context */
  3633. unsigned int Port) /* Port Index (MAC_1 + n) */
  3634. {
  3635. XM_OUT16(IoC, Port, XM_STAT_CMD, XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  3636. /* Clear two times according to Errata #3 */
  3637. XM_OUT16(IoC, Port, XM_STAT_CMD, XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  3638. return(0);
  3639. } /* SkXmResetCounter */
  3640. /******************************************************************************
  3641. *
  3642. * SkXmOverflowStatus() - Gets the status of counter overflow interrupt
  3643. *
  3644. * Description:
  3645. * Checks the source causing an counter overflow interrupt. On success the
  3646. * resulting counter overflow status is written to <pStatus>, whereas the
  3647. * upper dword stores the XMAC ReceiveCounterEvent register and the lower
  3648. * dword the XMAC TransmitCounterEvent register.
  3649. *
  3650. * Note:
  3651. * For XMAC the interrupt source is a self-clearing register, so the source
  3652. * must be checked only once. SIRQ module does another check to be sure
  3653. * that no interrupt get lost during process time.
  3654. *
  3655. * Returns:
  3656. * 0: success
  3657. * 1: something went wrong
  3658. */
  3659. int SkXmOverflowStatus(
  3660. SK_AC *pAC, /* adapter context */
  3661. SK_IOC IoC, /* IO context */
  3662. unsigned int Port, /* Port Index (MAC_1 + n) */
  3663. SK_U16 IStatus, /* Interupt Status from MAC */
  3664. SK_U64 SK_FAR *pStatus) /* ptr for return overflow status value */
  3665. {
  3666. SK_U64 Status; /* Overflow status */
  3667. SK_U32 RegVal;
  3668. Status = 0;
  3669. if ((IStatus & XM_IS_RXC_OV) != 0) {
  3670. XM_IN32(IoC, Port, XM_RX_CNT_EV, &RegVal);
  3671. Status |= (SK_U64)RegVal << 32;
  3672. }
  3673. if ((IStatus & XM_IS_TXC_OV) != 0) {
  3674. XM_IN32(IoC, Port, XM_TX_CNT_EV, &RegVal);
  3675. Status |= (SK_U64)RegVal;
  3676. }
  3677. *pStatus = Status;
  3678. return(0);
  3679. } /* SkXmOverflowStatus */
  3680. #endif /* GENESIS */
  3681. #ifdef YUKON
  3682. /******************************************************************************
  3683. *
  3684. * SkGmUpdateStats() - Force the GMAC to output the current statistic
  3685. *
  3686. * Description:
  3687. * Empty function for GMAC. Statistic data is accessible in direct way.
  3688. *
  3689. * Returns:
  3690. * 0: success
  3691. * 1: something went wrong
  3692. */
  3693. int SkGmUpdateStats(
  3694. SK_AC *pAC, /* adapter context */
  3695. SK_IOC IoC, /* IO context */
  3696. unsigned int Port) /* Port Index (MAC_1 + n) */
  3697. {
  3698. return(0);
  3699. }
  3700. /******************************************************************************
  3701. *
  3702. * SkGmMacStatistic() - Get GMAC counter value
  3703. *
  3704. * Description:
  3705. * Gets the 32bit counter value. Except for the octet counters
  3706. * the lower 32bit are counted in hardware and the upper 32bit
  3707. * must be counted in software by monitoring counter overflow interrupts.
  3708. *
  3709. * Returns:
  3710. * 0: success
  3711. * 1: something went wrong
  3712. */
  3713. int SkGmMacStatistic(
  3714. SK_AC *pAC, /* adapter context */
  3715. SK_IOC IoC, /* IO context */
  3716. unsigned int Port, /* Port Index (MAC_1 + n) */
  3717. SK_U16 StatAddr, /* MIB counter base address */
  3718. SK_U32 SK_FAR *pVal) /* ptr to return statistic value */
  3719. {
  3720. if ((StatAddr < GM_RXF_UC_OK) || (StatAddr > GM_TXE_FIFO_UR)) {
  3721. SK_ERR_LOG(pAC, SK_ERRCL_SW, SKERR_HWI_E022, SKERR_HWI_E022MSG);
  3722. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  3723. ("SkGmMacStat: wrong MIB counter 0x%04X\n", StatAddr));
  3724. return(1);
  3725. }
  3726. GM_IN32(IoC, Port, StatAddr, pVal);
  3727. return(0);
  3728. } /* SkGmMacStatistic */
  3729. /******************************************************************************
  3730. *
  3731. * SkGmResetCounter() - Clear MAC statistic counter
  3732. *
  3733. * Description:
  3734. * Force GMAC to clear its statistic counter.
  3735. *
  3736. * Returns:
  3737. * 0: success
  3738. * 1: something went wrong
  3739. */
  3740. int SkGmResetCounter(
  3741. SK_AC *pAC, /* adapter context */
  3742. SK_IOC IoC, /* IO context */
  3743. unsigned int Port) /* Port Index (MAC_1 + n) */
  3744. {
  3745. SK_U16 Reg; /* Phy Address Register */
  3746. SK_U16 Word;
  3747. int i;
  3748. GM_IN16(IoC, Port, GM_PHY_ADDR, &Reg);
  3749. /* set MIB Clear Counter Mode */
  3750. GM_OUT16(IoC, Port, GM_PHY_ADDR, Reg | GM_PAR_MIB_CLR);
  3751. /* read all MIB Counters with Clear Mode set */
  3752. for (i = 0; i < GM_MIB_CNT_SIZE; i++) {
  3753. /* the reset is performed only when the lower 16 bits are read */
  3754. GM_IN16(IoC, Port, GM_MIB_CNT_BASE + 8*i, &Word);
  3755. }
  3756. /* clear MIB Clear Counter Mode */
  3757. GM_OUT16(IoC, Port, GM_PHY_ADDR, Reg);
  3758. return(0);
  3759. } /* SkGmResetCounter */
  3760. /******************************************************************************
  3761. *
  3762. * SkGmOverflowStatus() - Gets the status of counter overflow interrupt
  3763. *
  3764. * Description:
  3765. * Checks the source causing an counter overflow interrupt. On success the
  3766. * resulting counter overflow status is written to <pStatus>, whereas the
  3767. * the following bit coding is used:
  3768. * 63:56 - unused
  3769. * 55:48 - TxRx interrupt register bit7:0
  3770. * 32:47 - Rx interrupt register
  3771. * 31:24 - unused
  3772. * 23:16 - TxRx interrupt register bit15:8
  3773. * 15:0 - Tx interrupt register
  3774. *
  3775. * Returns:
  3776. * 0: success
  3777. * 1: something went wrong
  3778. */
  3779. int SkGmOverflowStatus(
  3780. SK_AC *pAC, /* adapter context */
  3781. SK_IOC IoC, /* IO context */
  3782. unsigned int Port, /* Port Index (MAC_1 + n) */
  3783. SK_U16 IStatus, /* Interupt Status from MAC */
  3784. SK_U64 SK_FAR *pStatus) /* ptr for return overflow status value */
  3785. {
  3786. SK_U64 Status; /* Overflow status */
  3787. SK_U16 RegVal;
  3788. Status = 0;
  3789. if ((IStatus & GM_IS_RX_CO_OV) != 0) {
  3790. /* this register is self-clearing after read */
  3791. GM_IN16(IoC, Port, GM_RX_IRQ_SRC, &RegVal);
  3792. Status |= (SK_U64)RegVal << 32;
  3793. }
  3794. if ((IStatus & GM_IS_TX_CO_OV) != 0) {
  3795. /* this register is self-clearing after read */
  3796. GM_IN16(IoC, Port, GM_TX_IRQ_SRC, &RegVal);
  3797. Status |= (SK_U64)RegVal;
  3798. }
  3799. /* this register is self-clearing after read */
  3800. GM_IN16(IoC, Port, GM_TR_IRQ_SRC, &RegVal);
  3801. /* Rx overflow interrupt register bits (LoByte)*/
  3802. Status |= (SK_U64)((SK_U8)RegVal) << 48;
  3803. /* Tx overflow interrupt register bits (HiByte)*/
  3804. Status |= (SK_U64)(RegVal >> 8) << 16;
  3805. *pStatus = Status;
  3806. return(0);
  3807. } /* SkGmOverflowStatus */
  3808. #ifndef SK_SLIM
  3809. /******************************************************************************
  3810. *
  3811. * SkGmCableDiagStatus() - Starts / Gets status of cable diagnostic test
  3812. *
  3813. * Description:
  3814. * starts the cable diagnostic test if 'StartTest' is true
  3815. * gets the results if 'StartTest' is true
  3816. *
  3817. * NOTE: this test is meaningful only when link is down
  3818. *
  3819. * Returns:
  3820. * 0: success
  3821. * 1: no YUKON copper
  3822. * 2: test in progress
  3823. */
  3824. int SkGmCableDiagStatus(
  3825. SK_AC *pAC, /* adapter context */
  3826. SK_IOC IoC, /* IO context */
  3827. int Port, /* Port Index (MAC_1 + n) */
  3828. SK_BOOL StartTest) /* flag for start / get result */
  3829. {
  3830. int i;
  3831. SK_U16 RegVal;
  3832. SK_GEPORT *pPrt;
  3833. pPrt = &pAC->GIni.GP[Port];
  3834. if (pPrt->PhyType != SK_PHY_MARV_COPPER) {
  3835. return(1);
  3836. }
  3837. if (StartTest) {
  3838. /* only start the cable test */
  3839. if ((pPrt->PhyId1 & PHY_I1_REV_MSK) < 4) {
  3840. /* apply TDR workaround from Marvell */
  3841. SkGmPhyWrite(pAC, IoC, Port, 29, 0x001e);
  3842. SkGmPhyWrite(pAC, IoC, Port, 30, 0xcc00);
  3843. SkGmPhyWrite(pAC, IoC, Port, 30, 0xc800);
  3844. SkGmPhyWrite(pAC, IoC, Port, 30, 0xc400);
  3845. SkGmPhyWrite(pAC, IoC, Port, 30, 0xc000);
  3846. SkGmPhyWrite(pAC, IoC, Port, 30, 0xc100);
  3847. }
  3848. /* set address to 0 for MDI[0] */
  3849. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_EXT_ADR, 0);
  3850. /* Read Cable Diagnostic Reg */
  3851. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CABLE_DIAG, &RegVal);
  3852. /* start Cable Diagnostic Test */
  3853. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_CABLE_DIAG,
  3854. (SK_U16)(RegVal | PHY_M_CABD_ENA_TEST));
  3855. return(0);
  3856. }
  3857. /* Read Cable Diagnostic Reg */
  3858. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CABLE_DIAG, &RegVal);
  3859. SK_DBG_MSG(pAC, SK_DBGMOD_HWM, SK_DBGCAT_CTRL,
  3860. ("PHY Cable Diag.=0x%04X\n", RegVal));
  3861. if ((RegVal & PHY_M_CABD_ENA_TEST) != 0) {
  3862. /* test is running */
  3863. return(2);
  3864. }
  3865. /* get the test results */
  3866. for (i = 0; i < 4; i++) {
  3867. /* set address to i for MDI[i] */
  3868. SkGmPhyWrite(pAC, IoC, Port, PHY_MARV_EXT_ADR, (SK_U16)i);
  3869. /* get Cable Diagnostic values */
  3870. SkGmPhyRead(pAC, IoC, Port, PHY_MARV_CABLE_DIAG, &RegVal);
  3871. pPrt->PMdiPairLen[i] = (SK_U8)(RegVal & PHY_M_CABD_DIST_MSK);
  3872. pPrt->PMdiPairSts[i] = (SK_U8)((RegVal & PHY_M_CABD_STAT_MSK) >> 13);
  3873. }
  3874. return(0);
  3875. } /* SkGmCableDiagStatus */
  3876. #endif /* !SK_SLIM */
  3877. #endif /* YUKON */
  3878. /* End of file */