s2io.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897
  1. /************************************************************************
  2. * s2io.h: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
  3. * Copyright(c) 2002-2005 Neterion Inc.
  4. * This software may be used and distributed according to the terms of
  5. * the GNU General Public License (GPL), incorporated herein by reference.
  6. * Drivers based on or derived from this code fall under the GPL and must
  7. * retain the authorship, copyright and license notice. This file is not
  8. * a complete program and may only be used when the entire operating
  9. * system is licensed under the GPL.
  10. * See the file COPYING in this distribution for more information.
  11. ************************************************************************/
  12. #ifndef _S2IO_H
  13. #define _S2IO_H
  14. #define TBD 0
  15. #define BIT(loc) (0x8000000000000000ULL >> (loc))
  16. #define vBIT(val, loc, sz) (((u64)val) << (64-loc-sz))
  17. #define INV(d) ((d&0xff)<<24) | (((d>>8)&0xff)<<16) | (((d>>16)&0xff)<<8)| ((d>>24)&0xff)
  18. #ifndef BOOL
  19. #define BOOL int
  20. #endif
  21. #ifndef TRUE
  22. #define TRUE 1
  23. #define FALSE 0
  24. #endif
  25. #undef SUCCESS
  26. #define SUCCESS 0
  27. #define FAILURE -1
  28. /* Maximum time to flicker LED when asked to identify NIC using ethtool */
  29. #define MAX_FLICKER_TIME 60000 /* 60 Secs */
  30. /* Maximum outstanding splits to be configured into xena. */
  31. typedef enum xena_max_outstanding_splits {
  32. XENA_ONE_SPLIT_TRANSACTION = 0,
  33. XENA_TWO_SPLIT_TRANSACTION = 1,
  34. XENA_THREE_SPLIT_TRANSACTION = 2,
  35. XENA_FOUR_SPLIT_TRANSACTION = 3,
  36. XENA_EIGHT_SPLIT_TRANSACTION = 4,
  37. XENA_TWELVE_SPLIT_TRANSACTION = 5,
  38. XENA_SIXTEEN_SPLIT_TRANSACTION = 6,
  39. XENA_THIRTYTWO_SPLIT_TRANSACTION = 7
  40. } xena_max_outstanding_splits;
  41. #define XENA_MAX_OUTSTANDING_SPLITS(n) (n << 4)
  42. /* OS concerned variables and constants */
  43. #define WATCH_DOG_TIMEOUT 15*HZ
  44. #define EFILL 0x1234
  45. #define ALIGN_SIZE 127
  46. #define PCIX_COMMAND_REGISTER 0x62
  47. /*
  48. * Debug related variables.
  49. */
  50. /* different debug levels. */
  51. #define ERR_DBG 0
  52. #define INIT_DBG 1
  53. #define INFO_DBG 2
  54. #define TX_DBG 3
  55. #define INTR_DBG 4
  56. /* Global variable that defines the present debug level of the driver. */
  57. int debug_level = ERR_DBG; /* Default level. */
  58. /* DEBUG message print. */
  59. #define DBG_PRINT(dbg_level, args...) if(!(debug_level<dbg_level)) printk(args)
  60. /* Protocol assist features of the NIC */
  61. #define L3_CKSUM_OK 0xFFFF
  62. #define L4_CKSUM_OK 0xFFFF
  63. #define S2IO_JUMBO_SIZE 9600
  64. /* Driver statistics maintained by driver */
  65. typedef struct {
  66. unsigned long long single_ecc_errs;
  67. unsigned long long double_ecc_errs;
  68. } swStat_t;
  69. /* The statistics block of Xena */
  70. typedef struct stat_block {
  71. /* Tx MAC statistics counters. */
  72. u32 tmac_data_octets;
  73. u32 tmac_frms;
  74. u64 tmac_drop_frms;
  75. u32 tmac_bcst_frms;
  76. u32 tmac_mcst_frms;
  77. u64 tmac_pause_ctrl_frms;
  78. u32 tmac_ucst_frms;
  79. u32 tmac_ttl_octets;
  80. u32 tmac_any_err_frms;
  81. u32 tmac_nucst_frms;
  82. u64 tmac_ttl_less_fb_octets;
  83. u64 tmac_vld_ip_octets;
  84. u32 tmac_drop_ip;
  85. u32 tmac_vld_ip;
  86. u32 tmac_rst_tcp;
  87. u32 tmac_icmp;
  88. u64 tmac_tcp;
  89. u32 reserved_0;
  90. u32 tmac_udp;
  91. /* Rx MAC Statistics counters. */
  92. u32 rmac_data_octets;
  93. u32 rmac_vld_frms;
  94. u64 rmac_fcs_err_frms;
  95. u64 rmac_drop_frms;
  96. u32 rmac_vld_bcst_frms;
  97. u32 rmac_vld_mcst_frms;
  98. u32 rmac_out_rng_len_err_frms;
  99. u32 rmac_in_rng_len_err_frms;
  100. u64 rmac_long_frms;
  101. u64 rmac_pause_ctrl_frms;
  102. u64 rmac_unsup_ctrl_frms;
  103. u32 rmac_accepted_ucst_frms;
  104. u32 rmac_ttl_octets;
  105. u32 rmac_discarded_frms;
  106. u32 rmac_accepted_nucst_frms;
  107. u32 reserved_1;
  108. u32 rmac_drop_events;
  109. u64 rmac_ttl_less_fb_octets;
  110. u64 rmac_ttl_frms;
  111. u64 reserved_2;
  112. u32 rmac_usized_frms;
  113. u32 reserved_3;
  114. u32 rmac_frag_frms;
  115. u32 rmac_osized_frms;
  116. u32 reserved_4;
  117. u32 rmac_jabber_frms;
  118. u64 rmac_ttl_64_frms;
  119. u64 rmac_ttl_65_127_frms;
  120. u64 reserved_5;
  121. u64 rmac_ttl_128_255_frms;
  122. u64 rmac_ttl_256_511_frms;
  123. u64 reserved_6;
  124. u64 rmac_ttl_512_1023_frms;
  125. u64 rmac_ttl_1024_1518_frms;
  126. u32 rmac_ip;
  127. u32 reserved_7;
  128. u64 rmac_ip_octets;
  129. u32 rmac_drop_ip;
  130. u32 rmac_hdr_err_ip;
  131. u32 reserved_8;
  132. u32 rmac_icmp;
  133. u64 rmac_tcp;
  134. u32 rmac_err_drp_udp;
  135. u32 rmac_udp;
  136. u64 rmac_xgmii_err_sym;
  137. u64 rmac_frms_q0;
  138. u64 rmac_frms_q1;
  139. u64 rmac_frms_q2;
  140. u64 rmac_frms_q3;
  141. u64 rmac_frms_q4;
  142. u64 rmac_frms_q5;
  143. u64 rmac_frms_q6;
  144. u64 rmac_frms_q7;
  145. u16 rmac_full_q3;
  146. u16 rmac_full_q2;
  147. u16 rmac_full_q1;
  148. u16 rmac_full_q0;
  149. u16 rmac_full_q7;
  150. u16 rmac_full_q6;
  151. u16 rmac_full_q5;
  152. u16 rmac_full_q4;
  153. u32 reserved_9;
  154. u32 rmac_pause_cnt;
  155. u64 rmac_xgmii_data_err_cnt;
  156. u64 rmac_xgmii_ctrl_err_cnt;
  157. u32 rmac_err_tcp;
  158. u32 rmac_accepted_ip;
  159. /* PCI/PCI-X Read transaction statistics. */
  160. u32 new_rd_req_cnt;
  161. u32 rd_req_cnt;
  162. u32 rd_rtry_cnt;
  163. u32 new_rd_req_rtry_cnt;
  164. /* PCI/PCI-X Write/Read transaction statistics. */
  165. u32 wr_req_cnt;
  166. u32 wr_rtry_rd_ack_cnt;
  167. u32 new_wr_req_rtry_cnt;
  168. u32 new_wr_req_cnt;
  169. u32 wr_disc_cnt;
  170. u32 wr_rtry_cnt;
  171. /* PCI/PCI-X Write / DMA Transaction statistics. */
  172. u32 txp_wr_cnt;
  173. u32 rd_rtry_wr_ack_cnt;
  174. u32 txd_wr_cnt;
  175. u32 txd_rd_cnt;
  176. u32 rxd_wr_cnt;
  177. u32 rxd_rd_cnt;
  178. u32 rxf_wr_cnt;
  179. u32 txf_rd_cnt;
  180. /* Tx MAC statistics overflow counters. */
  181. u32 tmac_data_octets_oflow;
  182. u32 tmac_frms_oflow;
  183. u32 tmac_bcst_frms_oflow;
  184. u32 tmac_mcst_frms_oflow;
  185. u32 tmac_ucst_frms_oflow;
  186. u32 tmac_ttl_octets_oflow;
  187. u32 tmac_any_err_frms_oflow;
  188. u32 tmac_nucst_frms_oflow;
  189. u64 tmac_vlan_frms;
  190. u32 tmac_drop_ip_oflow;
  191. u32 tmac_vld_ip_oflow;
  192. u32 tmac_rst_tcp_oflow;
  193. u32 tmac_icmp_oflow;
  194. u32 tpa_unknown_protocol;
  195. u32 tmac_udp_oflow;
  196. u32 reserved_10;
  197. u32 tpa_parse_failure;
  198. /* Rx MAC Statistics overflow counters. */
  199. u32 rmac_data_octets_oflow;
  200. u32 rmac_vld_frms_oflow;
  201. u32 rmac_vld_bcst_frms_oflow;
  202. u32 rmac_vld_mcst_frms_oflow;
  203. u32 rmac_accepted_ucst_frms_oflow;
  204. u32 rmac_ttl_octets_oflow;
  205. u32 rmac_discarded_frms_oflow;
  206. u32 rmac_accepted_nucst_frms_oflow;
  207. u32 rmac_usized_frms_oflow;
  208. u32 rmac_drop_events_oflow;
  209. u32 rmac_frag_frms_oflow;
  210. u32 rmac_osized_frms_oflow;
  211. u32 rmac_ip_oflow;
  212. u32 rmac_jabber_frms_oflow;
  213. u32 rmac_icmp_oflow;
  214. u32 rmac_drop_ip_oflow;
  215. u32 rmac_err_drp_udp_oflow;
  216. u32 rmac_udp_oflow;
  217. u32 reserved_11;
  218. u32 rmac_pause_cnt_oflow;
  219. u64 rmac_ttl_1519_4095_frms;
  220. u64 rmac_ttl_4096_8191_frms;
  221. u64 rmac_ttl_8192_max_frms;
  222. u64 rmac_ttl_gt_max_frms;
  223. u64 rmac_osized_alt_frms;
  224. u64 rmac_jabber_alt_frms;
  225. u64 rmac_gt_max_alt_frms;
  226. u64 rmac_vlan_frms;
  227. u32 rmac_len_discard;
  228. u32 rmac_fcs_discard;
  229. u32 rmac_pf_discard;
  230. u32 rmac_da_discard;
  231. u32 rmac_red_discard;
  232. u32 rmac_rts_discard;
  233. u32 reserved_12;
  234. u32 rmac_ingm_full_discard;
  235. u32 reserved_13;
  236. u32 rmac_accepted_ip_oflow;
  237. u32 reserved_14;
  238. u32 link_fault_cnt;
  239. swStat_t sw_stat;
  240. } StatInfo_t;
  241. /*
  242. * Structures representing different init time configuration
  243. * parameters of the NIC.
  244. */
  245. #define MAX_TX_FIFOS 8
  246. #define MAX_RX_RINGS 8
  247. /* FIFO mappings for all possible number of fifos configured */
  248. int fifo_map[][MAX_TX_FIFOS] = {
  249. {0, 0, 0, 0, 0, 0, 0, 0},
  250. {0, 0, 0, 0, 1, 1, 1, 1},
  251. {0, 0, 0, 1, 1, 1, 2, 2},
  252. {0, 0, 1, 1, 2, 2, 3, 3},
  253. {0, 0, 1, 1, 2, 2, 3, 4},
  254. {0, 0, 1, 1, 2, 3, 4, 5},
  255. {0, 0, 1, 2, 3, 4, 5, 6},
  256. {0, 1, 2, 3, 4, 5, 6, 7},
  257. };
  258. /* Maintains Per FIFO related information. */
  259. typedef struct tx_fifo_config {
  260. #define MAX_AVAILABLE_TXDS 8192
  261. u32 fifo_len; /* specifies len of FIFO upto 8192, ie no of TxDLs */
  262. /* Priority definition */
  263. #define TX_FIFO_PRI_0 0 /*Highest */
  264. #define TX_FIFO_PRI_1 1
  265. #define TX_FIFO_PRI_2 2
  266. #define TX_FIFO_PRI_3 3
  267. #define TX_FIFO_PRI_4 4
  268. #define TX_FIFO_PRI_5 5
  269. #define TX_FIFO_PRI_6 6
  270. #define TX_FIFO_PRI_7 7 /*lowest */
  271. u8 fifo_priority; /* specifies pointer level for FIFO */
  272. /* user should not set twos fifos with same pri */
  273. u8 f_no_snoop;
  274. #define NO_SNOOP_TXD 0x01
  275. #define NO_SNOOP_TXD_BUFFER 0x02
  276. } tx_fifo_config_t;
  277. /* Maintains per Ring related information */
  278. typedef struct rx_ring_config {
  279. u32 num_rxd; /*No of RxDs per Rx Ring */
  280. #define RX_RING_PRI_0 0 /* highest */
  281. #define RX_RING_PRI_1 1
  282. #define RX_RING_PRI_2 2
  283. #define RX_RING_PRI_3 3
  284. #define RX_RING_PRI_4 4
  285. #define RX_RING_PRI_5 5
  286. #define RX_RING_PRI_6 6
  287. #define RX_RING_PRI_7 7 /* lowest */
  288. u8 ring_priority; /*Specifies service priority of ring */
  289. /* OSM should not set any two rings with same priority */
  290. u8 ring_org; /*Organization of ring */
  291. #define RING_ORG_BUFF1 0x01
  292. #define RX_RING_ORG_BUFF3 0x03
  293. #define RX_RING_ORG_BUFF5 0x05
  294. u8 f_no_snoop;
  295. #define NO_SNOOP_RXD 0x01
  296. #define NO_SNOOP_RXD_BUFFER 0x02
  297. } rx_ring_config_t;
  298. /* This structure provides contains values of the tunable parameters
  299. * of the H/W
  300. */
  301. struct config_param {
  302. /* Tx Side */
  303. u32 tx_fifo_num; /*Number of Tx FIFOs */
  304. u8 fifo_mapping[MAX_TX_FIFOS];
  305. tx_fifo_config_t tx_cfg[MAX_TX_FIFOS]; /*Per-Tx FIFO config */
  306. u32 max_txds; /*Max no. of Tx buffer descriptor per TxDL */
  307. u64 tx_intr_type;
  308. /* Specifies if Tx Intr is UTILZ or PER_LIST type. */
  309. /* Rx Side */
  310. u32 rx_ring_num; /*Number of receive rings */
  311. #define MAX_RX_BLOCKS_PER_RING 150
  312. rx_ring_config_t rx_cfg[MAX_RX_RINGS]; /*Per-Rx Ring config */
  313. u8 bimodal; /*Flag for setting bimodal interrupts*/
  314. #define HEADER_ETHERNET_II_802_3_SIZE 14
  315. #define HEADER_802_2_SIZE 3
  316. #define HEADER_SNAP_SIZE 5
  317. #define HEADER_VLAN_SIZE 4
  318. #define MIN_MTU 46
  319. #define MAX_PYLD 1500
  320. #define MAX_MTU (MAX_PYLD+18)
  321. #define MAX_MTU_VLAN (MAX_PYLD+22)
  322. #define MAX_PYLD_JUMBO 9600
  323. #define MAX_MTU_JUMBO (MAX_PYLD_JUMBO+18)
  324. #define MAX_MTU_JUMBO_VLAN (MAX_PYLD_JUMBO+22)
  325. u16 bus_speed;
  326. };
  327. /* Structure representing MAC Addrs */
  328. typedef struct mac_addr {
  329. u8 mac_addr[ETH_ALEN];
  330. } macaddr_t;
  331. /* Structure that represent every FIFO element in the BAR1
  332. * Address location.
  333. */
  334. typedef struct _TxFIFO_element {
  335. u64 TxDL_Pointer;
  336. u64 List_Control;
  337. #define TX_FIFO_LAST_TXD_NUM( val) vBIT(val,0,8)
  338. #define TX_FIFO_FIRST_LIST BIT(14)
  339. #define TX_FIFO_LAST_LIST BIT(15)
  340. #define TX_FIFO_FIRSTNLAST_LIST vBIT(3,14,2)
  341. #define TX_FIFO_SPECIAL_FUNC BIT(23)
  342. #define TX_FIFO_DS_NO_SNOOP BIT(31)
  343. #define TX_FIFO_BUFF_NO_SNOOP BIT(30)
  344. } TxFIFO_element_t;
  345. /* Tx descriptor structure */
  346. typedef struct _TxD {
  347. u64 Control_1;
  348. /* bit mask */
  349. #define TXD_LIST_OWN_XENA BIT(7)
  350. #define TXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
  351. #define TXD_T_CODE_OK(val) (|(val & TXD_T_CODE))
  352. #define GET_TXD_T_CODE(val) ((val & TXD_T_CODE)<<12)
  353. #define TXD_GATHER_CODE (BIT(22) | BIT(23))
  354. #define TXD_GATHER_CODE_FIRST BIT(22)
  355. #define TXD_GATHER_CODE_LAST BIT(23)
  356. #define TXD_TCP_LSO_EN BIT(30)
  357. #define TXD_UDP_COF_EN BIT(31)
  358. #define TXD_TCP_LSO_MSS(val) vBIT(val,34,14)
  359. #define TXD_BUFFER0_SIZE(val) vBIT(val,48,16)
  360. u64 Control_2;
  361. #define TXD_TX_CKO_CONTROL (BIT(5)|BIT(6)|BIT(7))
  362. #define TXD_TX_CKO_IPV4_EN BIT(5)
  363. #define TXD_TX_CKO_TCP_EN BIT(6)
  364. #define TXD_TX_CKO_UDP_EN BIT(7)
  365. #define TXD_VLAN_ENABLE BIT(15)
  366. #define TXD_VLAN_TAG(val) vBIT(val,16,16)
  367. #define TXD_INT_NUMBER(val) vBIT(val,34,6)
  368. #define TXD_INT_TYPE_PER_LIST BIT(47)
  369. #define TXD_INT_TYPE_UTILZ BIT(46)
  370. #define TXD_SET_MARKER vBIT(0x6,0,4)
  371. u64 Buffer_Pointer;
  372. u64 Host_Control; /* reserved for host */
  373. } TxD_t;
  374. /* Structure to hold the phy and virt addr of every TxDL. */
  375. typedef struct list_info_hold {
  376. dma_addr_t list_phy_addr;
  377. void *list_virt_addr;
  378. } list_info_hold_t;
  379. /* Rx descriptor structure */
  380. typedef struct _RxD_t {
  381. u64 Host_Control; /* reserved for host */
  382. u64 Control_1;
  383. #define RXD_OWN_XENA BIT(7)
  384. #define RXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
  385. #define RXD_FRAME_PROTO vBIT(0xFFFF,24,8)
  386. #define RXD_FRAME_PROTO_IPV4 BIT(27)
  387. #define RXD_FRAME_PROTO_IPV6 BIT(28)
  388. #define RXD_FRAME_IP_FRAG BIT(29)
  389. #define RXD_FRAME_PROTO_TCP BIT(30)
  390. #define RXD_FRAME_PROTO_UDP BIT(31)
  391. #define TCP_OR_UDP_FRAME (RXD_FRAME_PROTO_TCP | RXD_FRAME_PROTO_UDP)
  392. #define RXD_GET_L3_CKSUM(val) ((u16)(val>> 16) & 0xFFFF)
  393. #define RXD_GET_L4_CKSUM(val) ((u16)(val) & 0xFFFF)
  394. u64 Control_2;
  395. #define THE_RXD_MARK 0x3
  396. #define SET_RXD_MARKER vBIT(THE_RXD_MARK, 0, 2)
  397. #define GET_RXD_MARKER(ctrl) ((ctrl & SET_RXD_MARKER) >> 62)
  398. #ifndef CONFIG_2BUFF_MODE
  399. #define MASK_BUFFER0_SIZE vBIT(0x3FFF,2,14)
  400. #define SET_BUFFER0_SIZE(val) vBIT(val,2,14)
  401. #else
  402. #define MASK_BUFFER0_SIZE vBIT(0xFF,2,14)
  403. #define MASK_BUFFER1_SIZE vBIT(0xFFFF,16,16)
  404. #define MASK_BUFFER2_SIZE vBIT(0xFFFF,32,16)
  405. #define SET_BUFFER0_SIZE(val) vBIT(val,8,8)
  406. #define SET_BUFFER1_SIZE(val) vBIT(val,16,16)
  407. #define SET_BUFFER2_SIZE(val) vBIT(val,32,16)
  408. #endif
  409. #define MASK_VLAN_TAG vBIT(0xFFFF,48,16)
  410. #define SET_VLAN_TAG(val) vBIT(val,48,16)
  411. #define SET_NUM_TAG(val) vBIT(val,16,32)
  412. #ifndef CONFIG_2BUFF_MODE
  413. #define RXD_GET_BUFFER0_SIZE(Control_2) (u64)((Control_2 & vBIT(0x3FFF,2,14)))
  414. #else
  415. #define RXD_GET_BUFFER0_SIZE(Control_2) (u8)((Control_2 & MASK_BUFFER0_SIZE) \
  416. >> 48)
  417. #define RXD_GET_BUFFER1_SIZE(Control_2) (u16)((Control_2 & MASK_BUFFER1_SIZE) \
  418. >> 32)
  419. #define RXD_GET_BUFFER2_SIZE(Control_2) (u16)((Control_2 & MASK_BUFFER2_SIZE) \
  420. >> 16)
  421. #define BUF0_LEN 40
  422. #define BUF1_LEN 1
  423. #endif
  424. u64 Buffer0_ptr;
  425. #ifdef CONFIG_2BUFF_MODE
  426. u64 Buffer1_ptr;
  427. u64 Buffer2_ptr;
  428. #endif
  429. } RxD_t;
  430. /* Structure that represents the Rx descriptor block which contains
  431. * 128 Rx descriptors.
  432. */
  433. #ifndef CONFIG_2BUFF_MODE
  434. typedef struct _RxD_block {
  435. #define MAX_RXDS_PER_BLOCK 127
  436. RxD_t rxd[MAX_RXDS_PER_BLOCK];
  437. u64 reserved_0;
  438. #define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
  439. u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last
  440. * Rxd in this blk */
  441. u64 reserved_2_pNext_RxD_block; /* Logical ptr to next */
  442. u64 pNext_RxD_Blk_physical; /* Buff0_ptr.In a 32 bit arch
  443. * the upper 32 bits should
  444. * be 0 */
  445. } RxD_block_t;
  446. #else
  447. typedef struct _RxD_block {
  448. #define MAX_RXDS_PER_BLOCK 85
  449. RxD_t rxd[MAX_RXDS_PER_BLOCK];
  450. #define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
  451. u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last Rxd
  452. * in this blk */
  453. u64 pNext_RxD_Blk_physical; /* Phy ponter to next blk. */
  454. } RxD_block_t;
  455. #define SIZE_OF_BLOCK 4096
  456. /* Structure to hold virtual addresses of Buf0 and Buf1 in
  457. * 2buf mode. */
  458. typedef struct bufAdd {
  459. void *ba_0_org;
  460. void *ba_1_org;
  461. void *ba_0;
  462. void *ba_1;
  463. } buffAdd_t;
  464. #endif
  465. /* Structure which stores all the MAC control parameters */
  466. /* This structure stores the offset of the RxD in the ring
  467. * from which the Rx Interrupt processor can start picking
  468. * up the RxDs for processing.
  469. */
  470. typedef struct _rx_curr_get_info_t {
  471. u32 block_index;
  472. u32 offset;
  473. u32 ring_len;
  474. } rx_curr_get_info_t;
  475. typedef rx_curr_get_info_t rx_curr_put_info_t;
  476. /* This structure stores the offset of the TxDl in the FIFO
  477. * from which the Tx Interrupt processor can start picking
  478. * up the TxDLs for send complete interrupt processing.
  479. */
  480. typedef struct {
  481. u32 offset;
  482. u32 fifo_len;
  483. } tx_curr_get_info_t;
  484. typedef tx_curr_get_info_t tx_curr_put_info_t;
  485. /* Structure that holds the Phy and virt addresses of the Blocks */
  486. typedef struct rx_block_info {
  487. RxD_t *block_virt_addr;
  488. dma_addr_t block_dma_addr;
  489. } rx_block_info_t;
  490. /* pre declaration of the nic structure */
  491. typedef struct s2io_nic nic_t;
  492. /* Ring specific structure */
  493. typedef struct ring_info {
  494. /* The ring number */
  495. int ring_no;
  496. /*
  497. * Place holders for the virtual and physical addresses of
  498. * all the Rx Blocks
  499. */
  500. rx_block_info_t rx_blocks[MAX_RX_BLOCKS_PER_RING];
  501. int block_count;
  502. int pkt_cnt;
  503. /*
  504. * Put pointer info which indictes which RxD has to be replenished
  505. * with a new buffer.
  506. */
  507. rx_curr_put_info_t rx_curr_put_info;
  508. /*
  509. * Get pointer info which indictes which is the last RxD that was
  510. * processed by the driver.
  511. */
  512. rx_curr_get_info_t rx_curr_get_info;
  513. #ifndef CONFIG_S2IO_NAPI
  514. /* Index to the absolute position of the put pointer of Rx ring */
  515. int put_pos;
  516. #endif
  517. #ifdef CONFIG_2BUFF_MODE
  518. /* Buffer Address store. */
  519. buffAdd_t **ba;
  520. #endif
  521. nic_t *nic;
  522. } ring_info_t;
  523. /* Fifo specific structure */
  524. typedef struct fifo_info {
  525. /* FIFO number */
  526. int fifo_no;
  527. /* Maximum TxDs per TxDL */
  528. int max_txds;
  529. /* Place holder of all the TX List's Phy and Virt addresses. */
  530. list_info_hold_t *list_info;
  531. /*
  532. * Current offset within the tx FIFO where driver would write
  533. * new Tx frame
  534. */
  535. tx_curr_put_info_t tx_curr_put_info;
  536. /*
  537. * Current offset within tx FIFO from where the driver would start freeing
  538. * the buffers
  539. */
  540. tx_curr_get_info_t tx_curr_get_info;
  541. nic_t *nic;
  542. }fifo_info_t;
  543. /* Infomation related to the Tx and Rx FIFOs and Rings of Xena
  544. * is maintained in this structure.
  545. */
  546. typedef struct mac_info {
  547. /* tx side stuff */
  548. /* logical pointer of start of each Tx FIFO */
  549. TxFIFO_element_t __iomem *tx_FIFO_start[MAX_TX_FIFOS];
  550. /* Fifo specific structure */
  551. fifo_info_t fifos[MAX_TX_FIFOS];
  552. /* Save virtual address of TxD page with zero DMA addr(if any) */
  553. void *zerodma_virt_addr;
  554. /* rx side stuff */
  555. /* Ring specific structure */
  556. ring_info_t rings[MAX_RX_RINGS];
  557. u16 rmac_pause_time;
  558. u16 mc_pause_threshold_q0q3;
  559. u16 mc_pause_threshold_q4q7;
  560. void *stats_mem; /* orignal pointer to allocated mem */
  561. dma_addr_t stats_mem_phy; /* Physical address of the stat block */
  562. u32 stats_mem_sz;
  563. StatInfo_t *stats_info; /* Logical address of the stat block */
  564. } mac_info_t;
  565. /* structure representing the user defined MAC addresses */
  566. typedef struct {
  567. char addr[ETH_ALEN];
  568. int usage_cnt;
  569. } usr_addr_t;
  570. /* Default Tunable parameters of the NIC. */
  571. #define DEFAULT_FIFO_LEN 4096
  572. #define SMALL_RXD_CNT 30 * (MAX_RXDS_PER_BLOCK+1)
  573. #define LARGE_RXD_CNT 100 * (MAX_RXDS_PER_BLOCK+1)
  574. #define SMALL_BLK_CNT 30
  575. #define LARGE_BLK_CNT 100
  576. /* Structure representing one instance of the NIC */
  577. struct s2io_nic {
  578. #ifdef CONFIG_S2IO_NAPI
  579. /*
  580. * Count of packets to be processed in a given iteration, it will be indicated
  581. * by the quota field of the device structure when NAPI is enabled.
  582. */
  583. int pkts_to_process;
  584. #endif
  585. struct net_device *dev;
  586. mac_info_t mac_control;
  587. struct config_param config;
  588. struct pci_dev *pdev;
  589. void __iomem *bar0;
  590. void __iomem *bar1;
  591. #define MAX_MAC_SUPPORTED 16
  592. #define MAX_SUPPORTED_MULTICASTS MAX_MAC_SUPPORTED
  593. macaddr_t def_mac_addr[MAX_MAC_SUPPORTED];
  594. macaddr_t pre_mac_addr[MAX_MAC_SUPPORTED];
  595. struct net_device_stats stats;
  596. int high_dma_flag;
  597. int device_close_flag;
  598. int device_enabled_once;
  599. char name[50];
  600. struct tasklet_struct task;
  601. volatile unsigned long tasklet_status;
  602. /* Timer that handles I/O errors/exceptions */
  603. struct timer_list alarm_timer;
  604. /* Space to back up the PCI config space */
  605. u32 config_space[256 / sizeof(u32)];
  606. atomic_t rx_bufs_left[MAX_RX_RINGS];
  607. spinlock_t tx_lock;
  608. #ifndef CONFIG_S2IO_NAPI
  609. spinlock_t put_lock;
  610. #endif
  611. #define PROMISC 1
  612. #define ALL_MULTI 2
  613. #define MAX_ADDRS_SUPPORTED 64
  614. u16 usr_addr_count;
  615. u16 mc_addr_count;
  616. usr_addr_t usr_addrs[MAX_ADDRS_SUPPORTED];
  617. u16 m_cast_flg;
  618. u16 all_multi_pos;
  619. u16 promisc_flg;
  620. u16 tx_pkt_count;
  621. u16 rx_pkt_count;
  622. u16 tx_err_count;
  623. u16 rx_err_count;
  624. /* Id timer, used to blink NIC to physically identify NIC. */
  625. struct timer_list id_timer;
  626. /* Restart timer, used to restart NIC if the device is stuck and
  627. * a schedule task that will set the correct Link state once the
  628. * NIC's PHY has stabilized after a state change.
  629. */
  630. #ifdef INIT_TQUEUE
  631. struct tq_struct rst_timer_task;
  632. struct tq_struct set_link_task;
  633. #else
  634. struct work_struct rst_timer_task;
  635. struct work_struct set_link_task;
  636. #endif
  637. /* Flag that can be used to turn on or turn off the Rx checksum
  638. * offload feature.
  639. */
  640. int rx_csum;
  641. /* after blink, the adapter must be restored with original
  642. * values.
  643. */
  644. u64 adapt_ctrl_org;
  645. /* Last known link state. */
  646. u16 last_link_state;
  647. #define LINK_DOWN 1
  648. #define LINK_UP 2
  649. int task_flag;
  650. #define CARD_DOWN 1
  651. #define CARD_UP 2
  652. atomic_t card_state;
  653. volatile unsigned long link_state;
  654. struct vlan_group *vlgrp;
  655. #define XFRAME_I_DEVICE 1
  656. #define XFRAME_II_DEVICE 2
  657. u8 device_type;
  658. spinlock_t rx_lock;
  659. atomic_t isr_cnt;
  660. };
  661. #define RESET_ERROR 1;
  662. #define CMD_ERROR 2;
  663. /* OS related system calls */
  664. #ifndef readq
  665. static inline u64 readq(void __iomem *addr)
  666. {
  667. u64 ret = 0;
  668. ret = readl(addr + 4);
  669. ret <<= 32;
  670. ret |= readl(addr);
  671. return ret;
  672. }
  673. #endif
  674. #ifndef writeq
  675. static inline void writeq(u64 val, void __iomem *addr)
  676. {
  677. writel((u32) (val), addr);
  678. writel((u32) (val >> 32), (addr + 4));
  679. }
  680. /* In 32 bit modes, some registers have to be written in a
  681. * particular order to expect correct hardware operation. The
  682. * macro SPECIAL_REG_WRITE is used to perform such ordered
  683. * writes. Defines UF (Upper First) and LF (Lower First) will
  684. * be used to specify the required write order.
  685. */
  686. #define UF 1
  687. #define LF 2
  688. static inline void SPECIAL_REG_WRITE(u64 val, void __iomem *addr, int order)
  689. {
  690. if (order == LF) {
  691. writel((u32) (val), addr);
  692. writel((u32) (val >> 32), (addr + 4));
  693. } else {
  694. writel((u32) (val >> 32), (addr + 4));
  695. writel((u32) (val), addr);
  696. }
  697. }
  698. #else
  699. #define SPECIAL_REG_WRITE(val, addr, dummy) writeq(val, addr)
  700. #endif
  701. /* Interrupt related values of Xena */
  702. #define ENABLE_INTRS 1
  703. #define DISABLE_INTRS 2
  704. /* Highest level interrupt blocks */
  705. #define TX_PIC_INTR (0x0001<<0)
  706. #define TX_DMA_INTR (0x0001<<1)
  707. #define TX_MAC_INTR (0x0001<<2)
  708. #define TX_XGXS_INTR (0x0001<<3)
  709. #define TX_TRAFFIC_INTR (0x0001<<4)
  710. #define RX_PIC_INTR (0x0001<<5)
  711. #define RX_DMA_INTR (0x0001<<6)
  712. #define RX_MAC_INTR (0x0001<<7)
  713. #define RX_XGXS_INTR (0x0001<<8)
  714. #define RX_TRAFFIC_INTR (0x0001<<9)
  715. #define MC_INTR (0x0001<<10)
  716. #define ENA_ALL_INTRS ( TX_PIC_INTR | \
  717. TX_DMA_INTR | \
  718. TX_MAC_INTR | \
  719. TX_XGXS_INTR | \
  720. TX_TRAFFIC_INTR | \
  721. RX_PIC_INTR | \
  722. RX_DMA_INTR | \
  723. RX_MAC_INTR | \
  724. RX_XGXS_INTR | \
  725. RX_TRAFFIC_INTR | \
  726. MC_INTR )
  727. /* Interrupt masks for the general interrupt mask register */
  728. #define DISABLE_ALL_INTRS 0xFFFFFFFFFFFFFFFFULL
  729. #define TXPIC_INT_M BIT(0)
  730. #define TXDMA_INT_M BIT(1)
  731. #define TXMAC_INT_M BIT(2)
  732. #define TXXGXS_INT_M BIT(3)
  733. #define TXTRAFFIC_INT_M BIT(8)
  734. #define PIC_RX_INT_M BIT(32)
  735. #define RXDMA_INT_M BIT(33)
  736. #define RXMAC_INT_M BIT(34)
  737. #define MC_INT_M BIT(35)
  738. #define RXXGXS_INT_M BIT(36)
  739. #define RXTRAFFIC_INT_M BIT(40)
  740. /* PIC level Interrupts TODO*/
  741. /* DMA level Inressupts */
  742. #define TXDMA_PFC_INT_M BIT(0)
  743. #define TXDMA_PCC_INT_M BIT(2)
  744. /* PFC block interrupts */
  745. #define PFC_MISC_ERR_1 BIT(0) /* Interrupt to indicate FIFO full */
  746. /* PCC block interrupts. */
  747. #define PCC_FB_ECC_ERR vBIT(0xff, 16, 8) /* Interrupt to indicate
  748. PCC_FB_ECC Error. */
  749. #define RXD_GET_VLAN_TAG(Control_2) (u16)(Control_2 & MASK_VLAN_TAG)
  750. /*
  751. * Prototype declaration.
  752. */
  753. static int __devinit s2io_init_nic(struct pci_dev *pdev,
  754. const struct pci_device_id *pre);
  755. static void __devexit s2io_rem_nic(struct pci_dev *pdev);
  756. static int init_shared_mem(struct s2io_nic *sp);
  757. static void free_shared_mem(struct s2io_nic *sp);
  758. static int init_nic(struct s2io_nic *nic);
  759. static void rx_intr_handler(ring_info_t *ring_data);
  760. static void tx_intr_handler(fifo_info_t *fifo_data);
  761. static void alarm_intr_handler(struct s2io_nic *sp);
  762. static int s2io_starter(void);
  763. void s2io_closer(void);
  764. static void s2io_tx_watchdog(struct net_device *dev);
  765. static void s2io_tasklet(unsigned long dev_addr);
  766. static void s2io_set_multicast(struct net_device *dev);
  767. static int rx_osm_handler(ring_info_t *ring_data, RxD_t * rxdp);
  768. void s2io_link(nic_t * sp, int link);
  769. void s2io_reset(nic_t * sp);
  770. #if defined(CONFIG_S2IO_NAPI)
  771. static int s2io_poll(struct net_device *dev, int *budget);
  772. #endif
  773. static void s2io_init_pci(nic_t * sp);
  774. int s2io_set_mac_addr(struct net_device *dev, u8 * addr);
  775. static void s2io_alarm_handle(unsigned long data);
  776. static irqreturn_t s2io_isr(int irq, void *dev_id, struct pt_regs *regs);
  777. static int verify_xena_quiescence(nic_t *sp, u64 val64, int flag);
  778. static struct ethtool_ops netdev_ethtool_ops;
  779. static void s2io_set_link(unsigned long data);
  780. int s2io_set_swapper(nic_t * sp);
  781. static void s2io_card_down(nic_t *nic);
  782. static int s2io_card_up(nic_t *nic);
  783. int get_xena_rev_id(struct pci_dev *pdev);
  784. #endif /* _S2IO_H */