qsemi.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. /*
  2. * drivers/net/phy/qsemi.c
  3. *
  4. * Driver for Quality Semiconductor PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. */
  16. #include <linux/config.h>
  17. #include <linux/kernel.h>
  18. #include <linux/sched.h>
  19. #include <linux/string.h>
  20. #include <linux/errno.h>
  21. #include <linux/unistd.h>
  22. #include <linux/slab.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/skbuff.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/mm.h>
  31. #include <linux/module.h>
  32. #include <linux/version.h>
  33. #include <linux/mii.h>
  34. #include <linux/ethtool.h>
  35. #include <linux/phy.h>
  36. #include <asm/io.h>
  37. #include <asm/irq.h>
  38. #include <asm/uaccess.h>
  39. /* ------------------------------------------------------------------------- */
  40. /* The Quality Semiconductor QS6612 is used on the RPX CLLF */
  41. /* register definitions */
  42. #define MII_QS6612_MCR 17 /* Mode Control Register */
  43. #define MII_QS6612_FTR 27 /* Factory Test Register */
  44. #define MII_QS6612_MCO 28 /* Misc. Control Register */
  45. #define MII_QS6612_ISR 29 /* Interrupt Source Register */
  46. #define MII_QS6612_IMR 30 /* Interrupt Mask Register */
  47. #define MII_QS6612_IMR_INIT 0x003a
  48. #define MII_QS6612_PCR 31 /* 100BaseTx PHY Control Reg. */
  49. #define QS6612_PCR_AN_COMPLETE 0x1000
  50. #define QS6612_PCR_RLBEN 0x0200
  51. #define QS6612_PCR_DCREN 0x0100
  52. #define QS6612_PCR_4B5BEN 0x0040
  53. #define QS6612_PCR_TX_ISOLATE 0x0020
  54. #define QS6612_PCR_MLT3_DIS 0x0002
  55. #define QS6612_PCR_SCRM_DESCRM 0x0001
  56. MODULE_DESCRIPTION("Quality Semiconductor PHY driver");
  57. MODULE_AUTHOR("Andy Fleming");
  58. MODULE_LICENSE("GPL");
  59. /* Returns 0, unless there's a write error */
  60. static int qs6612_config_init(struct phy_device *phydev)
  61. {
  62. /* The PHY powers up isolated on the RPX,
  63. * so send a command to allow operation.
  64. * XXX - My docs indicate this should be 0x0940
  65. * ...or something. The current value sets three
  66. * reserved bits, bit 11, which specifies it should be
  67. * set to one, bit 10, which specifies it should be set
  68. * to 0, and bit 7, which doesn't specify. However, my
  69. * docs are preliminary, and I will leave it like this
  70. * until someone more knowledgable corrects me or it.
  71. * -- Andy Fleming
  72. */
  73. return phy_write(phydev, MII_QS6612_PCR, 0x0dc0);
  74. }
  75. static int qs6612_ack_interrupt(struct phy_device *phydev)
  76. {
  77. int err;
  78. err = phy_read(phydev, MII_QS6612_ISR);
  79. if (err < 0)
  80. return err;
  81. err = phy_read(phydev, MII_BMSR);
  82. if (err < 0)
  83. return err;
  84. err = phy_read(phydev, MII_EXPANSION);
  85. if (err < 0)
  86. return err;
  87. return 0;
  88. }
  89. static int qs6612_config_intr(struct phy_device *phydev)
  90. {
  91. int err;
  92. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  93. err = phy_write(phydev, MII_QS6612_IMR,
  94. MII_QS6612_IMR_INIT);
  95. else
  96. err = phy_write(phydev, MII_QS6612_IMR, 0);
  97. return err;
  98. }
  99. static struct phy_driver qs6612_driver = {
  100. .phy_id = 0x00181440,
  101. .name = "QS6612",
  102. .phy_id_mask = 0xfffffff0,
  103. .features = PHY_BASIC_FEATURES,
  104. .flags = PHY_HAS_INTERRUPT,
  105. .config_init = qs6612_config_init,
  106. .config_aneg = genphy_config_aneg,
  107. .read_status = genphy_read_status,
  108. .ack_interrupt = qs6612_ack_interrupt,
  109. .config_intr = qs6612_config_intr,
  110. .driver = { .owner = THIS_MODULE,},
  111. };
  112. static int __init qs6612_init(void)
  113. {
  114. return phy_driver_register(&qs6612_driver);
  115. }
  116. static void __exit qs6612_exit(void)
  117. {
  118. phy_driver_unregister(&qs6612_driver);
  119. }
  120. module_init(qs6612_init);
  121. module_exit(qs6612_exit);