forcedeth.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey. It's neither supported nor endorsed
  7. * by NVIDIA Corp. Use at your own risk.
  8. *
  9. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  10. * trademarks of NVIDIA Corporation in the United States and other
  11. * countries.
  12. *
  13. * Copyright (C) 2003,4 Manfred Spraul
  14. * Copyright (C) 2004 Andrew de Quincey (wol support)
  15. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  16. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  17. * Copyright (c) 2004 NVIDIA Corporation
  18. *
  19. * This program is free software; you can redistribute it and/or modify
  20. * it under the terms of the GNU General Public License as published by
  21. * the Free Software Foundation; either version 2 of the License, or
  22. * (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  32. *
  33. * Changelog:
  34. * 0.01: 05 Oct 2003: First release that compiles without warnings.
  35. * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
  36. * Check all PCI BARs for the register window.
  37. * udelay added to mii_rw.
  38. * 0.03: 06 Oct 2003: Initialize dev->irq.
  39. * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
  40. * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
  41. * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
  42. * irq mask updated
  43. * 0.07: 14 Oct 2003: Further irq mask updates.
  44. * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
  45. * added into irq handler, NULL check for drain_ring.
  46. * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
  47. * requested interrupt sources.
  48. * 0.10: 20 Oct 2003: First cleanup for release.
  49. * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
  50. * MAC Address init fix, set_multicast cleanup.
  51. * 0.12: 23 Oct 2003: Cleanups for release.
  52. * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
  53. * Set link speed correctly. start rx before starting
  54. * tx (nv_start_rx sets the link speed).
  55. * 0.14: 25 Oct 2003: Nic dependant irq mask.
  56. * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
  57. * open.
  58. * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
  59. * increased to 1628 bytes.
  60. * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
  61. * the tx length.
  62. * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
  63. * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
  64. * addresses, really stop rx if already running
  65. * in nv_start_rx, clean up a bit.
  66. * 0.20: 07 Dec 2003: alloc fixes
  67. * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
  68. * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
  69. * on close.
  70. * 0.23: 26 Jan 2004: various small cleanups
  71. * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
  72. * 0.25: 09 Mar 2004: wol support
  73. * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
  74. * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
  75. * added CK804/MCP04 device IDs, code fixes
  76. * for registers, link status and other minor fixes.
  77. * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
  78. * 0.29: 31 Aug 2004: Add backup timer for link change notification.
  79. * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
  80. * into nv_close, otherwise reenabling for wol can
  81. * cause DMA to kfree'd memory.
  82. * 0.31: 14 Nov 2004: ethtool support for getting/setting link
  83. * capabilities.
  84. * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
  85. * 0.33: 16 May 2005: Support for MCP51 added.
  86. * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics.
  87. * 0.35: 26 Jun 2005: Support for MCP55 added.
  88. * 0.36: 28 Jun 2005: Add jumbo frame support.
  89. * 0.37: 10 Jul 2005: Additional ethtool support, cleanup of pci id list
  90. * 0.38: 16 Jul 2005: tx irq rewrite: Use global flags instead of
  91. * per-packet flags.
  92. * 0.39: 18 Jul 2005: Add 64bit descriptor support.
  93. * 0.40: 19 Jul 2005: Add support for mac address change.
  94. * 0.41: 30 Jul 2005: Write back original MAC in nv_close instead
  95. * of nv_remove
  96. * 0.42: 06 Aug 2005: Fix lack of link speed initialization
  97. * in the second (and later) nv_open call
  98. *
  99. * Known bugs:
  100. * We suspect that on some hardware no TX done interrupts are generated.
  101. * This means recovery from netif_stop_queue only happens if the hw timer
  102. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  103. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  104. * If your hardware reliably generates tx done interrupts, then you can remove
  105. * DEV_NEED_TIMERIRQ from the driver_data flags.
  106. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  107. * superfluous timer interrupts from the nic.
  108. */
  109. #define FORCEDETH_VERSION "0.41"
  110. #define DRV_NAME "forcedeth"
  111. #include <linux/module.h>
  112. #include <linux/types.h>
  113. #include <linux/pci.h>
  114. #include <linux/interrupt.h>
  115. #include <linux/netdevice.h>
  116. #include <linux/etherdevice.h>
  117. #include <linux/delay.h>
  118. #include <linux/spinlock.h>
  119. #include <linux/ethtool.h>
  120. #include <linux/timer.h>
  121. #include <linux/skbuff.h>
  122. #include <linux/mii.h>
  123. #include <linux/random.h>
  124. #include <linux/init.h>
  125. #include <linux/if_vlan.h>
  126. #include <asm/irq.h>
  127. #include <asm/io.h>
  128. #include <asm/uaccess.h>
  129. #include <asm/system.h>
  130. #if 0
  131. #define dprintk printk
  132. #else
  133. #define dprintk(x...) do { } while (0)
  134. #endif
  135. /*
  136. * Hardware access:
  137. */
  138. #define DEV_NEED_TIMERIRQ 0x0001 /* set the timer irq flag in the irq mask */
  139. #define DEV_NEED_LINKTIMER 0x0002 /* poll link settings. Relies on the timer irq */
  140. #define DEV_HAS_LARGEDESC 0x0004 /* device supports jumbo frames and needs packet format 2 */
  141. #define DEV_HAS_HIGH_DMA 0x0008 /* device supports 64bit dma */
  142. enum {
  143. NvRegIrqStatus = 0x000,
  144. #define NVREG_IRQSTAT_MIIEVENT 0x040
  145. #define NVREG_IRQSTAT_MASK 0x1ff
  146. NvRegIrqMask = 0x004,
  147. #define NVREG_IRQ_RX_ERROR 0x0001
  148. #define NVREG_IRQ_RX 0x0002
  149. #define NVREG_IRQ_RX_NOBUF 0x0004
  150. #define NVREG_IRQ_TX_ERR 0x0008
  151. #define NVREG_IRQ_TX_OK 0x0010
  152. #define NVREG_IRQ_TIMER 0x0020
  153. #define NVREG_IRQ_LINK 0x0040
  154. #define NVREG_IRQ_TX_ERROR 0x0080
  155. #define NVREG_IRQ_TX1 0x0100
  156. #define NVREG_IRQMASK_WANTED 0x00df
  157. #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
  158. NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_TX_ERROR| \
  159. NVREG_IRQ_TX1))
  160. NvRegUnknownSetupReg6 = 0x008,
  161. #define NVREG_UNKSETUP6_VAL 3
  162. /*
  163. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  164. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  165. */
  166. NvRegPollingInterval = 0x00c,
  167. #define NVREG_POLL_DEFAULT 970
  168. NvRegMisc1 = 0x080,
  169. #define NVREG_MISC1_HD 0x02
  170. #define NVREG_MISC1_FORCE 0x3b0f3c
  171. NvRegTransmitterControl = 0x084,
  172. #define NVREG_XMITCTL_START 0x01
  173. NvRegTransmitterStatus = 0x088,
  174. #define NVREG_XMITSTAT_BUSY 0x01
  175. NvRegPacketFilterFlags = 0x8c,
  176. #define NVREG_PFF_ALWAYS 0x7F0008
  177. #define NVREG_PFF_PROMISC 0x80
  178. #define NVREG_PFF_MYADDR 0x20
  179. NvRegOffloadConfig = 0x90,
  180. #define NVREG_OFFLOAD_HOMEPHY 0x601
  181. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  182. NvRegReceiverControl = 0x094,
  183. #define NVREG_RCVCTL_START 0x01
  184. NvRegReceiverStatus = 0x98,
  185. #define NVREG_RCVSTAT_BUSY 0x01
  186. NvRegRandomSeed = 0x9c,
  187. #define NVREG_RNDSEED_MASK 0x00ff
  188. #define NVREG_RNDSEED_FORCE 0x7f00
  189. #define NVREG_RNDSEED_FORCE2 0x2d00
  190. #define NVREG_RNDSEED_FORCE3 0x7400
  191. NvRegUnknownSetupReg1 = 0xA0,
  192. #define NVREG_UNKSETUP1_VAL 0x16070f
  193. NvRegUnknownSetupReg2 = 0xA4,
  194. #define NVREG_UNKSETUP2_VAL 0x16
  195. NvRegMacAddrA = 0xA8,
  196. NvRegMacAddrB = 0xAC,
  197. NvRegMulticastAddrA = 0xB0,
  198. #define NVREG_MCASTADDRA_FORCE 0x01
  199. NvRegMulticastAddrB = 0xB4,
  200. NvRegMulticastMaskA = 0xB8,
  201. NvRegMulticastMaskB = 0xBC,
  202. NvRegPhyInterface = 0xC0,
  203. #define PHY_RGMII 0x10000000
  204. NvRegTxRingPhysAddr = 0x100,
  205. NvRegRxRingPhysAddr = 0x104,
  206. NvRegRingSizes = 0x108,
  207. #define NVREG_RINGSZ_TXSHIFT 0
  208. #define NVREG_RINGSZ_RXSHIFT 16
  209. NvRegUnknownTransmitterReg = 0x10c,
  210. NvRegLinkSpeed = 0x110,
  211. #define NVREG_LINKSPEED_FORCE 0x10000
  212. #define NVREG_LINKSPEED_10 1000
  213. #define NVREG_LINKSPEED_100 100
  214. #define NVREG_LINKSPEED_1000 50
  215. #define NVREG_LINKSPEED_MASK (0xFFF)
  216. NvRegUnknownSetupReg5 = 0x130,
  217. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  218. NvRegUnknownSetupReg3 = 0x13c,
  219. #define NVREG_UNKSETUP3_VAL1 0x200010
  220. NvRegTxRxControl = 0x144,
  221. #define NVREG_TXRXCTL_KICK 0x0001
  222. #define NVREG_TXRXCTL_BIT1 0x0002
  223. #define NVREG_TXRXCTL_BIT2 0x0004
  224. #define NVREG_TXRXCTL_IDLE 0x0008
  225. #define NVREG_TXRXCTL_RESET 0x0010
  226. #define NVREG_TXRXCTL_RXCHECK 0x0400
  227. NvRegMIIStatus = 0x180,
  228. #define NVREG_MIISTAT_ERROR 0x0001
  229. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  230. #define NVREG_MIISTAT_MASK 0x000f
  231. #define NVREG_MIISTAT_MASK2 0x000f
  232. NvRegUnknownSetupReg4 = 0x184,
  233. #define NVREG_UNKSETUP4_VAL 8
  234. NvRegAdapterControl = 0x188,
  235. #define NVREG_ADAPTCTL_START 0x02
  236. #define NVREG_ADAPTCTL_LINKUP 0x04
  237. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  238. #define NVREG_ADAPTCTL_RUNNING 0x100000
  239. #define NVREG_ADAPTCTL_PHYSHIFT 24
  240. NvRegMIISpeed = 0x18c,
  241. #define NVREG_MIISPEED_BIT8 (1<<8)
  242. #define NVREG_MIIDELAY 5
  243. NvRegMIIControl = 0x190,
  244. #define NVREG_MIICTL_INUSE 0x08000
  245. #define NVREG_MIICTL_WRITE 0x00400
  246. #define NVREG_MIICTL_ADDRSHIFT 5
  247. NvRegMIIData = 0x194,
  248. NvRegWakeUpFlags = 0x200,
  249. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  250. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  251. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  252. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  253. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  254. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  255. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  256. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  257. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  258. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  259. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  260. NvRegPatternCRC = 0x204,
  261. NvRegPatternMask = 0x208,
  262. NvRegPowerCap = 0x268,
  263. #define NVREG_POWERCAP_D3SUPP (1<<30)
  264. #define NVREG_POWERCAP_D2SUPP (1<<26)
  265. #define NVREG_POWERCAP_D1SUPP (1<<25)
  266. NvRegPowerState = 0x26c,
  267. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  268. #define NVREG_POWERSTATE_VALID 0x0100
  269. #define NVREG_POWERSTATE_MASK 0x0003
  270. #define NVREG_POWERSTATE_D0 0x0000
  271. #define NVREG_POWERSTATE_D1 0x0001
  272. #define NVREG_POWERSTATE_D2 0x0002
  273. #define NVREG_POWERSTATE_D3 0x0003
  274. };
  275. /* Big endian: should work, but is untested */
  276. struct ring_desc {
  277. u32 PacketBuffer;
  278. u32 FlagLen;
  279. };
  280. struct ring_desc_ex {
  281. u32 PacketBufferHigh;
  282. u32 PacketBufferLow;
  283. u32 Reserved;
  284. u32 FlagLen;
  285. };
  286. typedef union _ring_type {
  287. struct ring_desc* orig;
  288. struct ring_desc_ex* ex;
  289. } ring_type;
  290. #define FLAG_MASK_V1 0xffff0000
  291. #define FLAG_MASK_V2 0xffffc000
  292. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  293. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  294. #define NV_TX_LASTPACKET (1<<16)
  295. #define NV_TX_RETRYERROR (1<<19)
  296. #define NV_TX_FORCED_INTERRUPT (1<<24)
  297. #define NV_TX_DEFERRED (1<<26)
  298. #define NV_TX_CARRIERLOST (1<<27)
  299. #define NV_TX_LATECOLLISION (1<<28)
  300. #define NV_TX_UNDERFLOW (1<<29)
  301. #define NV_TX_ERROR (1<<30)
  302. #define NV_TX_VALID (1<<31)
  303. #define NV_TX2_LASTPACKET (1<<29)
  304. #define NV_TX2_RETRYERROR (1<<18)
  305. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  306. #define NV_TX2_DEFERRED (1<<25)
  307. #define NV_TX2_CARRIERLOST (1<<26)
  308. #define NV_TX2_LATECOLLISION (1<<27)
  309. #define NV_TX2_UNDERFLOW (1<<28)
  310. /* error and valid are the same for both */
  311. #define NV_TX2_ERROR (1<<30)
  312. #define NV_TX2_VALID (1<<31)
  313. #define NV_RX_DESCRIPTORVALID (1<<16)
  314. #define NV_RX_MISSEDFRAME (1<<17)
  315. #define NV_RX_SUBSTRACT1 (1<<18)
  316. #define NV_RX_ERROR1 (1<<23)
  317. #define NV_RX_ERROR2 (1<<24)
  318. #define NV_RX_ERROR3 (1<<25)
  319. #define NV_RX_ERROR4 (1<<26)
  320. #define NV_RX_CRCERR (1<<27)
  321. #define NV_RX_OVERFLOW (1<<28)
  322. #define NV_RX_FRAMINGERR (1<<29)
  323. #define NV_RX_ERROR (1<<30)
  324. #define NV_RX_AVAIL (1<<31)
  325. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  326. #define NV_RX2_CHECKSUMOK1 (0x10000000)
  327. #define NV_RX2_CHECKSUMOK2 (0x14000000)
  328. #define NV_RX2_CHECKSUMOK3 (0x18000000)
  329. #define NV_RX2_DESCRIPTORVALID (1<<29)
  330. #define NV_RX2_SUBSTRACT1 (1<<25)
  331. #define NV_RX2_ERROR1 (1<<18)
  332. #define NV_RX2_ERROR2 (1<<19)
  333. #define NV_RX2_ERROR3 (1<<20)
  334. #define NV_RX2_ERROR4 (1<<21)
  335. #define NV_RX2_CRCERR (1<<22)
  336. #define NV_RX2_OVERFLOW (1<<23)
  337. #define NV_RX2_FRAMINGERR (1<<24)
  338. /* error and avail are the same for both */
  339. #define NV_RX2_ERROR (1<<30)
  340. #define NV_RX2_AVAIL (1<<31)
  341. /* Miscelaneous hardware related defines: */
  342. #define NV_PCI_REGSZ 0x270
  343. /* various timeout delays: all in usec */
  344. #define NV_TXRX_RESET_DELAY 4
  345. #define NV_TXSTOP_DELAY1 10
  346. #define NV_TXSTOP_DELAY1MAX 500000
  347. #define NV_TXSTOP_DELAY2 100
  348. #define NV_RXSTOP_DELAY1 10
  349. #define NV_RXSTOP_DELAY1MAX 500000
  350. #define NV_RXSTOP_DELAY2 100
  351. #define NV_SETUP5_DELAY 5
  352. #define NV_SETUP5_DELAYMAX 50000
  353. #define NV_POWERUP_DELAY 5
  354. #define NV_POWERUP_DELAYMAX 5000
  355. #define NV_MIIBUSY_DELAY 50
  356. #define NV_MIIPHY_DELAY 10
  357. #define NV_MIIPHY_DELAYMAX 10000
  358. #define NV_WAKEUPPATTERNS 5
  359. #define NV_WAKEUPMASKENTRIES 4
  360. /* General driver defaults */
  361. #define NV_WATCHDOG_TIMEO (5*HZ)
  362. #define RX_RING 128
  363. #define TX_RING 64
  364. /*
  365. * If your nic mysteriously hangs then try to reduce the limits
  366. * to 1/0: It might be required to set NV_TX_LASTPACKET in the
  367. * last valid ring entry. But this would be impossible to
  368. * implement - probably a disassembly error.
  369. */
  370. #define TX_LIMIT_STOP 63
  371. #define TX_LIMIT_START 62
  372. /* rx/tx mac addr + type + vlan + align + slack*/
  373. #define NV_RX_HEADERS (64)
  374. /* even more slack. */
  375. #define NV_RX_ALLOC_PAD (64)
  376. /* maximum mtu size */
  377. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  378. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  379. #define OOM_REFILL (1+HZ/20)
  380. #define POLL_WAIT (1+HZ/100)
  381. #define LINK_TIMEOUT (3*HZ)
  382. /*
  383. * desc_ver values:
  384. * This field has two purposes:
  385. * - Newer nics uses a different ring layout. The layout is selected by
  386. * comparing np->desc_ver with DESC_VER_xy.
  387. * - It contains bits that are forced on when writing to NvRegTxRxControl.
  388. */
  389. #define DESC_VER_1 0x0
  390. #define DESC_VER_2 (0x02100|NVREG_TXRXCTL_RXCHECK)
  391. #define DESC_VER_3 (0x02200|NVREG_TXRXCTL_RXCHECK)
  392. /* PHY defines */
  393. #define PHY_OUI_MARVELL 0x5043
  394. #define PHY_OUI_CICADA 0x03f1
  395. #define PHYID1_OUI_MASK 0x03ff
  396. #define PHYID1_OUI_SHFT 6
  397. #define PHYID2_OUI_MASK 0xfc00
  398. #define PHYID2_OUI_SHFT 10
  399. #define PHY_INIT1 0x0f000
  400. #define PHY_INIT2 0x0e00
  401. #define PHY_INIT3 0x01000
  402. #define PHY_INIT4 0x0200
  403. #define PHY_INIT5 0x0004
  404. #define PHY_INIT6 0x02000
  405. #define PHY_GIGABIT 0x0100
  406. #define PHY_TIMEOUT 0x1
  407. #define PHY_ERROR 0x2
  408. #define PHY_100 0x1
  409. #define PHY_1000 0x2
  410. #define PHY_HALF 0x100
  411. /* FIXME: MII defines that should be added to <linux/mii.h> */
  412. #define MII_1000BT_CR 0x09
  413. #define MII_1000BT_SR 0x0a
  414. #define ADVERTISE_1000FULL 0x0200
  415. #define ADVERTISE_1000HALF 0x0100
  416. #define LPA_1000FULL 0x0800
  417. #define LPA_1000HALF 0x0400
  418. /*
  419. * SMP locking:
  420. * All hardware access under dev->priv->lock, except the performance
  421. * critical parts:
  422. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  423. * by the arch code for interrupts.
  424. * - tx setup is lockless: it relies on dev->xmit_lock. Actual submission
  425. * needs dev->priv->lock :-(
  426. * - set_multicast_list: preparation lockless, relies on dev->xmit_lock.
  427. */
  428. /* in dev: base, irq */
  429. struct fe_priv {
  430. spinlock_t lock;
  431. /* General data:
  432. * Locking: spin_lock(&np->lock); */
  433. struct net_device_stats stats;
  434. int in_shutdown;
  435. u32 linkspeed;
  436. int duplex;
  437. int autoneg;
  438. int fixed_mode;
  439. int phyaddr;
  440. int wolenabled;
  441. unsigned int phy_oui;
  442. u16 gigabit;
  443. /* General data: RO fields */
  444. dma_addr_t ring_addr;
  445. struct pci_dev *pci_dev;
  446. u32 orig_mac[2];
  447. u32 irqmask;
  448. u32 desc_ver;
  449. void __iomem *base;
  450. /* rx specific fields.
  451. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  452. */
  453. ring_type rx_ring;
  454. unsigned int cur_rx, refill_rx;
  455. struct sk_buff *rx_skbuff[RX_RING];
  456. dma_addr_t rx_dma[RX_RING];
  457. unsigned int rx_buf_sz;
  458. unsigned int pkt_limit;
  459. struct timer_list oom_kick;
  460. struct timer_list nic_poll;
  461. /* media detection workaround.
  462. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  463. */
  464. int need_linktimer;
  465. unsigned long link_timeout;
  466. /*
  467. * tx specific fields.
  468. */
  469. ring_type tx_ring;
  470. unsigned int next_tx, nic_tx;
  471. struct sk_buff *tx_skbuff[TX_RING];
  472. dma_addr_t tx_dma[TX_RING];
  473. u32 tx_flags;
  474. };
  475. /*
  476. * Maximum number of loops until we assume that a bit in the irq mask
  477. * is stuck. Overridable with module param.
  478. */
  479. static int max_interrupt_work = 5;
  480. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  481. {
  482. return netdev_priv(dev);
  483. }
  484. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  485. {
  486. return get_nvpriv(dev)->base;
  487. }
  488. static inline void pci_push(u8 __iomem *base)
  489. {
  490. /* force out pending posted writes */
  491. readl(base);
  492. }
  493. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  494. {
  495. return le32_to_cpu(prd->FlagLen)
  496. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  497. }
  498. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  499. {
  500. return le32_to_cpu(prd->FlagLen) & LEN_MASK_V2;
  501. }
  502. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  503. int delay, int delaymax, const char *msg)
  504. {
  505. u8 __iomem *base = get_hwbase(dev);
  506. pci_push(base);
  507. do {
  508. udelay(delay);
  509. delaymax -= delay;
  510. if (delaymax < 0) {
  511. if (msg)
  512. printk(msg);
  513. return 1;
  514. }
  515. } while ((readl(base + offset) & mask) != target);
  516. return 0;
  517. }
  518. #define MII_READ (-1)
  519. /* mii_rw: read/write a register on the PHY.
  520. *
  521. * Caller must guarantee serialization
  522. */
  523. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  524. {
  525. u8 __iomem *base = get_hwbase(dev);
  526. u32 reg;
  527. int retval;
  528. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  529. reg = readl(base + NvRegMIIControl);
  530. if (reg & NVREG_MIICTL_INUSE) {
  531. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  532. udelay(NV_MIIBUSY_DELAY);
  533. }
  534. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  535. if (value != MII_READ) {
  536. writel(value, base + NvRegMIIData);
  537. reg |= NVREG_MIICTL_WRITE;
  538. }
  539. writel(reg, base + NvRegMIIControl);
  540. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  541. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
  542. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
  543. dev->name, miireg, addr);
  544. retval = -1;
  545. } else if (value != MII_READ) {
  546. /* it was a write operation - fewer failures are detectable */
  547. dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
  548. dev->name, value, miireg, addr);
  549. retval = 0;
  550. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  551. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
  552. dev->name, miireg, addr);
  553. retval = -1;
  554. } else {
  555. retval = readl(base + NvRegMIIData);
  556. dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
  557. dev->name, miireg, addr, retval);
  558. }
  559. return retval;
  560. }
  561. static int phy_reset(struct net_device *dev)
  562. {
  563. struct fe_priv *np = get_nvpriv(dev);
  564. u32 miicontrol;
  565. unsigned int tries = 0;
  566. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  567. miicontrol |= BMCR_RESET;
  568. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
  569. return -1;
  570. }
  571. /* wait for 500ms */
  572. msleep(500);
  573. /* must wait till reset is deasserted */
  574. while (miicontrol & BMCR_RESET) {
  575. msleep(10);
  576. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  577. /* FIXME: 100 tries seem excessive */
  578. if (tries++ > 100)
  579. return -1;
  580. }
  581. return 0;
  582. }
  583. static int phy_init(struct net_device *dev)
  584. {
  585. struct fe_priv *np = get_nvpriv(dev);
  586. u8 __iomem *base = get_hwbase(dev);
  587. u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
  588. /* set advertise register */
  589. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  590. reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|0x800|0x400);
  591. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  592. printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
  593. return PHY_ERROR;
  594. }
  595. /* get phy interface type */
  596. phyinterface = readl(base + NvRegPhyInterface);
  597. /* see if gigabit phy */
  598. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  599. if (mii_status & PHY_GIGABIT) {
  600. np->gigabit = PHY_GIGABIT;
  601. mii_control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  602. mii_control_1000 &= ~ADVERTISE_1000HALF;
  603. if (phyinterface & PHY_RGMII)
  604. mii_control_1000 |= ADVERTISE_1000FULL;
  605. else
  606. mii_control_1000 &= ~ADVERTISE_1000FULL;
  607. if (mii_rw(dev, np->phyaddr, MII_1000BT_CR, mii_control_1000)) {
  608. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  609. return PHY_ERROR;
  610. }
  611. }
  612. else
  613. np->gigabit = 0;
  614. /* reset the phy */
  615. if (phy_reset(dev)) {
  616. printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
  617. return PHY_ERROR;
  618. }
  619. /* phy vendor specific configuration */
  620. if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
  621. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  622. phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
  623. phy_reserved |= (PHY_INIT3 | PHY_INIT4);
  624. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
  625. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  626. return PHY_ERROR;
  627. }
  628. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  629. phy_reserved |= PHY_INIT5;
  630. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
  631. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  632. return PHY_ERROR;
  633. }
  634. }
  635. if (np->phy_oui == PHY_OUI_CICADA) {
  636. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  637. phy_reserved |= PHY_INIT6;
  638. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
  639. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  640. return PHY_ERROR;
  641. }
  642. }
  643. /* restart auto negotiation */
  644. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  645. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  646. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  647. return PHY_ERROR;
  648. }
  649. return 0;
  650. }
  651. static void nv_start_rx(struct net_device *dev)
  652. {
  653. struct fe_priv *np = get_nvpriv(dev);
  654. u8 __iomem *base = get_hwbase(dev);
  655. dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
  656. /* Already running? Stop it. */
  657. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  658. writel(0, base + NvRegReceiverControl);
  659. pci_push(base);
  660. }
  661. writel(np->linkspeed, base + NvRegLinkSpeed);
  662. pci_push(base);
  663. writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
  664. dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
  665. dev->name, np->duplex, np->linkspeed);
  666. pci_push(base);
  667. }
  668. static void nv_stop_rx(struct net_device *dev)
  669. {
  670. u8 __iomem *base = get_hwbase(dev);
  671. dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
  672. writel(0, base + NvRegReceiverControl);
  673. reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  674. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  675. KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
  676. udelay(NV_RXSTOP_DELAY2);
  677. writel(0, base + NvRegLinkSpeed);
  678. }
  679. static void nv_start_tx(struct net_device *dev)
  680. {
  681. u8 __iomem *base = get_hwbase(dev);
  682. dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
  683. writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
  684. pci_push(base);
  685. }
  686. static void nv_stop_tx(struct net_device *dev)
  687. {
  688. u8 __iomem *base = get_hwbase(dev);
  689. dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
  690. writel(0, base + NvRegTransmitterControl);
  691. reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  692. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  693. KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
  694. udelay(NV_TXSTOP_DELAY2);
  695. writel(0, base + NvRegUnknownTransmitterReg);
  696. }
  697. static void nv_txrx_reset(struct net_device *dev)
  698. {
  699. struct fe_priv *np = get_nvpriv(dev);
  700. u8 __iomem *base = get_hwbase(dev);
  701. dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
  702. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->desc_ver, base + NvRegTxRxControl);
  703. pci_push(base);
  704. udelay(NV_TXRX_RESET_DELAY);
  705. writel(NVREG_TXRXCTL_BIT2 | np->desc_ver, base + NvRegTxRxControl);
  706. pci_push(base);
  707. }
  708. /*
  709. * nv_get_stats: dev->get_stats function
  710. * Get latest stats value from the nic.
  711. * Called with read_lock(&dev_base_lock) held for read -
  712. * only synchronized against unregister_netdevice.
  713. */
  714. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  715. {
  716. struct fe_priv *np = get_nvpriv(dev);
  717. /* It seems that the nic always generates interrupts and doesn't
  718. * accumulate errors internally. Thus the current values in np->stats
  719. * are already up to date.
  720. */
  721. return &np->stats;
  722. }
  723. /*
  724. * nv_alloc_rx: fill rx ring entries.
  725. * Return 1 if the allocations for the skbs failed and the
  726. * rx engine is without Available descriptors
  727. */
  728. static int nv_alloc_rx(struct net_device *dev)
  729. {
  730. struct fe_priv *np = get_nvpriv(dev);
  731. unsigned int refill_rx = np->refill_rx;
  732. int nr;
  733. while (np->cur_rx != refill_rx) {
  734. struct sk_buff *skb;
  735. nr = refill_rx % RX_RING;
  736. if (np->rx_skbuff[nr] == NULL) {
  737. skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  738. if (!skb)
  739. break;
  740. skb->dev = dev;
  741. np->rx_skbuff[nr] = skb;
  742. } else {
  743. skb = np->rx_skbuff[nr];
  744. }
  745. np->rx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len,
  746. PCI_DMA_FROMDEVICE);
  747. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  748. np->rx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->rx_dma[nr]);
  749. wmb();
  750. np->rx_ring.orig[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  751. } else {
  752. np->rx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->rx_dma[nr]) >> 32;
  753. np->rx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->rx_dma[nr]) & 0x0FFFFFFFF;
  754. wmb();
  755. np->rx_ring.ex[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  756. }
  757. dprintk(KERN_DEBUG "%s: nv_alloc_rx: Packet %d marked as Available\n",
  758. dev->name, refill_rx);
  759. refill_rx++;
  760. }
  761. np->refill_rx = refill_rx;
  762. if (np->cur_rx - refill_rx == RX_RING)
  763. return 1;
  764. return 0;
  765. }
  766. static void nv_do_rx_refill(unsigned long data)
  767. {
  768. struct net_device *dev = (struct net_device *) data;
  769. struct fe_priv *np = get_nvpriv(dev);
  770. disable_irq(dev->irq);
  771. if (nv_alloc_rx(dev)) {
  772. spin_lock(&np->lock);
  773. if (!np->in_shutdown)
  774. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  775. spin_unlock(&np->lock);
  776. }
  777. enable_irq(dev->irq);
  778. }
  779. static void nv_init_rx(struct net_device *dev)
  780. {
  781. struct fe_priv *np = get_nvpriv(dev);
  782. int i;
  783. np->cur_rx = RX_RING;
  784. np->refill_rx = 0;
  785. for (i = 0; i < RX_RING; i++)
  786. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  787. np->rx_ring.orig[i].FlagLen = 0;
  788. else
  789. np->rx_ring.ex[i].FlagLen = 0;
  790. }
  791. static void nv_init_tx(struct net_device *dev)
  792. {
  793. struct fe_priv *np = get_nvpriv(dev);
  794. int i;
  795. np->next_tx = np->nic_tx = 0;
  796. for (i = 0; i < TX_RING; i++)
  797. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  798. np->tx_ring.orig[i].FlagLen = 0;
  799. else
  800. np->tx_ring.ex[i].FlagLen = 0;
  801. }
  802. static int nv_init_ring(struct net_device *dev)
  803. {
  804. nv_init_tx(dev);
  805. nv_init_rx(dev);
  806. return nv_alloc_rx(dev);
  807. }
  808. static void nv_drain_tx(struct net_device *dev)
  809. {
  810. struct fe_priv *np = get_nvpriv(dev);
  811. int i;
  812. for (i = 0; i < TX_RING; i++) {
  813. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  814. np->tx_ring.orig[i].FlagLen = 0;
  815. else
  816. np->tx_ring.ex[i].FlagLen = 0;
  817. if (np->tx_skbuff[i]) {
  818. pci_unmap_single(np->pci_dev, np->tx_dma[i],
  819. np->tx_skbuff[i]->len,
  820. PCI_DMA_TODEVICE);
  821. dev_kfree_skb(np->tx_skbuff[i]);
  822. np->tx_skbuff[i] = NULL;
  823. np->stats.tx_dropped++;
  824. }
  825. }
  826. }
  827. static void nv_drain_rx(struct net_device *dev)
  828. {
  829. struct fe_priv *np = get_nvpriv(dev);
  830. int i;
  831. for (i = 0; i < RX_RING; i++) {
  832. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  833. np->rx_ring.orig[i].FlagLen = 0;
  834. else
  835. np->rx_ring.ex[i].FlagLen = 0;
  836. wmb();
  837. if (np->rx_skbuff[i]) {
  838. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  839. np->rx_skbuff[i]->len,
  840. PCI_DMA_FROMDEVICE);
  841. dev_kfree_skb(np->rx_skbuff[i]);
  842. np->rx_skbuff[i] = NULL;
  843. }
  844. }
  845. }
  846. static void drain_ring(struct net_device *dev)
  847. {
  848. nv_drain_tx(dev);
  849. nv_drain_rx(dev);
  850. }
  851. /*
  852. * nv_start_xmit: dev->hard_start_xmit function
  853. * Called with dev->xmit_lock held.
  854. */
  855. static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  856. {
  857. struct fe_priv *np = get_nvpriv(dev);
  858. int nr = np->next_tx % TX_RING;
  859. np->tx_skbuff[nr] = skb;
  860. np->tx_dma[nr] = pci_map_single(np->pci_dev, skb->data,skb->len,
  861. PCI_DMA_TODEVICE);
  862. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  863. np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  864. else {
  865. np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
  866. np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
  867. }
  868. spin_lock_irq(&np->lock);
  869. wmb();
  870. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  871. np->tx_ring.orig[nr].FlagLen = cpu_to_le32( (skb->len-1) | np->tx_flags );
  872. else
  873. np->tx_ring.ex[nr].FlagLen = cpu_to_le32( (skb->len-1) | np->tx_flags );
  874. dprintk(KERN_DEBUG "%s: nv_start_xmit: packet packet %d queued for transmission.\n",
  875. dev->name, np->next_tx);
  876. {
  877. int j;
  878. for (j=0; j<64; j++) {
  879. if ((j%16) == 0)
  880. dprintk("\n%03x:", j);
  881. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  882. }
  883. dprintk("\n");
  884. }
  885. np->next_tx++;
  886. dev->trans_start = jiffies;
  887. if (np->next_tx - np->nic_tx >= TX_LIMIT_STOP)
  888. netif_stop_queue(dev);
  889. spin_unlock_irq(&np->lock);
  890. writel(NVREG_TXRXCTL_KICK|np->desc_ver, get_hwbase(dev) + NvRegTxRxControl);
  891. pci_push(get_hwbase(dev));
  892. return 0;
  893. }
  894. /*
  895. * nv_tx_done: check for completed packets, release the skbs.
  896. *
  897. * Caller must own np->lock.
  898. */
  899. static void nv_tx_done(struct net_device *dev)
  900. {
  901. struct fe_priv *np = get_nvpriv(dev);
  902. u32 Flags;
  903. int i;
  904. while (np->nic_tx != np->next_tx) {
  905. i = np->nic_tx % TX_RING;
  906. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  907. Flags = le32_to_cpu(np->tx_ring.orig[i].FlagLen);
  908. else
  909. Flags = le32_to_cpu(np->tx_ring.ex[i].FlagLen);
  910. dprintk(KERN_DEBUG "%s: nv_tx_done: looking at packet %d, Flags 0x%x.\n",
  911. dev->name, np->nic_tx, Flags);
  912. if (Flags & NV_TX_VALID)
  913. break;
  914. if (np->desc_ver == DESC_VER_1) {
  915. if (Flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION|
  916. NV_TX_UNDERFLOW|NV_TX_ERROR)) {
  917. if (Flags & NV_TX_UNDERFLOW)
  918. np->stats.tx_fifo_errors++;
  919. if (Flags & NV_TX_CARRIERLOST)
  920. np->stats.tx_carrier_errors++;
  921. np->stats.tx_errors++;
  922. } else {
  923. np->stats.tx_packets++;
  924. np->stats.tx_bytes += np->tx_skbuff[i]->len;
  925. }
  926. } else {
  927. if (Flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION|
  928. NV_TX2_UNDERFLOW|NV_TX2_ERROR)) {
  929. if (Flags & NV_TX2_UNDERFLOW)
  930. np->stats.tx_fifo_errors++;
  931. if (Flags & NV_TX2_CARRIERLOST)
  932. np->stats.tx_carrier_errors++;
  933. np->stats.tx_errors++;
  934. } else {
  935. np->stats.tx_packets++;
  936. np->stats.tx_bytes += np->tx_skbuff[i]->len;
  937. }
  938. }
  939. pci_unmap_single(np->pci_dev, np->tx_dma[i],
  940. np->tx_skbuff[i]->len,
  941. PCI_DMA_TODEVICE);
  942. dev_kfree_skb_irq(np->tx_skbuff[i]);
  943. np->tx_skbuff[i] = NULL;
  944. np->nic_tx++;
  945. }
  946. if (np->next_tx - np->nic_tx < TX_LIMIT_START)
  947. netif_wake_queue(dev);
  948. }
  949. /*
  950. * nv_tx_timeout: dev->tx_timeout function
  951. * Called with dev->xmit_lock held.
  952. */
  953. static void nv_tx_timeout(struct net_device *dev)
  954. {
  955. struct fe_priv *np = get_nvpriv(dev);
  956. u8 __iomem *base = get_hwbase(dev);
  957. printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name,
  958. readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK);
  959. {
  960. int i;
  961. printk(KERN_INFO "%s: Ring at %lx: next %d nic %d\n",
  962. dev->name, (unsigned long)np->ring_addr,
  963. np->next_tx, np->nic_tx);
  964. printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
  965. for (i=0;i<0x400;i+= 32) {
  966. printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
  967. i,
  968. readl(base + i + 0), readl(base + i + 4),
  969. readl(base + i + 8), readl(base + i + 12),
  970. readl(base + i + 16), readl(base + i + 20),
  971. readl(base + i + 24), readl(base + i + 28));
  972. }
  973. printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
  974. for (i=0;i<TX_RING;i+= 4) {
  975. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  976. printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
  977. i,
  978. le32_to_cpu(np->tx_ring.orig[i].PacketBuffer),
  979. le32_to_cpu(np->tx_ring.orig[i].FlagLen),
  980. le32_to_cpu(np->tx_ring.orig[i+1].PacketBuffer),
  981. le32_to_cpu(np->tx_ring.orig[i+1].FlagLen),
  982. le32_to_cpu(np->tx_ring.orig[i+2].PacketBuffer),
  983. le32_to_cpu(np->tx_ring.orig[i+2].FlagLen),
  984. le32_to_cpu(np->tx_ring.orig[i+3].PacketBuffer),
  985. le32_to_cpu(np->tx_ring.orig[i+3].FlagLen));
  986. } else {
  987. printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
  988. i,
  989. le32_to_cpu(np->tx_ring.ex[i].PacketBufferHigh),
  990. le32_to_cpu(np->tx_ring.ex[i].PacketBufferLow),
  991. le32_to_cpu(np->tx_ring.ex[i].FlagLen),
  992. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferHigh),
  993. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferLow),
  994. le32_to_cpu(np->tx_ring.ex[i+1].FlagLen),
  995. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferHigh),
  996. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferLow),
  997. le32_to_cpu(np->tx_ring.ex[i+2].FlagLen),
  998. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferHigh),
  999. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferLow),
  1000. le32_to_cpu(np->tx_ring.ex[i+3].FlagLen));
  1001. }
  1002. }
  1003. }
  1004. spin_lock_irq(&np->lock);
  1005. /* 1) stop tx engine */
  1006. nv_stop_tx(dev);
  1007. /* 2) check that the packets were not sent already: */
  1008. nv_tx_done(dev);
  1009. /* 3) if there are dead entries: clear everything */
  1010. if (np->next_tx != np->nic_tx) {
  1011. printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
  1012. nv_drain_tx(dev);
  1013. np->next_tx = np->nic_tx = 0;
  1014. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1015. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1016. else
  1017. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1018. netif_wake_queue(dev);
  1019. }
  1020. /* 4) restart tx engine */
  1021. nv_start_tx(dev);
  1022. spin_unlock_irq(&np->lock);
  1023. }
  1024. /*
  1025. * Called when the nic notices a mismatch between the actual data len on the
  1026. * wire and the len indicated in the 802 header
  1027. */
  1028. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  1029. {
  1030. int hdrlen; /* length of the 802 header */
  1031. int protolen; /* length as stored in the proto field */
  1032. /* 1) calculate len according to header */
  1033. if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == __constant_htons(ETH_P_8021Q)) {
  1034. protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
  1035. hdrlen = VLAN_HLEN;
  1036. } else {
  1037. protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
  1038. hdrlen = ETH_HLEN;
  1039. }
  1040. dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
  1041. dev->name, datalen, protolen, hdrlen);
  1042. if (protolen > ETH_DATA_LEN)
  1043. return datalen; /* Value in proto field not a len, no checks possible */
  1044. protolen += hdrlen;
  1045. /* consistency checks: */
  1046. if (datalen > ETH_ZLEN) {
  1047. if (datalen >= protolen) {
  1048. /* more data on wire than in 802 header, trim of
  1049. * additional data.
  1050. */
  1051. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1052. dev->name, protolen);
  1053. return protolen;
  1054. } else {
  1055. /* less data on wire than mentioned in header.
  1056. * Discard the packet.
  1057. */
  1058. dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
  1059. dev->name);
  1060. return -1;
  1061. }
  1062. } else {
  1063. /* short packet. Accept only if 802 values are also short */
  1064. if (protolen > ETH_ZLEN) {
  1065. dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
  1066. dev->name);
  1067. return -1;
  1068. }
  1069. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1070. dev->name, datalen);
  1071. return datalen;
  1072. }
  1073. }
  1074. static void nv_rx_process(struct net_device *dev)
  1075. {
  1076. struct fe_priv *np = get_nvpriv(dev);
  1077. u32 Flags;
  1078. for (;;) {
  1079. struct sk_buff *skb;
  1080. int len;
  1081. int i;
  1082. if (np->cur_rx - np->refill_rx >= RX_RING)
  1083. break; /* we scanned the whole ring - do not continue */
  1084. i = np->cur_rx % RX_RING;
  1085. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1086. Flags = le32_to_cpu(np->rx_ring.orig[i].FlagLen);
  1087. len = nv_descr_getlength(&np->rx_ring.orig[i], np->desc_ver);
  1088. } else {
  1089. Flags = le32_to_cpu(np->rx_ring.ex[i].FlagLen);
  1090. len = nv_descr_getlength_ex(&np->rx_ring.ex[i], np->desc_ver);
  1091. }
  1092. dprintk(KERN_DEBUG "%s: nv_rx_process: looking at packet %d, Flags 0x%x.\n",
  1093. dev->name, np->cur_rx, Flags);
  1094. if (Flags & NV_RX_AVAIL)
  1095. break; /* still owned by hardware, */
  1096. /*
  1097. * the packet is for us - immediately tear down the pci mapping.
  1098. * TODO: check if a prefetch of the first cacheline improves
  1099. * the performance.
  1100. */
  1101. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  1102. np->rx_skbuff[i]->len,
  1103. PCI_DMA_FROMDEVICE);
  1104. {
  1105. int j;
  1106. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",Flags);
  1107. for (j=0; j<64; j++) {
  1108. if ((j%16) == 0)
  1109. dprintk("\n%03x:", j);
  1110. dprintk(" %02x", ((unsigned char*)np->rx_skbuff[i]->data)[j]);
  1111. }
  1112. dprintk("\n");
  1113. }
  1114. /* look at what we actually got: */
  1115. if (np->desc_ver == DESC_VER_1) {
  1116. if (!(Flags & NV_RX_DESCRIPTORVALID))
  1117. goto next_pkt;
  1118. if (Flags & NV_RX_MISSEDFRAME) {
  1119. np->stats.rx_missed_errors++;
  1120. np->stats.rx_errors++;
  1121. goto next_pkt;
  1122. }
  1123. if (Flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) {
  1124. np->stats.rx_errors++;
  1125. goto next_pkt;
  1126. }
  1127. if (Flags & NV_RX_CRCERR) {
  1128. np->stats.rx_crc_errors++;
  1129. np->stats.rx_errors++;
  1130. goto next_pkt;
  1131. }
  1132. if (Flags & NV_RX_OVERFLOW) {
  1133. np->stats.rx_over_errors++;
  1134. np->stats.rx_errors++;
  1135. goto next_pkt;
  1136. }
  1137. if (Flags & NV_RX_ERROR4) {
  1138. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1139. if (len < 0) {
  1140. np->stats.rx_errors++;
  1141. goto next_pkt;
  1142. }
  1143. }
  1144. /* framing errors are soft errors. */
  1145. if (Flags & NV_RX_FRAMINGERR) {
  1146. if (Flags & NV_RX_SUBSTRACT1) {
  1147. len--;
  1148. }
  1149. }
  1150. } else {
  1151. if (!(Flags & NV_RX2_DESCRIPTORVALID))
  1152. goto next_pkt;
  1153. if (Flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) {
  1154. np->stats.rx_errors++;
  1155. goto next_pkt;
  1156. }
  1157. if (Flags & NV_RX2_CRCERR) {
  1158. np->stats.rx_crc_errors++;
  1159. np->stats.rx_errors++;
  1160. goto next_pkt;
  1161. }
  1162. if (Flags & NV_RX2_OVERFLOW) {
  1163. np->stats.rx_over_errors++;
  1164. np->stats.rx_errors++;
  1165. goto next_pkt;
  1166. }
  1167. if (Flags & NV_RX2_ERROR4) {
  1168. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1169. if (len < 0) {
  1170. np->stats.rx_errors++;
  1171. goto next_pkt;
  1172. }
  1173. }
  1174. /* framing errors are soft errors */
  1175. if (Flags & NV_RX2_FRAMINGERR) {
  1176. if (Flags & NV_RX2_SUBSTRACT1) {
  1177. len--;
  1178. }
  1179. }
  1180. Flags &= NV_RX2_CHECKSUMMASK;
  1181. if (Flags == NV_RX2_CHECKSUMOK1 ||
  1182. Flags == NV_RX2_CHECKSUMOK2 ||
  1183. Flags == NV_RX2_CHECKSUMOK3) {
  1184. dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name);
  1185. np->rx_skbuff[i]->ip_summed = CHECKSUM_UNNECESSARY;
  1186. } else {
  1187. dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name);
  1188. }
  1189. }
  1190. /* got a valid packet - forward it to the network core */
  1191. skb = np->rx_skbuff[i];
  1192. np->rx_skbuff[i] = NULL;
  1193. skb_put(skb, len);
  1194. skb->protocol = eth_type_trans(skb, dev);
  1195. dprintk(KERN_DEBUG "%s: nv_rx_process: packet %d with %d bytes, proto %d accepted.\n",
  1196. dev->name, np->cur_rx, len, skb->protocol);
  1197. netif_rx(skb);
  1198. dev->last_rx = jiffies;
  1199. np->stats.rx_packets++;
  1200. np->stats.rx_bytes += len;
  1201. next_pkt:
  1202. np->cur_rx++;
  1203. }
  1204. }
  1205. static void set_bufsize(struct net_device *dev)
  1206. {
  1207. struct fe_priv *np = netdev_priv(dev);
  1208. if (dev->mtu <= ETH_DATA_LEN)
  1209. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  1210. else
  1211. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  1212. }
  1213. /*
  1214. * nv_change_mtu: dev->change_mtu function
  1215. * Called with dev_base_lock held for read.
  1216. */
  1217. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  1218. {
  1219. struct fe_priv *np = get_nvpriv(dev);
  1220. int old_mtu;
  1221. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  1222. return -EINVAL;
  1223. old_mtu = dev->mtu;
  1224. dev->mtu = new_mtu;
  1225. /* return early if the buffer sizes will not change */
  1226. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  1227. return 0;
  1228. if (old_mtu == new_mtu)
  1229. return 0;
  1230. /* synchronized against open : rtnl_lock() held by caller */
  1231. if (netif_running(dev)) {
  1232. u8 __iomem *base = get_hwbase(dev);
  1233. /*
  1234. * It seems that the nic preloads valid ring entries into an
  1235. * internal buffer. The procedure for flushing everything is
  1236. * guessed, there is probably a simpler approach.
  1237. * Changing the MTU is a rare event, it shouldn't matter.
  1238. */
  1239. disable_irq(dev->irq);
  1240. spin_lock_bh(&dev->xmit_lock);
  1241. spin_lock(&np->lock);
  1242. /* stop engines */
  1243. nv_stop_rx(dev);
  1244. nv_stop_tx(dev);
  1245. nv_txrx_reset(dev);
  1246. /* drain rx queue */
  1247. nv_drain_rx(dev);
  1248. nv_drain_tx(dev);
  1249. /* reinit driver view of the rx queue */
  1250. nv_init_rx(dev);
  1251. nv_init_tx(dev);
  1252. /* alloc new rx buffers */
  1253. set_bufsize(dev);
  1254. if (nv_alloc_rx(dev)) {
  1255. if (!np->in_shutdown)
  1256. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1257. }
  1258. /* reinit nic view of the rx queue */
  1259. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1260. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1261. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1262. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1263. else
  1264. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1265. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1266. base + NvRegRingSizes);
  1267. pci_push(base);
  1268. writel(NVREG_TXRXCTL_KICK|np->desc_ver, get_hwbase(dev) + NvRegTxRxControl);
  1269. pci_push(base);
  1270. /* restart rx engine */
  1271. nv_start_rx(dev);
  1272. nv_start_tx(dev);
  1273. spin_unlock(&np->lock);
  1274. spin_unlock_bh(&dev->xmit_lock);
  1275. enable_irq(dev->irq);
  1276. }
  1277. return 0;
  1278. }
  1279. static void nv_copy_mac_to_hw(struct net_device *dev)
  1280. {
  1281. u8 __iomem *base = get_hwbase(dev);
  1282. u32 mac[2];
  1283. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  1284. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  1285. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  1286. writel(mac[0], base + NvRegMacAddrA);
  1287. writel(mac[1], base + NvRegMacAddrB);
  1288. }
  1289. /*
  1290. * nv_set_mac_address: dev->set_mac_address function
  1291. * Called with rtnl_lock() held.
  1292. */
  1293. static int nv_set_mac_address(struct net_device *dev, void *addr)
  1294. {
  1295. struct fe_priv *np = get_nvpriv(dev);
  1296. struct sockaddr *macaddr = (struct sockaddr*)addr;
  1297. if(!is_valid_ether_addr(macaddr->sa_data))
  1298. return -EADDRNOTAVAIL;
  1299. /* synchronized against open : rtnl_lock() held by caller */
  1300. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  1301. if (netif_running(dev)) {
  1302. spin_lock_bh(&dev->xmit_lock);
  1303. spin_lock_irq(&np->lock);
  1304. /* stop rx engine */
  1305. nv_stop_rx(dev);
  1306. /* set mac address */
  1307. nv_copy_mac_to_hw(dev);
  1308. /* restart rx engine */
  1309. nv_start_rx(dev);
  1310. spin_unlock_irq(&np->lock);
  1311. spin_unlock_bh(&dev->xmit_lock);
  1312. } else {
  1313. nv_copy_mac_to_hw(dev);
  1314. }
  1315. return 0;
  1316. }
  1317. /*
  1318. * nv_set_multicast: dev->set_multicast function
  1319. * Called with dev->xmit_lock held.
  1320. */
  1321. static void nv_set_multicast(struct net_device *dev)
  1322. {
  1323. struct fe_priv *np = get_nvpriv(dev);
  1324. u8 __iomem *base = get_hwbase(dev);
  1325. u32 addr[2];
  1326. u32 mask[2];
  1327. u32 pff;
  1328. memset(addr, 0, sizeof(addr));
  1329. memset(mask, 0, sizeof(mask));
  1330. if (dev->flags & IFF_PROMISC) {
  1331. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n", dev->name);
  1332. pff = NVREG_PFF_PROMISC;
  1333. } else {
  1334. pff = NVREG_PFF_MYADDR;
  1335. if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
  1336. u32 alwaysOff[2];
  1337. u32 alwaysOn[2];
  1338. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  1339. if (dev->flags & IFF_ALLMULTI) {
  1340. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  1341. } else {
  1342. struct dev_mc_list *walk;
  1343. walk = dev->mc_list;
  1344. while (walk != NULL) {
  1345. u32 a, b;
  1346. a = le32_to_cpu(*(u32 *) walk->dmi_addr);
  1347. b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
  1348. alwaysOn[0] &= a;
  1349. alwaysOff[0] &= ~a;
  1350. alwaysOn[1] &= b;
  1351. alwaysOff[1] &= ~b;
  1352. walk = walk->next;
  1353. }
  1354. }
  1355. addr[0] = alwaysOn[0];
  1356. addr[1] = alwaysOn[1];
  1357. mask[0] = alwaysOn[0] | alwaysOff[0];
  1358. mask[1] = alwaysOn[1] | alwaysOff[1];
  1359. }
  1360. }
  1361. addr[0] |= NVREG_MCASTADDRA_FORCE;
  1362. pff |= NVREG_PFF_ALWAYS;
  1363. spin_lock_irq(&np->lock);
  1364. nv_stop_rx(dev);
  1365. writel(addr[0], base + NvRegMulticastAddrA);
  1366. writel(addr[1], base + NvRegMulticastAddrB);
  1367. writel(mask[0], base + NvRegMulticastMaskA);
  1368. writel(mask[1], base + NvRegMulticastMaskB);
  1369. writel(pff, base + NvRegPacketFilterFlags);
  1370. dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
  1371. dev->name);
  1372. nv_start_rx(dev);
  1373. spin_unlock_irq(&np->lock);
  1374. }
  1375. static int nv_update_linkspeed(struct net_device *dev)
  1376. {
  1377. struct fe_priv *np = get_nvpriv(dev);
  1378. u8 __iomem *base = get_hwbase(dev);
  1379. int adv, lpa;
  1380. int newls = np->linkspeed;
  1381. int newdup = np->duplex;
  1382. int mii_status;
  1383. int retval = 0;
  1384. u32 control_1000, status_1000, phyreg;
  1385. /* BMSR_LSTATUS is latched, read it twice:
  1386. * we want the current value.
  1387. */
  1388. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1389. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1390. if (!(mii_status & BMSR_LSTATUS)) {
  1391. dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
  1392. dev->name);
  1393. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1394. newdup = 0;
  1395. retval = 0;
  1396. goto set_speed;
  1397. }
  1398. if (np->autoneg == 0) {
  1399. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
  1400. dev->name, np->fixed_mode);
  1401. if (np->fixed_mode & LPA_100FULL) {
  1402. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1403. newdup = 1;
  1404. } else if (np->fixed_mode & LPA_100HALF) {
  1405. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1406. newdup = 0;
  1407. } else if (np->fixed_mode & LPA_10FULL) {
  1408. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1409. newdup = 1;
  1410. } else {
  1411. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1412. newdup = 0;
  1413. }
  1414. retval = 1;
  1415. goto set_speed;
  1416. }
  1417. /* check auto negotiation is complete */
  1418. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  1419. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  1420. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1421. newdup = 0;
  1422. retval = 0;
  1423. dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
  1424. goto set_speed;
  1425. }
  1426. retval = 1;
  1427. if (np->gigabit == PHY_GIGABIT) {
  1428. control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1429. status_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_SR, MII_READ);
  1430. if ((control_1000 & ADVERTISE_1000FULL) &&
  1431. (status_1000 & LPA_1000FULL)) {
  1432. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
  1433. dev->name);
  1434. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  1435. newdup = 1;
  1436. goto set_speed;
  1437. }
  1438. }
  1439. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1440. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  1441. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
  1442. dev->name, adv, lpa);
  1443. /* FIXME: handle parallel detection properly */
  1444. lpa = lpa & adv;
  1445. if (lpa & LPA_100FULL) {
  1446. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1447. newdup = 1;
  1448. } else if (lpa & LPA_100HALF) {
  1449. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1450. newdup = 0;
  1451. } else if (lpa & LPA_10FULL) {
  1452. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1453. newdup = 1;
  1454. } else if (lpa & LPA_10HALF) {
  1455. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1456. newdup = 0;
  1457. } else {
  1458. dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, lpa);
  1459. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1460. newdup = 0;
  1461. }
  1462. set_speed:
  1463. if (np->duplex == newdup && np->linkspeed == newls)
  1464. return retval;
  1465. dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
  1466. dev->name, np->linkspeed, np->duplex, newls, newdup);
  1467. np->duplex = newdup;
  1468. np->linkspeed = newls;
  1469. if (np->gigabit == PHY_GIGABIT) {
  1470. phyreg = readl(base + NvRegRandomSeed);
  1471. phyreg &= ~(0x3FF00);
  1472. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  1473. phyreg |= NVREG_RNDSEED_FORCE3;
  1474. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  1475. phyreg |= NVREG_RNDSEED_FORCE2;
  1476. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  1477. phyreg |= NVREG_RNDSEED_FORCE;
  1478. writel(phyreg, base + NvRegRandomSeed);
  1479. }
  1480. phyreg = readl(base + NvRegPhyInterface);
  1481. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  1482. if (np->duplex == 0)
  1483. phyreg |= PHY_HALF;
  1484. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  1485. phyreg |= PHY_100;
  1486. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  1487. phyreg |= PHY_1000;
  1488. writel(phyreg, base + NvRegPhyInterface);
  1489. writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
  1490. base + NvRegMisc1);
  1491. pci_push(base);
  1492. writel(np->linkspeed, base + NvRegLinkSpeed);
  1493. pci_push(base);
  1494. return retval;
  1495. }
  1496. static void nv_linkchange(struct net_device *dev)
  1497. {
  1498. if (nv_update_linkspeed(dev)) {
  1499. if (netif_carrier_ok(dev)) {
  1500. nv_stop_rx(dev);
  1501. } else {
  1502. netif_carrier_on(dev);
  1503. printk(KERN_INFO "%s: link up.\n", dev->name);
  1504. }
  1505. nv_start_rx(dev);
  1506. } else {
  1507. if (netif_carrier_ok(dev)) {
  1508. netif_carrier_off(dev);
  1509. printk(KERN_INFO "%s: link down.\n", dev->name);
  1510. nv_stop_rx(dev);
  1511. }
  1512. }
  1513. }
  1514. static void nv_link_irq(struct net_device *dev)
  1515. {
  1516. u8 __iomem *base = get_hwbase(dev);
  1517. u32 miistat;
  1518. miistat = readl(base + NvRegMIIStatus);
  1519. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1520. dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
  1521. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  1522. nv_linkchange(dev);
  1523. dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
  1524. }
  1525. static irqreturn_t nv_nic_irq(int foo, void *data, struct pt_regs *regs)
  1526. {
  1527. struct net_device *dev = (struct net_device *) data;
  1528. struct fe_priv *np = get_nvpriv(dev);
  1529. u8 __iomem *base = get_hwbase(dev);
  1530. u32 events;
  1531. int i;
  1532. dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
  1533. for (i=0; ; i++) {
  1534. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  1535. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1536. pci_push(base);
  1537. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  1538. if (!(events & np->irqmask))
  1539. break;
  1540. if (events & (NVREG_IRQ_TX1|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_ERROR|NVREG_IRQ_TX_ERR)) {
  1541. spin_lock(&np->lock);
  1542. nv_tx_done(dev);
  1543. spin_unlock(&np->lock);
  1544. }
  1545. if (events & (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF)) {
  1546. nv_rx_process(dev);
  1547. if (nv_alloc_rx(dev)) {
  1548. spin_lock(&np->lock);
  1549. if (!np->in_shutdown)
  1550. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1551. spin_unlock(&np->lock);
  1552. }
  1553. }
  1554. if (events & NVREG_IRQ_LINK) {
  1555. spin_lock(&np->lock);
  1556. nv_link_irq(dev);
  1557. spin_unlock(&np->lock);
  1558. }
  1559. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  1560. spin_lock(&np->lock);
  1561. nv_linkchange(dev);
  1562. spin_unlock(&np->lock);
  1563. np->link_timeout = jiffies + LINK_TIMEOUT;
  1564. }
  1565. if (events & (NVREG_IRQ_TX_ERR)) {
  1566. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  1567. dev->name, events);
  1568. }
  1569. if (events & (NVREG_IRQ_UNKNOWN)) {
  1570. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  1571. dev->name, events);
  1572. }
  1573. if (i > max_interrupt_work) {
  1574. spin_lock(&np->lock);
  1575. /* disable interrupts on the nic */
  1576. writel(0, base + NvRegIrqMask);
  1577. pci_push(base);
  1578. if (!np->in_shutdown)
  1579. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  1580. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  1581. spin_unlock(&np->lock);
  1582. break;
  1583. }
  1584. }
  1585. dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
  1586. return IRQ_RETVAL(i);
  1587. }
  1588. static void nv_do_nic_poll(unsigned long data)
  1589. {
  1590. struct net_device *dev = (struct net_device *) data;
  1591. struct fe_priv *np = get_nvpriv(dev);
  1592. u8 __iomem *base = get_hwbase(dev);
  1593. disable_irq(dev->irq);
  1594. /* FIXME: Do we need synchronize_irq(dev->irq) here? */
  1595. /*
  1596. * reenable interrupts on the nic, we have to do this before calling
  1597. * nv_nic_irq because that may decide to do otherwise
  1598. */
  1599. writel(np->irqmask, base + NvRegIrqMask);
  1600. pci_push(base);
  1601. nv_nic_irq((int) 0, (void *) data, (struct pt_regs *) NULL);
  1602. enable_irq(dev->irq);
  1603. }
  1604. #ifdef CONFIG_NET_POLL_CONTROLLER
  1605. static void nv_poll_controller(struct net_device *dev)
  1606. {
  1607. nv_do_nic_poll((unsigned long) dev);
  1608. }
  1609. #endif
  1610. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1611. {
  1612. struct fe_priv *np = get_nvpriv(dev);
  1613. strcpy(info->driver, "forcedeth");
  1614. strcpy(info->version, FORCEDETH_VERSION);
  1615. strcpy(info->bus_info, pci_name(np->pci_dev));
  1616. }
  1617. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1618. {
  1619. struct fe_priv *np = get_nvpriv(dev);
  1620. wolinfo->supported = WAKE_MAGIC;
  1621. spin_lock_irq(&np->lock);
  1622. if (np->wolenabled)
  1623. wolinfo->wolopts = WAKE_MAGIC;
  1624. spin_unlock_irq(&np->lock);
  1625. }
  1626. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1627. {
  1628. struct fe_priv *np = get_nvpriv(dev);
  1629. u8 __iomem *base = get_hwbase(dev);
  1630. spin_lock_irq(&np->lock);
  1631. if (wolinfo->wolopts == 0) {
  1632. writel(0, base + NvRegWakeUpFlags);
  1633. np->wolenabled = 0;
  1634. }
  1635. if (wolinfo->wolopts & WAKE_MAGIC) {
  1636. writel(NVREG_WAKEUPFLAGS_ENABLE, base + NvRegWakeUpFlags);
  1637. np->wolenabled = 1;
  1638. }
  1639. spin_unlock_irq(&np->lock);
  1640. return 0;
  1641. }
  1642. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1643. {
  1644. struct fe_priv *np = netdev_priv(dev);
  1645. int adv;
  1646. spin_lock_irq(&np->lock);
  1647. ecmd->port = PORT_MII;
  1648. if (!netif_running(dev)) {
  1649. /* We do not track link speed / duplex setting if the
  1650. * interface is disabled. Force a link check */
  1651. nv_update_linkspeed(dev);
  1652. }
  1653. switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  1654. case NVREG_LINKSPEED_10:
  1655. ecmd->speed = SPEED_10;
  1656. break;
  1657. case NVREG_LINKSPEED_100:
  1658. ecmd->speed = SPEED_100;
  1659. break;
  1660. case NVREG_LINKSPEED_1000:
  1661. ecmd->speed = SPEED_1000;
  1662. break;
  1663. }
  1664. ecmd->duplex = DUPLEX_HALF;
  1665. if (np->duplex)
  1666. ecmd->duplex = DUPLEX_FULL;
  1667. ecmd->autoneg = np->autoneg;
  1668. ecmd->advertising = ADVERTISED_MII;
  1669. if (np->autoneg) {
  1670. ecmd->advertising |= ADVERTISED_Autoneg;
  1671. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1672. } else {
  1673. adv = np->fixed_mode;
  1674. }
  1675. if (adv & ADVERTISE_10HALF)
  1676. ecmd->advertising |= ADVERTISED_10baseT_Half;
  1677. if (adv & ADVERTISE_10FULL)
  1678. ecmd->advertising |= ADVERTISED_10baseT_Full;
  1679. if (adv & ADVERTISE_100HALF)
  1680. ecmd->advertising |= ADVERTISED_100baseT_Half;
  1681. if (adv & ADVERTISE_100FULL)
  1682. ecmd->advertising |= ADVERTISED_100baseT_Full;
  1683. if (np->autoneg && np->gigabit == PHY_GIGABIT) {
  1684. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1685. if (adv & ADVERTISE_1000FULL)
  1686. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  1687. }
  1688. ecmd->supported = (SUPPORTED_Autoneg |
  1689. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  1690. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  1691. SUPPORTED_MII);
  1692. if (np->gigabit == PHY_GIGABIT)
  1693. ecmd->supported |= SUPPORTED_1000baseT_Full;
  1694. ecmd->phy_address = np->phyaddr;
  1695. ecmd->transceiver = XCVR_EXTERNAL;
  1696. /* ignore maxtxpkt, maxrxpkt for now */
  1697. spin_unlock_irq(&np->lock);
  1698. return 0;
  1699. }
  1700. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1701. {
  1702. struct fe_priv *np = netdev_priv(dev);
  1703. if (ecmd->port != PORT_MII)
  1704. return -EINVAL;
  1705. if (ecmd->transceiver != XCVR_EXTERNAL)
  1706. return -EINVAL;
  1707. if (ecmd->phy_address != np->phyaddr) {
  1708. /* TODO: support switching between multiple phys. Should be
  1709. * trivial, but not enabled due to lack of test hardware. */
  1710. return -EINVAL;
  1711. }
  1712. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1713. u32 mask;
  1714. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1715. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  1716. if (np->gigabit == PHY_GIGABIT)
  1717. mask |= ADVERTISED_1000baseT_Full;
  1718. if ((ecmd->advertising & mask) == 0)
  1719. return -EINVAL;
  1720. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  1721. /* Note: autonegotiation disable, speed 1000 intentionally
  1722. * forbidden - noone should need that. */
  1723. if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
  1724. return -EINVAL;
  1725. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  1726. return -EINVAL;
  1727. } else {
  1728. return -EINVAL;
  1729. }
  1730. spin_lock_irq(&np->lock);
  1731. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1732. int adv, bmcr;
  1733. np->autoneg = 1;
  1734. /* advertise only what has been requested */
  1735. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1736. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1737. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  1738. adv |= ADVERTISE_10HALF;
  1739. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  1740. adv |= ADVERTISE_10FULL;
  1741. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  1742. adv |= ADVERTISE_100HALF;
  1743. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  1744. adv |= ADVERTISE_100FULL;
  1745. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1746. if (np->gigabit == PHY_GIGABIT) {
  1747. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1748. adv &= ~ADVERTISE_1000FULL;
  1749. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  1750. adv |= ADVERTISE_1000FULL;
  1751. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1752. }
  1753. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1754. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1755. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1756. } else {
  1757. int adv, bmcr;
  1758. np->autoneg = 0;
  1759. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1760. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1761. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  1762. adv |= ADVERTISE_10HALF;
  1763. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  1764. adv |= ADVERTISE_10FULL;
  1765. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  1766. adv |= ADVERTISE_100HALF;
  1767. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  1768. adv |= ADVERTISE_100FULL;
  1769. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1770. np->fixed_mode = adv;
  1771. if (np->gigabit == PHY_GIGABIT) {
  1772. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1773. adv &= ~ADVERTISE_1000FULL;
  1774. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1775. }
  1776. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1777. bmcr |= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_FULLDPLX);
  1778. if (adv & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  1779. bmcr |= BMCR_FULLDPLX;
  1780. if (adv & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  1781. bmcr |= BMCR_SPEED100;
  1782. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1783. if (netif_running(dev)) {
  1784. /* Wait a bit and then reconfigure the nic. */
  1785. udelay(10);
  1786. nv_linkchange(dev);
  1787. }
  1788. }
  1789. spin_unlock_irq(&np->lock);
  1790. return 0;
  1791. }
  1792. #define FORCEDETH_REGS_VER 1
  1793. #define FORCEDETH_REGS_SIZE 0x400 /* 256 32-bit registers */
  1794. static int nv_get_regs_len(struct net_device *dev)
  1795. {
  1796. return FORCEDETH_REGS_SIZE;
  1797. }
  1798. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  1799. {
  1800. struct fe_priv *np = get_nvpriv(dev);
  1801. u8 __iomem *base = get_hwbase(dev);
  1802. u32 *rbuf = buf;
  1803. int i;
  1804. regs->version = FORCEDETH_REGS_VER;
  1805. spin_lock_irq(&np->lock);
  1806. for (i=0;i<FORCEDETH_REGS_SIZE/sizeof(u32);i++)
  1807. rbuf[i] = readl(base + i*sizeof(u32));
  1808. spin_unlock_irq(&np->lock);
  1809. }
  1810. static int nv_nway_reset(struct net_device *dev)
  1811. {
  1812. struct fe_priv *np = get_nvpriv(dev);
  1813. int ret;
  1814. spin_lock_irq(&np->lock);
  1815. if (np->autoneg) {
  1816. int bmcr;
  1817. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1818. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1819. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1820. ret = 0;
  1821. } else {
  1822. ret = -EINVAL;
  1823. }
  1824. spin_unlock_irq(&np->lock);
  1825. return ret;
  1826. }
  1827. static struct ethtool_ops ops = {
  1828. .get_drvinfo = nv_get_drvinfo,
  1829. .get_link = ethtool_op_get_link,
  1830. .get_wol = nv_get_wol,
  1831. .set_wol = nv_set_wol,
  1832. .get_settings = nv_get_settings,
  1833. .set_settings = nv_set_settings,
  1834. .get_regs_len = nv_get_regs_len,
  1835. .get_regs = nv_get_regs,
  1836. .nway_reset = nv_nway_reset,
  1837. };
  1838. static int nv_open(struct net_device *dev)
  1839. {
  1840. struct fe_priv *np = get_nvpriv(dev);
  1841. u8 __iomem *base = get_hwbase(dev);
  1842. int ret, oom, i;
  1843. dprintk(KERN_DEBUG "nv_open: begin\n");
  1844. /* 1) erase previous misconfiguration */
  1845. /* 4.1-1: stop adapter: ignored, 4.3 seems to be overkill */
  1846. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1847. writel(0, base + NvRegMulticastAddrB);
  1848. writel(0, base + NvRegMulticastMaskA);
  1849. writel(0, base + NvRegMulticastMaskB);
  1850. writel(0, base + NvRegPacketFilterFlags);
  1851. writel(0, base + NvRegTransmitterControl);
  1852. writel(0, base + NvRegReceiverControl);
  1853. writel(0, base + NvRegAdapterControl);
  1854. /* 2) initialize descriptor rings */
  1855. set_bufsize(dev);
  1856. oom = nv_init_ring(dev);
  1857. writel(0, base + NvRegLinkSpeed);
  1858. writel(0, base + NvRegUnknownTransmitterReg);
  1859. nv_txrx_reset(dev);
  1860. writel(0, base + NvRegUnknownSetupReg6);
  1861. np->in_shutdown = 0;
  1862. /* 3) set mac address */
  1863. nv_copy_mac_to_hw(dev);
  1864. /* 4) give hw rings */
  1865. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1866. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1867. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1868. else
  1869. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1870. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1871. base + NvRegRingSizes);
  1872. /* 5) continue setup */
  1873. writel(np->linkspeed, base + NvRegLinkSpeed);
  1874. writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3);
  1875. writel(np->desc_ver, base + NvRegTxRxControl);
  1876. pci_push(base);
  1877. writel(NVREG_TXRXCTL_BIT1|np->desc_ver, base + NvRegTxRxControl);
  1878. reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  1879. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  1880. KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
  1881. writel(0, base + NvRegUnknownSetupReg4);
  1882. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1883. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1884. /* 6) continue setup */
  1885. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  1886. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  1887. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  1888. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1889. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  1890. get_random_bytes(&i, sizeof(i));
  1891. writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
  1892. writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1);
  1893. writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2);
  1894. writel(NVREG_POLL_DEFAULT, base + NvRegPollingInterval);
  1895. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  1896. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  1897. base + NvRegAdapterControl);
  1898. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  1899. writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4);
  1900. writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags);
  1901. i = readl(base + NvRegPowerState);
  1902. if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
  1903. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  1904. pci_push(base);
  1905. udelay(10);
  1906. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  1907. writel(0, base + NvRegIrqMask);
  1908. pci_push(base);
  1909. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1910. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1911. pci_push(base);
  1912. ret = request_irq(dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev);
  1913. if (ret)
  1914. goto out_drain;
  1915. /* ask for interrupts */
  1916. writel(np->irqmask, base + NvRegIrqMask);
  1917. spin_lock_irq(&np->lock);
  1918. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1919. writel(0, base + NvRegMulticastAddrB);
  1920. writel(0, base + NvRegMulticastMaskA);
  1921. writel(0, base + NvRegMulticastMaskB);
  1922. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  1923. /* One manual link speed update: Interrupts are enabled, future link
  1924. * speed changes cause interrupts and are handled by nv_link_irq().
  1925. */
  1926. {
  1927. u32 miistat;
  1928. miistat = readl(base + NvRegMIIStatus);
  1929. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1930. dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
  1931. }
  1932. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  1933. * to init hw */
  1934. np->linkspeed = 0;
  1935. ret = nv_update_linkspeed(dev);
  1936. nv_start_rx(dev);
  1937. nv_start_tx(dev);
  1938. netif_start_queue(dev);
  1939. if (ret) {
  1940. netif_carrier_on(dev);
  1941. } else {
  1942. printk("%s: no link during initialization.\n", dev->name);
  1943. netif_carrier_off(dev);
  1944. }
  1945. if (oom)
  1946. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1947. spin_unlock_irq(&np->lock);
  1948. return 0;
  1949. out_drain:
  1950. drain_ring(dev);
  1951. return ret;
  1952. }
  1953. static int nv_close(struct net_device *dev)
  1954. {
  1955. struct fe_priv *np = get_nvpriv(dev);
  1956. u8 __iomem *base;
  1957. spin_lock_irq(&np->lock);
  1958. np->in_shutdown = 1;
  1959. spin_unlock_irq(&np->lock);
  1960. synchronize_irq(dev->irq);
  1961. del_timer_sync(&np->oom_kick);
  1962. del_timer_sync(&np->nic_poll);
  1963. netif_stop_queue(dev);
  1964. spin_lock_irq(&np->lock);
  1965. nv_stop_tx(dev);
  1966. nv_stop_rx(dev);
  1967. nv_txrx_reset(dev);
  1968. /* disable interrupts on the nic or we will lock up */
  1969. base = get_hwbase(dev);
  1970. writel(0, base + NvRegIrqMask);
  1971. pci_push(base);
  1972. dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
  1973. spin_unlock_irq(&np->lock);
  1974. free_irq(dev->irq, dev);
  1975. drain_ring(dev);
  1976. if (np->wolenabled)
  1977. nv_start_rx(dev);
  1978. /* special op: write back the misordered MAC address - otherwise
  1979. * the next nv_probe would see a wrong address.
  1980. */
  1981. writel(np->orig_mac[0], base + NvRegMacAddrA);
  1982. writel(np->orig_mac[1], base + NvRegMacAddrB);
  1983. /* FIXME: power down nic */
  1984. return 0;
  1985. }
  1986. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  1987. {
  1988. struct net_device *dev;
  1989. struct fe_priv *np;
  1990. unsigned long addr;
  1991. u8 __iomem *base;
  1992. int err, i;
  1993. dev = alloc_etherdev(sizeof(struct fe_priv));
  1994. err = -ENOMEM;
  1995. if (!dev)
  1996. goto out;
  1997. np = get_nvpriv(dev);
  1998. np->pci_dev = pci_dev;
  1999. spin_lock_init(&np->lock);
  2000. SET_MODULE_OWNER(dev);
  2001. SET_NETDEV_DEV(dev, &pci_dev->dev);
  2002. init_timer(&np->oom_kick);
  2003. np->oom_kick.data = (unsigned long) dev;
  2004. np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
  2005. init_timer(&np->nic_poll);
  2006. np->nic_poll.data = (unsigned long) dev;
  2007. np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
  2008. err = pci_enable_device(pci_dev);
  2009. if (err) {
  2010. printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n",
  2011. err, pci_name(pci_dev));
  2012. goto out_free;
  2013. }
  2014. pci_set_master(pci_dev);
  2015. err = pci_request_regions(pci_dev, DRV_NAME);
  2016. if (err < 0)
  2017. goto out_disable;
  2018. err = -EINVAL;
  2019. addr = 0;
  2020. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  2021. dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
  2022. pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
  2023. pci_resource_len(pci_dev, i),
  2024. pci_resource_flags(pci_dev, i));
  2025. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  2026. pci_resource_len(pci_dev, i) >= NV_PCI_REGSZ) {
  2027. addr = pci_resource_start(pci_dev, i);
  2028. break;
  2029. }
  2030. }
  2031. if (i == DEVICE_COUNT_RESOURCE) {
  2032. printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n",
  2033. pci_name(pci_dev));
  2034. goto out_relreg;
  2035. }
  2036. /* handle different descriptor versions */
  2037. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  2038. /* packet format 3: supports 40-bit addressing */
  2039. np->desc_ver = DESC_VER_3;
  2040. if (pci_set_dma_mask(pci_dev, 0x0000007fffffffffULL)) {
  2041. printk(KERN_INFO "forcedeth: 64-bit DMA failed, using 32-bit addressing for device %s.\n",
  2042. pci_name(pci_dev));
  2043. }
  2044. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  2045. /* packet format 2: supports jumbo frames */
  2046. np->desc_ver = DESC_VER_2;
  2047. } else {
  2048. /* original packet format */
  2049. np->desc_ver = DESC_VER_1;
  2050. }
  2051. np->pkt_limit = NV_PKTLIMIT_1;
  2052. if (id->driver_data & DEV_HAS_LARGEDESC)
  2053. np->pkt_limit = NV_PKTLIMIT_2;
  2054. err = -ENOMEM;
  2055. np->base = ioremap(addr, NV_PCI_REGSZ);
  2056. if (!np->base)
  2057. goto out_relreg;
  2058. dev->base_addr = (unsigned long)np->base;
  2059. dev->irq = pci_dev->irq;
  2060. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  2061. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  2062. sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2063. &np->ring_addr);
  2064. if (!np->rx_ring.orig)
  2065. goto out_unmap;
  2066. np->tx_ring.orig = &np->rx_ring.orig[RX_RING];
  2067. } else {
  2068. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  2069. sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2070. &np->ring_addr);
  2071. if (!np->rx_ring.ex)
  2072. goto out_unmap;
  2073. np->tx_ring.ex = &np->rx_ring.ex[RX_RING];
  2074. }
  2075. dev->open = nv_open;
  2076. dev->stop = nv_close;
  2077. dev->hard_start_xmit = nv_start_xmit;
  2078. dev->get_stats = nv_get_stats;
  2079. dev->change_mtu = nv_change_mtu;
  2080. dev->set_mac_address = nv_set_mac_address;
  2081. dev->set_multicast_list = nv_set_multicast;
  2082. #ifdef CONFIG_NET_POLL_CONTROLLER
  2083. dev->poll_controller = nv_poll_controller;
  2084. #endif
  2085. SET_ETHTOOL_OPS(dev, &ops);
  2086. dev->tx_timeout = nv_tx_timeout;
  2087. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  2088. pci_set_drvdata(pci_dev, dev);
  2089. /* read the mac address */
  2090. base = get_hwbase(dev);
  2091. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  2092. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  2093. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  2094. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  2095. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  2096. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  2097. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  2098. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  2099. if (!is_valid_ether_addr(dev->dev_addr)) {
  2100. /*
  2101. * Bad mac address. At least one bios sets the mac address
  2102. * to 01:23:45:67:89:ab
  2103. */
  2104. printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
  2105. pci_name(pci_dev),
  2106. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2107. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2108. printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n");
  2109. dev->dev_addr[0] = 0x00;
  2110. dev->dev_addr[1] = 0x00;
  2111. dev->dev_addr[2] = 0x6c;
  2112. get_random_bytes(&dev->dev_addr[3], 3);
  2113. }
  2114. dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev),
  2115. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2116. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2117. /* disable WOL */
  2118. writel(0, base + NvRegWakeUpFlags);
  2119. np->wolenabled = 0;
  2120. if (np->desc_ver == DESC_VER_1) {
  2121. np->tx_flags = NV_TX_LASTPACKET|NV_TX_VALID;
  2122. } else {
  2123. np->tx_flags = NV_TX2_LASTPACKET|NV_TX2_VALID;
  2124. }
  2125. np->irqmask = NVREG_IRQMASK_WANTED;
  2126. if (id->driver_data & DEV_NEED_TIMERIRQ)
  2127. np->irqmask |= NVREG_IRQ_TIMER;
  2128. if (id->driver_data & DEV_NEED_LINKTIMER) {
  2129. dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
  2130. np->need_linktimer = 1;
  2131. np->link_timeout = jiffies + LINK_TIMEOUT;
  2132. } else {
  2133. dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
  2134. np->need_linktimer = 0;
  2135. }
  2136. /* find a suitable phy */
  2137. for (i = 1; i < 32; i++) {
  2138. int id1, id2;
  2139. spin_lock_irq(&np->lock);
  2140. id1 = mii_rw(dev, i, MII_PHYSID1, MII_READ);
  2141. spin_unlock_irq(&np->lock);
  2142. if (id1 < 0 || id1 == 0xffff)
  2143. continue;
  2144. spin_lock_irq(&np->lock);
  2145. id2 = mii_rw(dev, i, MII_PHYSID2, MII_READ);
  2146. spin_unlock_irq(&np->lock);
  2147. if (id2 < 0 || id2 == 0xffff)
  2148. continue;
  2149. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  2150. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  2151. dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
  2152. pci_name(pci_dev), id1, id2, i);
  2153. np->phyaddr = i;
  2154. np->phy_oui = id1 | id2;
  2155. break;
  2156. }
  2157. if (i == 32) {
  2158. /* PHY in isolate mode? No phy attached and user wants to
  2159. * test loopback? Very odd, but can be correct.
  2160. */
  2161. printk(KERN_INFO "%s: open: Could not find a valid PHY.\n",
  2162. pci_name(pci_dev));
  2163. }
  2164. if (i != 32) {
  2165. /* reset it */
  2166. phy_init(dev);
  2167. }
  2168. /* set default link speed settings */
  2169. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2170. np->duplex = 0;
  2171. np->autoneg = 1;
  2172. err = register_netdev(dev);
  2173. if (err) {
  2174. printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err);
  2175. goto out_freering;
  2176. }
  2177. printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n",
  2178. dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device,
  2179. pci_name(pci_dev));
  2180. return 0;
  2181. out_freering:
  2182. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2183. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2184. np->rx_ring.orig, np->ring_addr);
  2185. else
  2186. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2187. np->rx_ring.ex, np->ring_addr);
  2188. pci_set_drvdata(pci_dev, NULL);
  2189. out_unmap:
  2190. iounmap(get_hwbase(dev));
  2191. out_relreg:
  2192. pci_release_regions(pci_dev);
  2193. out_disable:
  2194. pci_disable_device(pci_dev);
  2195. out_free:
  2196. free_netdev(dev);
  2197. out:
  2198. return err;
  2199. }
  2200. static void __devexit nv_remove(struct pci_dev *pci_dev)
  2201. {
  2202. struct net_device *dev = pci_get_drvdata(pci_dev);
  2203. struct fe_priv *np = get_nvpriv(dev);
  2204. unregister_netdev(dev);
  2205. /* free all structures */
  2206. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2207. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING), np->rx_ring.orig, np->ring_addr);
  2208. else
  2209. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING), np->rx_ring.ex, np->ring_addr);
  2210. iounmap(get_hwbase(dev));
  2211. pci_release_regions(pci_dev);
  2212. pci_disable_device(pci_dev);
  2213. free_netdev(dev);
  2214. pci_set_drvdata(pci_dev, NULL);
  2215. }
  2216. static struct pci_device_id pci_tbl[] = {
  2217. { /* nForce Ethernet Controller */
  2218. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
  2219. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2220. },
  2221. { /* nForce2 Ethernet Controller */
  2222. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
  2223. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2224. },
  2225. { /* nForce3 Ethernet Controller */
  2226. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
  2227. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2228. },
  2229. { /* nForce3 Ethernet Controller */
  2230. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
  2231. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2232. },
  2233. { /* nForce3 Ethernet Controller */
  2234. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
  2235. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2236. },
  2237. { /* nForce3 Ethernet Controller */
  2238. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
  2239. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2240. },
  2241. { /* nForce3 Ethernet Controller */
  2242. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
  2243. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2244. },
  2245. { /* CK804 Ethernet Controller */
  2246. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
  2247. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA,
  2248. },
  2249. { /* CK804 Ethernet Controller */
  2250. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
  2251. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA,
  2252. },
  2253. { /* MCP04 Ethernet Controller */
  2254. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
  2255. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA,
  2256. },
  2257. { /* MCP04 Ethernet Controller */
  2258. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
  2259. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA,
  2260. },
  2261. { /* MCP51 Ethernet Controller */
  2262. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
  2263. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA,
  2264. },
  2265. { /* MCP51 Ethernet Controller */
  2266. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
  2267. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA,
  2268. },
  2269. { /* MCP55 Ethernet Controller */
  2270. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
  2271. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA,
  2272. },
  2273. { /* MCP55 Ethernet Controller */
  2274. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
  2275. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA,
  2276. },
  2277. {0,},
  2278. };
  2279. static struct pci_driver driver = {
  2280. .name = "forcedeth",
  2281. .id_table = pci_tbl,
  2282. .probe = nv_probe,
  2283. .remove = __devexit_p(nv_remove),
  2284. };
  2285. static int __init init_nic(void)
  2286. {
  2287. printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION);
  2288. return pci_module_init(&driver);
  2289. }
  2290. static void __exit exit_nic(void)
  2291. {
  2292. pci_unregister_driver(&driver);
  2293. }
  2294. module_param(max_interrupt_work, int, 0);
  2295. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  2296. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  2297. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  2298. MODULE_LICENSE("GPL");
  2299. MODULE_DEVICE_TABLE(pci, pci_tbl);
  2300. module_init(init_nic);
  2301. module_exit(exit_nic);