b44.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984
  1. /* b44.c: Broadcom 4400 device driver.
  2. *
  3. * Copyright (C) 2002 David S. Miller (davem@redhat.com)
  4. * Fixed by Pekka Pietikainen (pp@ee.oulu.fi)
  5. *
  6. * Distribute under GPL.
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/types.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/ethtool.h>
  14. #include <linux/mii.h>
  15. #include <linux/if_ether.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/pci.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <linux/version.h>
  21. #include <asm/uaccess.h>
  22. #include <asm/io.h>
  23. #include <asm/irq.h>
  24. #include "b44.h"
  25. #define DRV_MODULE_NAME "b44"
  26. #define PFX DRV_MODULE_NAME ": "
  27. #define DRV_MODULE_VERSION "0.95"
  28. #define DRV_MODULE_RELDATE "Aug 3, 2004"
  29. #define B44_DEF_MSG_ENABLE \
  30. (NETIF_MSG_DRV | \
  31. NETIF_MSG_PROBE | \
  32. NETIF_MSG_LINK | \
  33. NETIF_MSG_TIMER | \
  34. NETIF_MSG_IFDOWN | \
  35. NETIF_MSG_IFUP | \
  36. NETIF_MSG_RX_ERR | \
  37. NETIF_MSG_TX_ERR)
  38. /* length of time before we decide the hardware is borked,
  39. * and dev->tx_timeout() should be called to fix the problem
  40. */
  41. #define B44_TX_TIMEOUT (5 * HZ)
  42. /* hardware minimum and maximum for a single frame's data payload */
  43. #define B44_MIN_MTU 60
  44. #define B44_MAX_MTU 1500
  45. #define B44_RX_RING_SIZE 512
  46. #define B44_DEF_RX_RING_PENDING 200
  47. #define B44_RX_RING_BYTES (sizeof(struct dma_desc) * \
  48. B44_RX_RING_SIZE)
  49. #define B44_TX_RING_SIZE 512
  50. #define B44_DEF_TX_RING_PENDING (B44_TX_RING_SIZE - 1)
  51. #define B44_TX_RING_BYTES (sizeof(struct dma_desc) * \
  52. B44_TX_RING_SIZE)
  53. #define B44_DMA_MASK 0x3fffffff
  54. #define TX_RING_GAP(BP) \
  55. (B44_TX_RING_SIZE - (BP)->tx_pending)
  56. #define TX_BUFFS_AVAIL(BP) \
  57. (((BP)->tx_cons <= (BP)->tx_prod) ? \
  58. (BP)->tx_cons + (BP)->tx_pending - (BP)->tx_prod : \
  59. (BP)->tx_cons - (BP)->tx_prod - TX_RING_GAP(BP))
  60. #define NEXT_TX(N) (((N) + 1) & (B44_TX_RING_SIZE - 1))
  61. #define RX_PKT_BUF_SZ (1536 + bp->rx_offset + 64)
  62. #define TX_PKT_BUF_SZ (B44_MAX_MTU + ETH_HLEN + 8)
  63. /* minimum number of free TX descriptors required to wake up TX process */
  64. #define B44_TX_WAKEUP_THRESH (B44_TX_RING_SIZE / 4)
  65. static char version[] __devinitdata =
  66. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  67. MODULE_AUTHOR("Florian Schirmer, Pekka Pietikainen, David S. Miller");
  68. MODULE_DESCRIPTION("Broadcom 4400 10/100 PCI ethernet driver");
  69. MODULE_LICENSE("GPL");
  70. MODULE_VERSION(DRV_MODULE_VERSION);
  71. static int b44_debug = -1; /* -1 == use B44_DEF_MSG_ENABLE as value */
  72. module_param(b44_debug, int, 0);
  73. MODULE_PARM_DESC(b44_debug, "B44 bitmapped debugging message enable value");
  74. static struct pci_device_id b44_pci_tbl[] = {
  75. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401,
  76. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  77. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B0,
  78. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  79. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B1,
  80. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  81. { } /* terminate list with empty entry */
  82. };
  83. MODULE_DEVICE_TABLE(pci, b44_pci_tbl);
  84. static void b44_halt(struct b44 *);
  85. static void b44_init_rings(struct b44 *);
  86. static void b44_init_hw(struct b44 *);
  87. static int b44_poll(struct net_device *dev, int *budget);
  88. #ifdef CONFIG_NET_POLL_CONTROLLER
  89. static void b44_poll_controller(struct net_device *dev);
  90. #endif
  91. static inline unsigned long br32(const struct b44 *bp, unsigned long reg)
  92. {
  93. return readl(bp->regs + reg);
  94. }
  95. static inline void bw32(const struct b44 *bp,
  96. unsigned long reg, unsigned long val)
  97. {
  98. writel(val, bp->regs + reg);
  99. }
  100. static int b44_wait_bit(struct b44 *bp, unsigned long reg,
  101. u32 bit, unsigned long timeout, const int clear)
  102. {
  103. unsigned long i;
  104. for (i = 0; i < timeout; i++) {
  105. u32 val = br32(bp, reg);
  106. if (clear && !(val & bit))
  107. break;
  108. if (!clear && (val & bit))
  109. break;
  110. udelay(10);
  111. }
  112. if (i == timeout) {
  113. printk(KERN_ERR PFX "%s: BUG! Timeout waiting for bit %08x of register "
  114. "%lx to %s.\n",
  115. bp->dev->name,
  116. bit, reg,
  117. (clear ? "clear" : "set"));
  118. return -ENODEV;
  119. }
  120. return 0;
  121. }
  122. /* Sonics SiliconBackplane support routines. ROFL, you should see all the
  123. * buzz words used on this company's website :-)
  124. *
  125. * All of these routines must be invoked with bp->lock held and
  126. * interrupts disabled.
  127. */
  128. #define SB_PCI_DMA 0x40000000 /* Client Mode PCI memory access space (1 GB) */
  129. #define BCM4400_PCI_CORE_ADDR 0x18002000 /* Address of PCI core on BCM4400 cards */
  130. static u32 ssb_get_core_rev(struct b44 *bp)
  131. {
  132. return (br32(bp, B44_SBIDHIGH) & SBIDHIGH_RC_MASK);
  133. }
  134. static u32 ssb_pci_setup(struct b44 *bp, u32 cores)
  135. {
  136. u32 bar_orig, pci_rev, val;
  137. pci_read_config_dword(bp->pdev, SSB_BAR0_WIN, &bar_orig);
  138. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, BCM4400_PCI_CORE_ADDR);
  139. pci_rev = ssb_get_core_rev(bp);
  140. val = br32(bp, B44_SBINTVEC);
  141. val |= cores;
  142. bw32(bp, B44_SBINTVEC, val);
  143. val = br32(bp, SSB_PCI_TRANS_2);
  144. val |= SSB_PCI_PREF | SSB_PCI_BURST;
  145. bw32(bp, SSB_PCI_TRANS_2, val);
  146. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, bar_orig);
  147. return pci_rev;
  148. }
  149. static void ssb_core_disable(struct b44 *bp)
  150. {
  151. if (br32(bp, B44_SBTMSLOW) & SBTMSLOW_RESET)
  152. return;
  153. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_CLOCK));
  154. b44_wait_bit(bp, B44_SBTMSLOW, SBTMSLOW_REJECT, 100000, 0);
  155. b44_wait_bit(bp, B44_SBTMSHIGH, SBTMSHIGH_BUSY, 100000, 1);
  156. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_FGC | SBTMSLOW_CLOCK |
  157. SBTMSLOW_REJECT | SBTMSLOW_RESET));
  158. br32(bp, B44_SBTMSLOW);
  159. udelay(1);
  160. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_RESET));
  161. br32(bp, B44_SBTMSLOW);
  162. udelay(1);
  163. }
  164. static void ssb_core_reset(struct b44 *bp)
  165. {
  166. u32 val;
  167. ssb_core_disable(bp);
  168. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_RESET | SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  169. br32(bp, B44_SBTMSLOW);
  170. udelay(1);
  171. /* Clear SERR if set, this is a hw bug workaround. */
  172. if (br32(bp, B44_SBTMSHIGH) & SBTMSHIGH_SERR)
  173. bw32(bp, B44_SBTMSHIGH, 0);
  174. val = br32(bp, B44_SBIMSTATE);
  175. if (val & (SBIMSTATE_IBE | SBIMSTATE_TO))
  176. bw32(bp, B44_SBIMSTATE, val & ~(SBIMSTATE_IBE | SBIMSTATE_TO));
  177. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  178. br32(bp, B44_SBTMSLOW);
  179. udelay(1);
  180. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK));
  181. br32(bp, B44_SBTMSLOW);
  182. udelay(1);
  183. }
  184. static int ssb_core_unit(struct b44 *bp)
  185. {
  186. #if 0
  187. u32 val = br32(bp, B44_SBADMATCH0);
  188. u32 base;
  189. type = val & SBADMATCH0_TYPE_MASK;
  190. switch (type) {
  191. case 0:
  192. base = val & SBADMATCH0_BS0_MASK;
  193. break;
  194. case 1:
  195. base = val & SBADMATCH0_BS1_MASK;
  196. break;
  197. case 2:
  198. default:
  199. base = val & SBADMATCH0_BS2_MASK;
  200. break;
  201. };
  202. #endif
  203. return 0;
  204. }
  205. static int ssb_is_core_up(struct b44 *bp)
  206. {
  207. return ((br32(bp, B44_SBTMSLOW) & (SBTMSLOW_RESET | SBTMSLOW_REJECT | SBTMSLOW_CLOCK))
  208. == SBTMSLOW_CLOCK);
  209. }
  210. static void __b44_cam_write(struct b44 *bp, unsigned char *data, int index)
  211. {
  212. u32 val;
  213. val = ((u32) data[2]) << 24;
  214. val |= ((u32) data[3]) << 16;
  215. val |= ((u32) data[4]) << 8;
  216. val |= ((u32) data[5]) << 0;
  217. bw32(bp, B44_CAM_DATA_LO, val);
  218. val = (CAM_DATA_HI_VALID |
  219. (((u32) data[0]) << 8) |
  220. (((u32) data[1]) << 0));
  221. bw32(bp, B44_CAM_DATA_HI, val);
  222. bw32(bp, B44_CAM_CTRL, (CAM_CTRL_WRITE |
  223. (index << CAM_CTRL_INDEX_SHIFT)));
  224. b44_wait_bit(bp, B44_CAM_CTRL, CAM_CTRL_BUSY, 100, 1);
  225. }
  226. static inline void __b44_disable_ints(struct b44 *bp)
  227. {
  228. bw32(bp, B44_IMASK, 0);
  229. }
  230. static void b44_disable_ints(struct b44 *bp)
  231. {
  232. __b44_disable_ints(bp);
  233. /* Flush posted writes. */
  234. br32(bp, B44_IMASK);
  235. }
  236. static void b44_enable_ints(struct b44 *bp)
  237. {
  238. bw32(bp, B44_IMASK, bp->imask);
  239. }
  240. static int b44_readphy(struct b44 *bp, int reg, u32 *val)
  241. {
  242. int err;
  243. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  244. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  245. (MDIO_OP_READ << MDIO_DATA_OP_SHIFT) |
  246. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  247. (reg << MDIO_DATA_RA_SHIFT) |
  248. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT)));
  249. err = b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  250. *val = br32(bp, B44_MDIO_DATA) & MDIO_DATA_DATA;
  251. return err;
  252. }
  253. static int b44_writephy(struct b44 *bp, int reg, u32 val)
  254. {
  255. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  256. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  257. (MDIO_OP_WRITE << MDIO_DATA_OP_SHIFT) |
  258. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  259. (reg << MDIO_DATA_RA_SHIFT) |
  260. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT) |
  261. (val & MDIO_DATA_DATA)));
  262. return b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  263. }
  264. /* miilib interface */
  265. /* FIXME FIXME: phy_id is ignored, bp->phy_addr use is unconditional
  266. * due to code existing before miilib use was added to this driver.
  267. * Someone should remove this artificial driver limitation in
  268. * b44_{read,write}phy. bp->phy_addr itself is fine (and needed).
  269. */
  270. static int b44_mii_read(struct net_device *dev, int phy_id, int location)
  271. {
  272. u32 val;
  273. struct b44 *bp = netdev_priv(dev);
  274. int rc = b44_readphy(bp, location, &val);
  275. if (rc)
  276. return 0xffffffff;
  277. return val;
  278. }
  279. static void b44_mii_write(struct net_device *dev, int phy_id, int location,
  280. int val)
  281. {
  282. struct b44 *bp = netdev_priv(dev);
  283. b44_writephy(bp, location, val);
  284. }
  285. static int b44_phy_reset(struct b44 *bp)
  286. {
  287. u32 val;
  288. int err;
  289. err = b44_writephy(bp, MII_BMCR, BMCR_RESET);
  290. if (err)
  291. return err;
  292. udelay(100);
  293. err = b44_readphy(bp, MII_BMCR, &val);
  294. if (!err) {
  295. if (val & BMCR_RESET) {
  296. printk(KERN_ERR PFX "%s: PHY Reset would not complete.\n",
  297. bp->dev->name);
  298. err = -ENODEV;
  299. }
  300. }
  301. return 0;
  302. }
  303. static void __b44_set_flow_ctrl(struct b44 *bp, u32 pause_flags)
  304. {
  305. u32 val;
  306. bp->flags &= ~(B44_FLAG_TX_PAUSE | B44_FLAG_RX_PAUSE);
  307. bp->flags |= pause_flags;
  308. val = br32(bp, B44_RXCONFIG);
  309. if (pause_flags & B44_FLAG_RX_PAUSE)
  310. val |= RXCONFIG_FLOW;
  311. else
  312. val &= ~RXCONFIG_FLOW;
  313. bw32(bp, B44_RXCONFIG, val);
  314. val = br32(bp, B44_MAC_FLOW);
  315. if (pause_flags & B44_FLAG_TX_PAUSE)
  316. val |= (MAC_FLOW_PAUSE_ENAB |
  317. (0xc0 & MAC_FLOW_RX_HI_WATER));
  318. else
  319. val &= ~MAC_FLOW_PAUSE_ENAB;
  320. bw32(bp, B44_MAC_FLOW, val);
  321. }
  322. static void b44_set_flow_ctrl(struct b44 *bp, u32 local, u32 remote)
  323. {
  324. u32 pause_enab = bp->flags & (B44_FLAG_TX_PAUSE |
  325. B44_FLAG_RX_PAUSE);
  326. if (local & ADVERTISE_PAUSE_CAP) {
  327. if (local & ADVERTISE_PAUSE_ASYM) {
  328. if (remote & LPA_PAUSE_CAP)
  329. pause_enab |= (B44_FLAG_TX_PAUSE |
  330. B44_FLAG_RX_PAUSE);
  331. else if (remote & LPA_PAUSE_ASYM)
  332. pause_enab |= B44_FLAG_RX_PAUSE;
  333. } else {
  334. if (remote & LPA_PAUSE_CAP)
  335. pause_enab |= (B44_FLAG_TX_PAUSE |
  336. B44_FLAG_RX_PAUSE);
  337. }
  338. } else if (local & ADVERTISE_PAUSE_ASYM) {
  339. if ((remote & LPA_PAUSE_CAP) &&
  340. (remote & LPA_PAUSE_ASYM))
  341. pause_enab |= B44_FLAG_TX_PAUSE;
  342. }
  343. __b44_set_flow_ctrl(bp, pause_enab);
  344. }
  345. static int b44_setup_phy(struct b44 *bp)
  346. {
  347. u32 val;
  348. int err;
  349. if ((err = b44_readphy(bp, B44_MII_ALEDCTRL, &val)) != 0)
  350. goto out;
  351. if ((err = b44_writephy(bp, B44_MII_ALEDCTRL,
  352. val & MII_ALEDCTRL_ALLMSK)) != 0)
  353. goto out;
  354. if ((err = b44_readphy(bp, B44_MII_TLEDCTRL, &val)) != 0)
  355. goto out;
  356. if ((err = b44_writephy(bp, B44_MII_TLEDCTRL,
  357. val | MII_TLEDCTRL_ENABLE)) != 0)
  358. goto out;
  359. if (!(bp->flags & B44_FLAG_FORCE_LINK)) {
  360. u32 adv = ADVERTISE_CSMA;
  361. if (bp->flags & B44_FLAG_ADV_10HALF)
  362. adv |= ADVERTISE_10HALF;
  363. if (bp->flags & B44_FLAG_ADV_10FULL)
  364. adv |= ADVERTISE_10FULL;
  365. if (bp->flags & B44_FLAG_ADV_100HALF)
  366. adv |= ADVERTISE_100HALF;
  367. if (bp->flags & B44_FLAG_ADV_100FULL)
  368. adv |= ADVERTISE_100FULL;
  369. if (bp->flags & B44_FLAG_PAUSE_AUTO)
  370. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  371. if ((err = b44_writephy(bp, MII_ADVERTISE, adv)) != 0)
  372. goto out;
  373. if ((err = b44_writephy(bp, MII_BMCR, (BMCR_ANENABLE |
  374. BMCR_ANRESTART))) != 0)
  375. goto out;
  376. } else {
  377. u32 bmcr;
  378. if ((err = b44_readphy(bp, MII_BMCR, &bmcr)) != 0)
  379. goto out;
  380. bmcr &= ~(BMCR_FULLDPLX | BMCR_ANENABLE | BMCR_SPEED100);
  381. if (bp->flags & B44_FLAG_100_BASE_T)
  382. bmcr |= BMCR_SPEED100;
  383. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  384. bmcr |= BMCR_FULLDPLX;
  385. if ((err = b44_writephy(bp, MII_BMCR, bmcr)) != 0)
  386. goto out;
  387. /* Since we will not be negotiating there is no safe way
  388. * to determine if the link partner supports flow control
  389. * or not. So just disable it completely in this case.
  390. */
  391. b44_set_flow_ctrl(bp, 0, 0);
  392. }
  393. out:
  394. return err;
  395. }
  396. static void b44_stats_update(struct b44 *bp)
  397. {
  398. unsigned long reg;
  399. u32 *val;
  400. val = &bp->hw_stats.tx_good_octets;
  401. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL) {
  402. *val++ += br32(bp, reg);
  403. }
  404. val = &bp->hw_stats.rx_good_octets;
  405. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL) {
  406. *val++ += br32(bp, reg);
  407. }
  408. }
  409. static void b44_link_report(struct b44 *bp)
  410. {
  411. if (!netif_carrier_ok(bp->dev)) {
  412. printk(KERN_INFO PFX "%s: Link is down.\n", bp->dev->name);
  413. } else {
  414. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  415. bp->dev->name,
  416. (bp->flags & B44_FLAG_100_BASE_T) ? 100 : 10,
  417. (bp->flags & B44_FLAG_FULL_DUPLEX) ? "full" : "half");
  418. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  419. "%s for RX.\n",
  420. bp->dev->name,
  421. (bp->flags & B44_FLAG_TX_PAUSE) ? "on" : "off",
  422. (bp->flags & B44_FLAG_RX_PAUSE) ? "on" : "off");
  423. }
  424. }
  425. static void b44_check_phy(struct b44 *bp)
  426. {
  427. u32 bmsr, aux;
  428. if (!b44_readphy(bp, MII_BMSR, &bmsr) &&
  429. !b44_readphy(bp, B44_MII_AUXCTRL, &aux) &&
  430. (bmsr != 0xffff)) {
  431. if (aux & MII_AUXCTRL_SPEED)
  432. bp->flags |= B44_FLAG_100_BASE_T;
  433. else
  434. bp->flags &= ~B44_FLAG_100_BASE_T;
  435. if (aux & MII_AUXCTRL_DUPLEX)
  436. bp->flags |= B44_FLAG_FULL_DUPLEX;
  437. else
  438. bp->flags &= ~B44_FLAG_FULL_DUPLEX;
  439. if (!netif_carrier_ok(bp->dev) &&
  440. (bmsr & BMSR_LSTATUS)) {
  441. u32 val = br32(bp, B44_TX_CTRL);
  442. u32 local_adv, remote_adv;
  443. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  444. val |= TX_CTRL_DUPLEX;
  445. else
  446. val &= ~TX_CTRL_DUPLEX;
  447. bw32(bp, B44_TX_CTRL, val);
  448. if (!(bp->flags & B44_FLAG_FORCE_LINK) &&
  449. !b44_readphy(bp, MII_ADVERTISE, &local_adv) &&
  450. !b44_readphy(bp, MII_LPA, &remote_adv))
  451. b44_set_flow_ctrl(bp, local_adv, remote_adv);
  452. /* Link now up */
  453. netif_carrier_on(bp->dev);
  454. b44_link_report(bp);
  455. } else if (netif_carrier_ok(bp->dev) && !(bmsr & BMSR_LSTATUS)) {
  456. /* Link now down */
  457. netif_carrier_off(bp->dev);
  458. b44_link_report(bp);
  459. }
  460. if (bmsr & BMSR_RFAULT)
  461. printk(KERN_WARNING PFX "%s: Remote fault detected in PHY\n",
  462. bp->dev->name);
  463. if (bmsr & BMSR_JCD)
  464. printk(KERN_WARNING PFX "%s: Jabber detected in PHY\n",
  465. bp->dev->name);
  466. }
  467. }
  468. static void b44_timer(unsigned long __opaque)
  469. {
  470. struct b44 *bp = (struct b44 *) __opaque;
  471. spin_lock_irq(&bp->lock);
  472. b44_check_phy(bp);
  473. b44_stats_update(bp);
  474. spin_unlock_irq(&bp->lock);
  475. bp->timer.expires = jiffies + HZ;
  476. add_timer(&bp->timer);
  477. }
  478. static void b44_tx(struct b44 *bp)
  479. {
  480. u32 cur, cons;
  481. cur = br32(bp, B44_DMATX_STAT) & DMATX_STAT_CDMASK;
  482. cur /= sizeof(struct dma_desc);
  483. /* XXX needs updating when NETIF_F_SG is supported */
  484. for (cons = bp->tx_cons; cons != cur; cons = NEXT_TX(cons)) {
  485. struct ring_info *rp = &bp->tx_buffers[cons];
  486. struct sk_buff *skb = rp->skb;
  487. if (unlikely(skb == NULL))
  488. BUG();
  489. pci_unmap_single(bp->pdev,
  490. pci_unmap_addr(rp, mapping),
  491. skb->len,
  492. PCI_DMA_TODEVICE);
  493. rp->skb = NULL;
  494. dev_kfree_skb_irq(skb);
  495. }
  496. bp->tx_cons = cons;
  497. if (netif_queue_stopped(bp->dev) &&
  498. TX_BUFFS_AVAIL(bp) > B44_TX_WAKEUP_THRESH)
  499. netif_wake_queue(bp->dev);
  500. bw32(bp, B44_GPTIMER, 0);
  501. }
  502. /* Works like this. This chip writes a 'struct rx_header" 30 bytes
  503. * before the DMA address you give it. So we allocate 30 more bytes
  504. * for the RX buffer, DMA map all of it, skb_reserve the 30 bytes, then
  505. * point the chip at 30 bytes past where the rx_header will go.
  506. */
  507. static int b44_alloc_rx_skb(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  508. {
  509. struct dma_desc *dp;
  510. struct ring_info *src_map, *map;
  511. struct rx_header *rh;
  512. struct sk_buff *skb;
  513. dma_addr_t mapping;
  514. int dest_idx;
  515. u32 ctrl;
  516. src_map = NULL;
  517. if (src_idx >= 0)
  518. src_map = &bp->rx_buffers[src_idx];
  519. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  520. map = &bp->rx_buffers[dest_idx];
  521. skb = dev_alloc_skb(RX_PKT_BUF_SZ);
  522. if (skb == NULL)
  523. return -ENOMEM;
  524. mapping = pci_map_single(bp->pdev, skb->data,
  525. RX_PKT_BUF_SZ,
  526. PCI_DMA_FROMDEVICE);
  527. /* Hardware bug work-around, the chip is unable to do PCI DMA
  528. to/from anything above 1GB :-( */
  529. if(mapping+RX_PKT_BUF_SZ > B44_DMA_MASK) {
  530. /* Sigh... */
  531. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  532. dev_kfree_skb_any(skb);
  533. skb = __dev_alloc_skb(RX_PKT_BUF_SZ,GFP_DMA);
  534. if (skb == NULL)
  535. return -ENOMEM;
  536. mapping = pci_map_single(bp->pdev, skb->data,
  537. RX_PKT_BUF_SZ,
  538. PCI_DMA_FROMDEVICE);
  539. if(mapping+RX_PKT_BUF_SZ > B44_DMA_MASK) {
  540. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  541. dev_kfree_skb_any(skb);
  542. return -ENOMEM;
  543. }
  544. }
  545. skb->dev = bp->dev;
  546. skb_reserve(skb, bp->rx_offset);
  547. rh = (struct rx_header *)
  548. (skb->data - bp->rx_offset);
  549. rh->len = 0;
  550. rh->flags = 0;
  551. map->skb = skb;
  552. pci_unmap_addr_set(map, mapping, mapping);
  553. if (src_map != NULL)
  554. src_map->skb = NULL;
  555. ctrl = (DESC_CTRL_LEN & (RX_PKT_BUF_SZ - bp->rx_offset));
  556. if (dest_idx == (B44_RX_RING_SIZE - 1))
  557. ctrl |= DESC_CTRL_EOT;
  558. dp = &bp->rx_ring[dest_idx];
  559. dp->ctrl = cpu_to_le32(ctrl);
  560. dp->addr = cpu_to_le32((u32) mapping + bp->rx_offset + bp->dma_offset);
  561. return RX_PKT_BUF_SZ;
  562. }
  563. static void b44_recycle_rx(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  564. {
  565. struct dma_desc *src_desc, *dest_desc;
  566. struct ring_info *src_map, *dest_map;
  567. struct rx_header *rh;
  568. int dest_idx;
  569. u32 ctrl;
  570. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  571. dest_desc = &bp->rx_ring[dest_idx];
  572. dest_map = &bp->rx_buffers[dest_idx];
  573. src_desc = &bp->rx_ring[src_idx];
  574. src_map = &bp->rx_buffers[src_idx];
  575. dest_map->skb = src_map->skb;
  576. rh = (struct rx_header *) src_map->skb->data;
  577. rh->len = 0;
  578. rh->flags = 0;
  579. pci_unmap_addr_set(dest_map, mapping,
  580. pci_unmap_addr(src_map, mapping));
  581. ctrl = src_desc->ctrl;
  582. if (dest_idx == (B44_RX_RING_SIZE - 1))
  583. ctrl |= cpu_to_le32(DESC_CTRL_EOT);
  584. else
  585. ctrl &= cpu_to_le32(~DESC_CTRL_EOT);
  586. dest_desc->ctrl = ctrl;
  587. dest_desc->addr = src_desc->addr;
  588. src_map->skb = NULL;
  589. pci_dma_sync_single_for_device(bp->pdev, src_desc->addr,
  590. RX_PKT_BUF_SZ,
  591. PCI_DMA_FROMDEVICE);
  592. }
  593. static int b44_rx(struct b44 *bp, int budget)
  594. {
  595. int received;
  596. u32 cons, prod;
  597. received = 0;
  598. prod = br32(bp, B44_DMARX_STAT) & DMARX_STAT_CDMASK;
  599. prod /= sizeof(struct dma_desc);
  600. cons = bp->rx_cons;
  601. while (cons != prod && budget > 0) {
  602. struct ring_info *rp = &bp->rx_buffers[cons];
  603. struct sk_buff *skb = rp->skb;
  604. dma_addr_t map = pci_unmap_addr(rp, mapping);
  605. struct rx_header *rh;
  606. u16 len;
  607. pci_dma_sync_single_for_cpu(bp->pdev, map,
  608. RX_PKT_BUF_SZ,
  609. PCI_DMA_FROMDEVICE);
  610. rh = (struct rx_header *) skb->data;
  611. len = cpu_to_le16(rh->len);
  612. if ((len > (RX_PKT_BUF_SZ - bp->rx_offset)) ||
  613. (rh->flags & cpu_to_le16(RX_FLAG_ERRORS))) {
  614. drop_it:
  615. b44_recycle_rx(bp, cons, bp->rx_prod);
  616. drop_it_no_recycle:
  617. bp->stats.rx_dropped++;
  618. goto next_pkt;
  619. }
  620. if (len == 0) {
  621. int i = 0;
  622. do {
  623. udelay(2);
  624. barrier();
  625. len = cpu_to_le16(rh->len);
  626. } while (len == 0 && i++ < 5);
  627. if (len == 0)
  628. goto drop_it;
  629. }
  630. /* Omit CRC. */
  631. len -= 4;
  632. if (len > RX_COPY_THRESHOLD) {
  633. int skb_size;
  634. skb_size = b44_alloc_rx_skb(bp, cons, bp->rx_prod);
  635. if (skb_size < 0)
  636. goto drop_it;
  637. pci_unmap_single(bp->pdev, map,
  638. skb_size, PCI_DMA_FROMDEVICE);
  639. /* Leave out rx_header */
  640. skb_put(skb, len+bp->rx_offset);
  641. skb_pull(skb,bp->rx_offset);
  642. } else {
  643. struct sk_buff *copy_skb;
  644. b44_recycle_rx(bp, cons, bp->rx_prod);
  645. copy_skb = dev_alloc_skb(len + 2);
  646. if (copy_skb == NULL)
  647. goto drop_it_no_recycle;
  648. copy_skb->dev = bp->dev;
  649. skb_reserve(copy_skb, 2);
  650. skb_put(copy_skb, len);
  651. /* DMA sync done above, copy just the actual packet */
  652. memcpy(copy_skb->data, skb->data+bp->rx_offset, len);
  653. skb = copy_skb;
  654. }
  655. skb->ip_summed = CHECKSUM_NONE;
  656. skb->protocol = eth_type_trans(skb, bp->dev);
  657. netif_receive_skb(skb);
  658. bp->dev->last_rx = jiffies;
  659. received++;
  660. budget--;
  661. next_pkt:
  662. bp->rx_prod = (bp->rx_prod + 1) &
  663. (B44_RX_RING_SIZE - 1);
  664. cons = (cons + 1) & (B44_RX_RING_SIZE - 1);
  665. }
  666. bp->rx_cons = cons;
  667. bw32(bp, B44_DMARX_PTR, cons * sizeof(struct dma_desc));
  668. return received;
  669. }
  670. static int b44_poll(struct net_device *netdev, int *budget)
  671. {
  672. struct b44 *bp = netdev_priv(netdev);
  673. int done;
  674. spin_lock_irq(&bp->lock);
  675. if (bp->istat & (ISTAT_TX | ISTAT_TO)) {
  676. /* spin_lock(&bp->tx_lock); */
  677. b44_tx(bp);
  678. /* spin_unlock(&bp->tx_lock); */
  679. }
  680. spin_unlock_irq(&bp->lock);
  681. done = 1;
  682. if (bp->istat & ISTAT_RX) {
  683. int orig_budget = *budget;
  684. int work_done;
  685. if (orig_budget > netdev->quota)
  686. orig_budget = netdev->quota;
  687. work_done = b44_rx(bp, orig_budget);
  688. *budget -= work_done;
  689. netdev->quota -= work_done;
  690. if (work_done >= orig_budget)
  691. done = 0;
  692. }
  693. if (bp->istat & ISTAT_ERRORS) {
  694. spin_lock_irq(&bp->lock);
  695. b44_halt(bp);
  696. b44_init_rings(bp);
  697. b44_init_hw(bp);
  698. netif_wake_queue(bp->dev);
  699. spin_unlock_irq(&bp->lock);
  700. done = 1;
  701. }
  702. if (done) {
  703. netif_rx_complete(netdev);
  704. b44_enable_ints(bp);
  705. }
  706. return (done ? 0 : 1);
  707. }
  708. static irqreturn_t b44_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  709. {
  710. struct net_device *dev = dev_id;
  711. struct b44 *bp = netdev_priv(dev);
  712. unsigned long flags;
  713. u32 istat, imask;
  714. int handled = 0;
  715. spin_lock_irqsave(&bp->lock, flags);
  716. istat = br32(bp, B44_ISTAT);
  717. imask = br32(bp, B44_IMASK);
  718. /* ??? What the fuck is the purpose of the interrupt mask
  719. * ??? register if we have to mask it out by hand anyways?
  720. */
  721. istat &= imask;
  722. if (istat) {
  723. handled = 1;
  724. if (netif_rx_schedule_prep(dev)) {
  725. /* NOTE: These writes are posted by the readback of
  726. * the ISTAT register below.
  727. */
  728. bp->istat = istat;
  729. __b44_disable_ints(bp);
  730. __netif_rx_schedule(dev);
  731. } else {
  732. printk(KERN_ERR PFX "%s: Error, poll already scheduled\n",
  733. dev->name);
  734. }
  735. bw32(bp, B44_ISTAT, istat);
  736. br32(bp, B44_ISTAT);
  737. }
  738. spin_unlock_irqrestore(&bp->lock, flags);
  739. return IRQ_RETVAL(handled);
  740. }
  741. static void b44_tx_timeout(struct net_device *dev)
  742. {
  743. struct b44 *bp = netdev_priv(dev);
  744. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  745. dev->name);
  746. spin_lock_irq(&bp->lock);
  747. b44_halt(bp);
  748. b44_init_rings(bp);
  749. b44_init_hw(bp);
  750. spin_unlock_irq(&bp->lock);
  751. b44_enable_ints(bp);
  752. netif_wake_queue(dev);
  753. }
  754. static int b44_start_xmit(struct sk_buff *skb, struct net_device *dev)
  755. {
  756. struct b44 *bp = netdev_priv(dev);
  757. struct sk_buff *bounce_skb;
  758. dma_addr_t mapping;
  759. u32 len, entry, ctrl;
  760. len = skb->len;
  761. spin_lock_irq(&bp->lock);
  762. /* This is a hard error, log it. */
  763. if (unlikely(TX_BUFFS_AVAIL(bp) < 1)) {
  764. netif_stop_queue(dev);
  765. spin_unlock_irq(&bp->lock);
  766. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  767. dev->name);
  768. return 1;
  769. }
  770. mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  771. if(mapping+len > B44_DMA_MASK) {
  772. /* Chip can't handle DMA to/from >1GB, use bounce buffer */
  773. pci_unmap_single(bp->pdev, mapping, len, PCI_DMA_TODEVICE);
  774. bounce_skb = __dev_alloc_skb(TX_PKT_BUF_SZ,
  775. GFP_ATOMIC|GFP_DMA);
  776. if (!bounce_skb)
  777. return NETDEV_TX_BUSY;
  778. mapping = pci_map_single(bp->pdev, bounce_skb->data,
  779. len, PCI_DMA_TODEVICE);
  780. if(mapping+len > B44_DMA_MASK) {
  781. pci_unmap_single(bp->pdev, mapping,
  782. len, PCI_DMA_TODEVICE);
  783. dev_kfree_skb_any(bounce_skb);
  784. return NETDEV_TX_BUSY;
  785. }
  786. memcpy(skb_put(bounce_skb, len), skb->data, skb->len);
  787. dev_kfree_skb_any(skb);
  788. skb = bounce_skb;
  789. }
  790. entry = bp->tx_prod;
  791. bp->tx_buffers[entry].skb = skb;
  792. pci_unmap_addr_set(&bp->tx_buffers[entry], mapping, mapping);
  793. ctrl = (len & DESC_CTRL_LEN);
  794. ctrl |= DESC_CTRL_IOC | DESC_CTRL_SOF | DESC_CTRL_EOF;
  795. if (entry == (B44_TX_RING_SIZE - 1))
  796. ctrl |= DESC_CTRL_EOT;
  797. bp->tx_ring[entry].ctrl = cpu_to_le32(ctrl);
  798. bp->tx_ring[entry].addr = cpu_to_le32((u32) mapping+bp->dma_offset);
  799. entry = NEXT_TX(entry);
  800. bp->tx_prod = entry;
  801. wmb();
  802. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  803. if (bp->flags & B44_FLAG_BUGGY_TXPTR)
  804. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  805. if (bp->flags & B44_FLAG_REORDER_BUG)
  806. br32(bp, B44_DMATX_PTR);
  807. if (TX_BUFFS_AVAIL(bp) < 1)
  808. netif_stop_queue(dev);
  809. spin_unlock_irq(&bp->lock);
  810. dev->trans_start = jiffies;
  811. return 0;
  812. }
  813. static int b44_change_mtu(struct net_device *dev, int new_mtu)
  814. {
  815. struct b44 *bp = netdev_priv(dev);
  816. if (new_mtu < B44_MIN_MTU || new_mtu > B44_MAX_MTU)
  817. return -EINVAL;
  818. if (!netif_running(dev)) {
  819. /* We'll just catch it later when the
  820. * device is up'd.
  821. */
  822. dev->mtu = new_mtu;
  823. return 0;
  824. }
  825. spin_lock_irq(&bp->lock);
  826. b44_halt(bp);
  827. dev->mtu = new_mtu;
  828. b44_init_rings(bp);
  829. b44_init_hw(bp);
  830. spin_unlock_irq(&bp->lock);
  831. b44_enable_ints(bp);
  832. return 0;
  833. }
  834. /* Free up pending packets in all rx/tx rings.
  835. *
  836. * The chip has been shut down and the driver detached from
  837. * the networking, so no interrupts or new tx packets will
  838. * end up in the driver. bp->lock is not held and we are not
  839. * in an interrupt context and thus may sleep.
  840. */
  841. static void b44_free_rings(struct b44 *bp)
  842. {
  843. struct ring_info *rp;
  844. int i;
  845. for (i = 0; i < B44_RX_RING_SIZE; i++) {
  846. rp = &bp->rx_buffers[i];
  847. if (rp->skb == NULL)
  848. continue;
  849. pci_unmap_single(bp->pdev,
  850. pci_unmap_addr(rp, mapping),
  851. RX_PKT_BUF_SZ,
  852. PCI_DMA_FROMDEVICE);
  853. dev_kfree_skb_any(rp->skb);
  854. rp->skb = NULL;
  855. }
  856. /* XXX needs changes once NETIF_F_SG is set... */
  857. for (i = 0; i < B44_TX_RING_SIZE; i++) {
  858. rp = &bp->tx_buffers[i];
  859. if (rp->skb == NULL)
  860. continue;
  861. pci_unmap_single(bp->pdev,
  862. pci_unmap_addr(rp, mapping),
  863. rp->skb->len,
  864. PCI_DMA_TODEVICE);
  865. dev_kfree_skb_any(rp->skb);
  866. rp->skb = NULL;
  867. }
  868. }
  869. /* Initialize tx/rx rings for packet processing.
  870. *
  871. * The chip has been shut down and the driver detached from
  872. * the networking, so no interrupts or new tx packets will
  873. * end up in the driver. bp->lock is not held and we are not
  874. * in an interrupt context and thus may sleep.
  875. */
  876. static void b44_init_rings(struct b44 *bp)
  877. {
  878. int i;
  879. b44_free_rings(bp);
  880. memset(bp->rx_ring, 0, B44_RX_RING_BYTES);
  881. memset(bp->tx_ring, 0, B44_TX_RING_BYTES);
  882. for (i = 0; i < bp->rx_pending; i++) {
  883. if (b44_alloc_rx_skb(bp, -1, i) < 0)
  884. break;
  885. }
  886. }
  887. /*
  888. * Must not be invoked with interrupt sources disabled and
  889. * the hardware shutdown down.
  890. */
  891. static void b44_free_consistent(struct b44 *bp)
  892. {
  893. if (bp->rx_buffers) {
  894. kfree(bp->rx_buffers);
  895. bp->rx_buffers = NULL;
  896. }
  897. if (bp->tx_buffers) {
  898. kfree(bp->tx_buffers);
  899. bp->tx_buffers = NULL;
  900. }
  901. if (bp->rx_ring) {
  902. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  903. bp->rx_ring, bp->rx_ring_dma);
  904. bp->rx_ring = NULL;
  905. }
  906. if (bp->tx_ring) {
  907. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  908. bp->tx_ring, bp->tx_ring_dma);
  909. bp->tx_ring = NULL;
  910. }
  911. }
  912. /*
  913. * Must not be invoked with interrupt sources disabled and
  914. * the hardware shutdown down. Can sleep.
  915. */
  916. static int b44_alloc_consistent(struct b44 *bp)
  917. {
  918. int size;
  919. size = B44_RX_RING_SIZE * sizeof(struct ring_info);
  920. bp->rx_buffers = kmalloc(size, GFP_KERNEL);
  921. if (!bp->rx_buffers)
  922. goto out_err;
  923. memset(bp->rx_buffers, 0, size);
  924. size = B44_TX_RING_SIZE * sizeof(struct ring_info);
  925. bp->tx_buffers = kmalloc(size, GFP_KERNEL);
  926. if (!bp->tx_buffers)
  927. goto out_err;
  928. memset(bp->tx_buffers, 0, size);
  929. size = DMA_TABLE_BYTES;
  930. bp->rx_ring = pci_alloc_consistent(bp->pdev, size, &bp->rx_ring_dma);
  931. if (!bp->rx_ring)
  932. goto out_err;
  933. bp->tx_ring = pci_alloc_consistent(bp->pdev, size, &bp->tx_ring_dma);
  934. if (!bp->tx_ring)
  935. goto out_err;
  936. return 0;
  937. out_err:
  938. b44_free_consistent(bp);
  939. return -ENOMEM;
  940. }
  941. /* bp->lock is held. */
  942. static void b44_clear_stats(struct b44 *bp)
  943. {
  944. unsigned long reg;
  945. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  946. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL)
  947. br32(bp, reg);
  948. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL)
  949. br32(bp, reg);
  950. }
  951. /* bp->lock is held. */
  952. static void b44_chip_reset(struct b44 *bp)
  953. {
  954. if (ssb_is_core_up(bp)) {
  955. bw32(bp, B44_RCV_LAZY, 0);
  956. bw32(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE);
  957. b44_wait_bit(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE, 100, 1);
  958. bw32(bp, B44_DMATX_CTRL, 0);
  959. bp->tx_prod = bp->tx_cons = 0;
  960. if (br32(bp, B44_DMARX_STAT) & DMARX_STAT_EMASK) {
  961. b44_wait_bit(bp, B44_DMARX_STAT, DMARX_STAT_SIDLE,
  962. 100, 0);
  963. }
  964. bw32(bp, B44_DMARX_CTRL, 0);
  965. bp->rx_prod = bp->rx_cons = 0;
  966. } else {
  967. ssb_pci_setup(bp, (bp->core_unit == 0 ?
  968. SBINTVEC_ENET0 :
  969. SBINTVEC_ENET1));
  970. }
  971. ssb_core_reset(bp);
  972. b44_clear_stats(bp);
  973. /* Make PHY accessible. */
  974. bw32(bp, B44_MDIO_CTRL, (MDIO_CTRL_PREAMBLE |
  975. (0x0d & MDIO_CTRL_MAXF_MASK)));
  976. br32(bp, B44_MDIO_CTRL);
  977. if (!(br32(bp, B44_DEVCTRL) & DEVCTRL_IPP)) {
  978. bw32(bp, B44_ENET_CTRL, ENET_CTRL_EPSEL);
  979. br32(bp, B44_ENET_CTRL);
  980. bp->flags &= ~B44_FLAG_INTERNAL_PHY;
  981. } else {
  982. u32 val = br32(bp, B44_DEVCTRL);
  983. if (val & DEVCTRL_EPR) {
  984. bw32(bp, B44_DEVCTRL, (val & ~DEVCTRL_EPR));
  985. br32(bp, B44_DEVCTRL);
  986. udelay(100);
  987. }
  988. bp->flags |= B44_FLAG_INTERNAL_PHY;
  989. }
  990. }
  991. /* bp->lock is held. */
  992. static void b44_halt(struct b44 *bp)
  993. {
  994. b44_disable_ints(bp);
  995. b44_chip_reset(bp);
  996. }
  997. /* bp->lock is held. */
  998. static void __b44_set_mac_addr(struct b44 *bp)
  999. {
  1000. bw32(bp, B44_CAM_CTRL, 0);
  1001. if (!(bp->dev->flags & IFF_PROMISC)) {
  1002. u32 val;
  1003. __b44_cam_write(bp, bp->dev->dev_addr, 0);
  1004. val = br32(bp, B44_CAM_CTRL);
  1005. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1006. }
  1007. }
  1008. static int b44_set_mac_addr(struct net_device *dev, void *p)
  1009. {
  1010. struct b44 *bp = netdev_priv(dev);
  1011. struct sockaddr *addr = p;
  1012. if (netif_running(dev))
  1013. return -EBUSY;
  1014. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1015. spin_lock_irq(&bp->lock);
  1016. __b44_set_mac_addr(bp);
  1017. spin_unlock_irq(&bp->lock);
  1018. return 0;
  1019. }
  1020. /* Called at device open time to get the chip ready for
  1021. * packet processing. Invoked with bp->lock held.
  1022. */
  1023. static void __b44_set_rx_mode(struct net_device *);
  1024. static void b44_init_hw(struct b44 *bp)
  1025. {
  1026. u32 val;
  1027. b44_chip_reset(bp);
  1028. b44_phy_reset(bp);
  1029. b44_setup_phy(bp);
  1030. /* Enable CRC32, set proper LED modes and power on PHY */
  1031. bw32(bp, B44_MAC_CTRL, MAC_CTRL_CRC32_ENAB | MAC_CTRL_PHY_LEDCTRL);
  1032. bw32(bp, B44_RCV_LAZY, (1 << RCV_LAZY_FC_SHIFT));
  1033. /* This sets the MAC address too. */
  1034. __b44_set_rx_mode(bp->dev);
  1035. /* MTU + eth header + possible VLAN tag + struct rx_header */
  1036. bw32(bp, B44_RXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1037. bw32(bp, B44_TXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1038. bw32(bp, B44_TX_WMARK, 56); /* XXX magic */
  1039. bw32(bp, B44_DMATX_CTRL, DMATX_CTRL_ENABLE);
  1040. bw32(bp, B44_DMATX_ADDR, bp->tx_ring_dma + bp->dma_offset);
  1041. bw32(bp, B44_DMARX_CTRL, (DMARX_CTRL_ENABLE |
  1042. (bp->rx_offset << DMARX_CTRL_ROSHIFT)));
  1043. bw32(bp, B44_DMARX_ADDR, bp->rx_ring_dma + bp->dma_offset);
  1044. bw32(bp, B44_DMARX_PTR, bp->rx_pending);
  1045. bp->rx_prod = bp->rx_pending;
  1046. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1047. val = br32(bp, B44_ENET_CTRL);
  1048. bw32(bp, B44_ENET_CTRL, (val | ENET_CTRL_ENABLE));
  1049. }
  1050. static int b44_open(struct net_device *dev)
  1051. {
  1052. struct b44 *bp = netdev_priv(dev);
  1053. int err;
  1054. err = b44_alloc_consistent(bp);
  1055. if (err)
  1056. return err;
  1057. err = request_irq(dev->irq, b44_interrupt, SA_SHIRQ, dev->name, dev);
  1058. if (err)
  1059. goto err_out_free;
  1060. spin_lock_irq(&bp->lock);
  1061. b44_init_rings(bp);
  1062. b44_init_hw(bp);
  1063. bp->flags |= B44_FLAG_INIT_COMPLETE;
  1064. netif_carrier_off(dev);
  1065. b44_check_phy(bp);
  1066. spin_unlock_irq(&bp->lock);
  1067. init_timer(&bp->timer);
  1068. bp->timer.expires = jiffies + HZ;
  1069. bp->timer.data = (unsigned long) bp;
  1070. bp->timer.function = b44_timer;
  1071. add_timer(&bp->timer);
  1072. b44_enable_ints(bp);
  1073. return 0;
  1074. err_out_free:
  1075. b44_free_consistent(bp);
  1076. return err;
  1077. }
  1078. #if 0
  1079. /*static*/ void b44_dump_state(struct b44 *bp)
  1080. {
  1081. u32 val32, val32_2, val32_3, val32_4, val32_5;
  1082. u16 val16;
  1083. pci_read_config_word(bp->pdev, PCI_STATUS, &val16);
  1084. printk("DEBUG: PCI status [%04x] \n", val16);
  1085. }
  1086. #endif
  1087. #ifdef CONFIG_NET_POLL_CONTROLLER
  1088. /*
  1089. * Polling receive - used by netconsole and other diagnostic tools
  1090. * to allow network i/o with interrupts disabled.
  1091. */
  1092. static void b44_poll_controller(struct net_device *dev)
  1093. {
  1094. disable_irq(dev->irq);
  1095. b44_interrupt(dev->irq, dev, NULL);
  1096. enable_irq(dev->irq);
  1097. }
  1098. #endif
  1099. static int b44_close(struct net_device *dev)
  1100. {
  1101. struct b44 *bp = netdev_priv(dev);
  1102. netif_stop_queue(dev);
  1103. del_timer_sync(&bp->timer);
  1104. spin_lock_irq(&bp->lock);
  1105. #if 0
  1106. b44_dump_state(bp);
  1107. #endif
  1108. b44_halt(bp);
  1109. b44_free_rings(bp);
  1110. bp->flags &= ~B44_FLAG_INIT_COMPLETE;
  1111. netif_carrier_off(bp->dev);
  1112. spin_unlock_irq(&bp->lock);
  1113. free_irq(dev->irq, dev);
  1114. b44_free_consistent(bp);
  1115. return 0;
  1116. }
  1117. static struct net_device_stats *b44_get_stats(struct net_device *dev)
  1118. {
  1119. struct b44 *bp = netdev_priv(dev);
  1120. struct net_device_stats *nstat = &bp->stats;
  1121. struct b44_hw_stats *hwstat = &bp->hw_stats;
  1122. /* Convert HW stats into netdevice stats. */
  1123. nstat->rx_packets = hwstat->rx_pkts;
  1124. nstat->tx_packets = hwstat->tx_pkts;
  1125. nstat->rx_bytes = hwstat->rx_octets;
  1126. nstat->tx_bytes = hwstat->tx_octets;
  1127. nstat->tx_errors = (hwstat->tx_jabber_pkts +
  1128. hwstat->tx_oversize_pkts +
  1129. hwstat->tx_underruns +
  1130. hwstat->tx_excessive_cols +
  1131. hwstat->tx_late_cols);
  1132. nstat->multicast = hwstat->tx_multicast_pkts;
  1133. nstat->collisions = hwstat->tx_total_cols;
  1134. nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
  1135. hwstat->rx_undersize);
  1136. nstat->rx_over_errors = hwstat->rx_missed_pkts;
  1137. nstat->rx_frame_errors = hwstat->rx_align_errs;
  1138. nstat->rx_crc_errors = hwstat->rx_crc_errs;
  1139. nstat->rx_errors = (hwstat->rx_jabber_pkts +
  1140. hwstat->rx_oversize_pkts +
  1141. hwstat->rx_missed_pkts +
  1142. hwstat->rx_crc_align_errs +
  1143. hwstat->rx_undersize +
  1144. hwstat->rx_crc_errs +
  1145. hwstat->rx_align_errs +
  1146. hwstat->rx_symbol_errs);
  1147. nstat->tx_aborted_errors = hwstat->tx_underruns;
  1148. #if 0
  1149. /* Carrier lost counter seems to be broken for some devices */
  1150. nstat->tx_carrier_errors = hwstat->tx_carrier_lost;
  1151. #endif
  1152. return nstat;
  1153. }
  1154. static int __b44_load_mcast(struct b44 *bp, struct net_device *dev)
  1155. {
  1156. struct dev_mc_list *mclist;
  1157. int i, num_ents;
  1158. num_ents = min_t(int, dev->mc_count, B44_MCAST_TABLE_SIZE);
  1159. mclist = dev->mc_list;
  1160. for (i = 0; mclist && i < num_ents; i++, mclist = mclist->next) {
  1161. __b44_cam_write(bp, mclist->dmi_addr, i + 1);
  1162. }
  1163. return i+1;
  1164. }
  1165. static void __b44_set_rx_mode(struct net_device *dev)
  1166. {
  1167. struct b44 *bp = netdev_priv(dev);
  1168. u32 val;
  1169. int i=0;
  1170. unsigned char zero[6] = {0,0,0,0,0,0};
  1171. val = br32(bp, B44_RXCONFIG);
  1172. val &= ~(RXCONFIG_PROMISC | RXCONFIG_ALLMULTI);
  1173. if (dev->flags & IFF_PROMISC) {
  1174. val |= RXCONFIG_PROMISC;
  1175. bw32(bp, B44_RXCONFIG, val);
  1176. } else {
  1177. __b44_set_mac_addr(bp);
  1178. if (dev->flags & IFF_ALLMULTI)
  1179. val |= RXCONFIG_ALLMULTI;
  1180. else
  1181. i=__b44_load_mcast(bp, dev);
  1182. for(;i<64;i++) {
  1183. __b44_cam_write(bp, zero, i);
  1184. }
  1185. bw32(bp, B44_RXCONFIG, val);
  1186. val = br32(bp, B44_CAM_CTRL);
  1187. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1188. }
  1189. }
  1190. static void b44_set_rx_mode(struct net_device *dev)
  1191. {
  1192. struct b44 *bp = netdev_priv(dev);
  1193. spin_lock_irq(&bp->lock);
  1194. __b44_set_rx_mode(dev);
  1195. spin_unlock_irq(&bp->lock);
  1196. }
  1197. static u32 b44_get_msglevel(struct net_device *dev)
  1198. {
  1199. struct b44 *bp = netdev_priv(dev);
  1200. return bp->msg_enable;
  1201. }
  1202. static void b44_set_msglevel(struct net_device *dev, u32 value)
  1203. {
  1204. struct b44 *bp = netdev_priv(dev);
  1205. bp->msg_enable = value;
  1206. }
  1207. static void b44_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
  1208. {
  1209. struct b44 *bp = netdev_priv(dev);
  1210. struct pci_dev *pci_dev = bp->pdev;
  1211. strcpy (info->driver, DRV_MODULE_NAME);
  1212. strcpy (info->version, DRV_MODULE_VERSION);
  1213. strcpy (info->bus_info, pci_name(pci_dev));
  1214. }
  1215. static int b44_nway_reset(struct net_device *dev)
  1216. {
  1217. struct b44 *bp = netdev_priv(dev);
  1218. u32 bmcr;
  1219. int r;
  1220. spin_lock_irq(&bp->lock);
  1221. b44_readphy(bp, MII_BMCR, &bmcr);
  1222. b44_readphy(bp, MII_BMCR, &bmcr);
  1223. r = -EINVAL;
  1224. if (bmcr & BMCR_ANENABLE) {
  1225. b44_writephy(bp, MII_BMCR,
  1226. bmcr | BMCR_ANRESTART);
  1227. r = 0;
  1228. }
  1229. spin_unlock_irq(&bp->lock);
  1230. return r;
  1231. }
  1232. static int b44_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1233. {
  1234. struct b44 *bp = netdev_priv(dev);
  1235. if (!(bp->flags & B44_FLAG_INIT_COMPLETE))
  1236. return -EAGAIN;
  1237. cmd->supported = (SUPPORTED_Autoneg);
  1238. cmd->supported |= (SUPPORTED_100baseT_Half |
  1239. SUPPORTED_100baseT_Full |
  1240. SUPPORTED_10baseT_Half |
  1241. SUPPORTED_10baseT_Full |
  1242. SUPPORTED_MII);
  1243. cmd->advertising = 0;
  1244. if (bp->flags & B44_FLAG_ADV_10HALF)
  1245. cmd->advertising |= ADVERTISE_10HALF;
  1246. if (bp->flags & B44_FLAG_ADV_10FULL)
  1247. cmd->advertising |= ADVERTISE_10FULL;
  1248. if (bp->flags & B44_FLAG_ADV_100HALF)
  1249. cmd->advertising |= ADVERTISE_100HALF;
  1250. if (bp->flags & B44_FLAG_ADV_100FULL)
  1251. cmd->advertising |= ADVERTISE_100FULL;
  1252. cmd->advertising |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1253. cmd->speed = (bp->flags & B44_FLAG_100_BASE_T) ?
  1254. SPEED_100 : SPEED_10;
  1255. cmd->duplex = (bp->flags & B44_FLAG_FULL_DUPLEX) ?
  1256. DUPLEX_FULL : DUPLEX_HALF;
  1257. cmd->port = 0;
  1258. cmd->phy_address = bp->phy_addr;
  1259. cmd->transceiver = (bp->flags & B44_FLAG_INTERNAL_PHY) ?
  1260. XCVR_INTERNAL : XCVR_EXTERNAL;
  1261. cmd->autoneg = (bp->flags & B44_FLAG_FORCE_LINK) ?
  1262. AUTONEG_DISABLE : AUTONEG_ENABLE;
  1263. cmd->maxtxpkt = 0;
  1264. cmd->maxrxpkt = 0;
  1265. return 0;
  1266. }
  1267. static int b44_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1268. {
  1269. struct b44 *bp = netdev_priv(dev);
  1270. if (!(bp->flags & B44_FLAG_INIT_COMPLETE))
  1271. return -EAGAIN;
  1272. /* We do not support gigabit. */
  1273. if (cmd->autoneg == AUTONEG_ENABLE) {
  1274. if (cmd->advertising &
  1275. (ADVERTISED_1000baseT_Half |
  1276. ADVERTISED_1000baseT_Full))
  1277. return -EINVAL;
  1278. } else if ((cmd->speed != SPEED_100 &&
  1279. cmd->speed != SPEED_10) ||
  1280. (cmd->duplex != DUPLEX_HALF &&
  1281. cmd->duplex != DUPLEX_FULL)) {
  1282. return -EINVAL;
  1283. }
  1284. spin_lock_irq(&bp->lock);
  1285. if (cmd->autoneg == AUTONEG_ENABLE) {
  1286. bp->flags &= ~B44_FLAG_FORCE_LINK;
  1287. bp->flags &= ~(B44_FLAG_ADV_10HALF |
  1288. B44_FLAG_ADV_10FULL |
  1289. B44_FLAG_ADV_100HALF |
  1290. B44_FLAG_ADV_100FULL);
  1291. if (cmd->advertising & ADVERTISE_10HALF)
  1292. bp->flags |= B44_FLAG_ADV_10HALF;
  1293. if (cmd->advertising & ADVERTISE_10FULL)
  1294. bp->flags |= B44_FLAG_ADV_10FULL;
  1295. if (cmd->advertising & ADVERTISE_100HALF)
  1296. bp->flags |= B44_FLAG_ADV_100HALF;
  1297. if (cmd->advertising & ADVERTISE_100FULL)
  1298. bp->flags |= B44_FLAG_ADV_100FULL;
  1299. } else {
  1300. bp->flags |= B44_FLAG_FORCE_LINK;
  1301. if (cmd->speed == SPEED_100)
  1302. bp->flags |= B44_FLAG_100_BASE_T;
  1303. if (cmd->duplex == DUPLEX_FULL)
  1304. bp->flags |= B44_FLAG_FULL_DUPLEX;
  1305. }
  1306. b44_setup_phy(bp);
  1307. spin_unlock_irq(&bp->lock);
  1308. return 0;
  1309. }
  1310. static void b44_get_ringparam(struct net_device *dev,
  1311. struct ethtool_ringparam *ering)
  1312. {
  1313. struct b44 *bp = netdev_priv(dev);
  1314. ering->rx_max_pending = B44_RX_RING_SIZE - 1;
  1315. ering->rx_pending = bp->rx_pending;
  1316. /* XXX ethtool lacks a tx_max_pending, oops... */
  1317. }
  1318. static int b44_set_ringparam(struct net_device *dev,
  1319. struct ethtool_ringparam *ering)
  1320. {
  1321. struct b44 *bp = netdev_priv(dev);
  1322. if ((ering->rx_pending > B44_RX_RING_SIZE - 1) ||
  1323. (ering->rx_mini_pending != 0) ||
  1324. (ering->rx_jumbo_pending != 0) ||
  1325. (ering->tx_pending > B44_TX_RING_SIZE - 1))
  1326. return -EINVAL;
  1327. spin_lock_irq(&bp->lock);
  1328. bp->rx_pending = ering->rx_pending;
  1329. bp->tx_pending = ering->tx_pending;
  1330. b44_halt(bp);
  1331. b44_init_rings(bp);
  1332. b44_init_hw(bp);
  1333. netif_wake_queue(bp->dev);
  1334. spin_unlock_irq(&bp->lock);
  1335. b44_enable_ints(bp);
  1336. return 0;
  1337. }
  1338. static void b44_get_pauseparam(struct net_device *dev,
  1339. struct ethtool_pauseparam *epause)
  1340. {
  1341. struct b44 *bp = netdev_priv(dev);
  1342. epause->autoneg =
  1343. (bp->flags & B44_FLAG_PAUSE_AUTO) != 0;
  1344. epause->rx_pause =
  1345. (bp->flags & B44_FLAG_RX_PAUSE) != 0;
  1346. epause->tx_pause =
  1347. (bp->flags & B44_FLAG_TX_PAUSE) != 0;
  1348. }
  1349. static int b44_set_pauseparam(struct net_device *dev,
  1350. struct ethtool_pauseparam *epause)
  1351. {
  1352. struct b44 *bp = netdev_priv(dev);
  1353. spin_lock_irq(&bp->lock);
  1354. if (epause->autoneg)
  1355. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1356. else
  1357. bp->flags &= ~B44_FLAG_PAUSE_AUTO;
  1358. if (epause->rx_pause)
  1359. bp->flags |= B44_FLAG_RX_PAUSE;
  1360. else
  1361. bp->flags &= ~B44_FLAG_RX_PAUSE;
  1362. if (epause->tx_pause)
  1363. bp->flags |= B44_FLAG_TX_PAUSE;
  1364. else
  1365. bp->flags &= ~B44_FLAG_TX_PAUSE;
  1366. if (bp->flags & B44_FLAG_PAUSE_AUTO) {
  1367. b44_halt(bp);
  1368. b44_init_rings(bp);
  1369. b44_init_hw(bp);
  1370. } else {
  1371. __b44_set_flow_ctrl(bp, bp->flags);
  1372. }
  1373. spin_unlock_irq(&bp->lock);
  1374. b44_enable_ints(bp);
  1375. return 0;
  1376. }
  1377. static struct ethtool_ops b44_ethtool_ops = {
  1378. .get_drvinfo = b44_get_drvinfo,
  1379. .get_settings = b44_get_settings,
  1380. .set_settings = b44_set_settings,
  1381. .nway_reset = b44_nway_reset,
  1382. .get_link = ethtool_op_get_link,
  1383. .get_ringparam = b44_get_ringparam,
  1384. .set_ringparam = b44_set_ringparam,
  1385. .get_pauseparam = b44_get_pauseparam,
  1386. .set_pauseparam = b44_set_pauseparam,
  1387. .get_msglevel = b44_get_msglevel,
  1388. .set_msglevel = b44_set_msglevel,
  1389. };
  1390. static int b44_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1391. {
  1392. struct mii_ioctl_data *data = if_mii(ifr);
  1393. struct b44 *bp = netdev_priv(dev);
  1394. int err;
  1395. spin_lock_irq(&bp->lock);
  1396. err = generic_mii_ioctl(&bp->mii_if, data, cmd, NULL);
  1397. spin_unlock_irq(&bp->lock);
  1398. return err;
  1399. }
  1400. /* Read 128-bytes of EEPROM. */
  1401. static int b44_read_eeprom(struct b44 *bp, u8 *data)
  1402. {
  1403. long i;
  1404. u16 *ptr = (u16 *) data;
  1405. for (i = 0; i < 128; i += 2)
  1406. ptr[i / 2] = readw(bp->regs + 4096 + i);
  1407. return 0;
  1408. }
  1409. static int __devinit b44_get_invariants(struct b44 *bp)
  1410. {
  1411. u8 eeprom[128];
  1412. int err;
  1413. err = b44_read_eeprom(bp, &eeprom[0]);
  1414. if (err)
  1415. goto out;
  1416. bp->dev->dev_addr[0] = eeprom[79];
  1417. bp->dev->dev_addr[1] = eeprom[78];
  1418. bp->dev->dev_addr[2] = eeprom[81];
  1419. bp->dev->dev_addr[3] = eeprom[80];
  1420. bp->dev->dev_addr[4] = eeprom[83];
  1421. bp->dev->dev_addr[5] = eeprom[82];
  1422. bp->phy_addr = eeprom[90] & 0x1f;
  1423. /* With this, plus the rx_header prepended to the data by the
  1424. * hardware, we'll land the ethernet header on a 2-byte boundary.
  1425. */
  1426. bp->rx_offset = 30;
  1427. bp->imask = IMASK_DEF;
  1428. bp->core_unit = ssb_core_unit(bp);
  1429. bp->dma_offset = SB_PCI_DMA;
  1430. /* XXX - really required?
  1431. bp->flags |= B44_FLAG_BUGGY_TXPTR;
  1432. */
  1433. out:
  1434. return err;
  1435. }
  1436. static int __devinit b44_init_one(struct pci_dev *pdev,
  1437. const struct pci_device_id *ent)
  1438. {
  1439. static int b44_version_printed = 0;
  1440. unsigned long b44reg_base, b44reg_len;
  1441. struct net_device *dev;
  1442. struct b44 *bp;
  1443. int err, i;
  1444. if (b44_version_printed++ == 0)
  1445. printk(KERN_INFO "%s", version);
  1446. err = pci_enable_device(pdev);
  1447. if (err) {
  1448. printk(KERN_ERR PFX "Cannot enable PCI device, "
  1449. "aborting.\n");
  1450. return err;
  1451. }
  1452. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1453. printk(KERN_ERR PFX "Cannot find proper PCI device "
  1454. "base address, aborting.\n");
  1455. err = -ENODEV;
  1456. goto err_out_disable_pdev;
  1457. }
  1458. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  1459. if (err) {
  1460. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  1461. "aborting.\n");
  1462. goto err_out_disable_pdev;
  1463. }
  1464. pci_set_master(pdev);
  1465. err = pci_set_dma_mask(pdev, (u64) B44_DMA_MASK);
  1466. if (err) {
  1467. printk(KERN_ERR PFX "No usable DMA configuration, "
  1468. "aborting.\n");
  1469. goto err_out_free_res;
  1470. }
  1471. err = pci_set_consistent_dma_mask(pdev, (u64) B44_DMA_MASK);
  1472. if (err) {
  1473. printk(KERN_ERR PFX "No usable DMA configuration, "
  1474. "aborting.\n");
  1475. goto err_out_free_res;
  1476. }
  1477. b44reg_base = pci_resource_start(pdev, 0);
  1478. b44reg_len = pci_resource_len(pdev, 0);
  1479. dev = alloc_etherdev(sizeof(*bp));
  1480. if (!dev) {
  1481. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  1482. err = -ENOMEM;
  1483. goto err_out_free_res;
  1484. }
  1485. SET_MODULE_OWNER(dev);
  1486. SET_NETDEV_DEV(dev,&pdev->dev);
  1487. /* No interesting netdevice features in this card... */
  1488. dev->features |= 0;
  1489. bp = netdev_priv(dev);
  1490. bp->pdev = pdev;
  1491. bp->dev = dev;
  1492. if (b44_debug >= 0)
  1493. bp->msg_enable = (1 << b44_debug) - 1;
  1494. else
  1495. bp->msg_enable = B44_DEF_MSG_ENABLE;
  1496. spin_lock_init(&bp->lock);
  1497. bp->regs = ioremap(b44reg_base, b44reg_len);
  1498. if (bp->regs == 0UL) {
  1499. printk(KERN_ERR PFX "Cannot map device registers, "
  1500. "aborting.\n");
  1501. err = -ENOMEM;
  1502. goto err_out_free_dev;
  1503. }
  1504. bp->rx_pending = B44_DEF_RX_RING_PENDING;
  1505. bp->tx_pending = B44_DEF_TX_RING_PENDING;
  1506. dev->open = b44_open;
  1507. dev->stop = b44_close;
  1508. dev->hard_start_xmit = b44_start_xmit;
  1509. dev->get_stats = b44_get_stats;
  1510. dev->set_multicast_list = b44_set_rx_mode;
  1511. dev->set_mac_address = b44_set_mac_addr;
  1512. dev->do_ioctl = b44_ioctl;
  1513. dev->tx_timeout = b44_tx_timeout;
  1514. dev->poll = b44_poll;
  1515. dev->weight = 64;
  1516. dev->watchdog_timeo = B44_TX_TIMEOUT;
  1517. #ifdef CONFIG_NET_POLL_CONTROLLER
  1518. dev->poll_controller = b44_poll_controller;
  1519. #endif
  1520. dev->change_mtu = b44_change_mtu;
  1521. dev->irq = pdev->irq;
  1522. SET_ETHTOOL_OPS(dev, &b44_ethtool_ops);
  1523. err = b44_get_invariants(bp);
  1524. if (err) {
  1525. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  1526. "aborting.\n");
  1527. goto err_out_iounmap;
  1528. }
  1529. bp->mii_if.dev = dev;
  1530. bp->mii_if.mdio_read = b44_mii_read;
  1531. bp->mii_if.mdio_write = b44_mii_write;
  1532. bp->mii_if.phy_id = bp->phy_addr;
  1533. bp->mii_if.phy_id_mask = 0x1f;
  1534. bp->mii_if.reg_num_mask = 0x1f;
  1535. /* By default, advertise all speed/duplex settings. */
  1536. bp->flags |= (B44_FLAG_ADV_10HALF | B44_FLAG_ADV_10FULL |
  1537. B44_FLAG_ADV_100HALF | B44_FLAG_ADV_100FULL);
  1538. /* By default, auto-negotiate PAUSE. */
  1539. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1540. err = register_netdev(dev);
  1541. if (err) {
  1542. printk(KERN_ERR PFX "Cannot register net device, "
  1543. "aborting.\n");
  1544. goto err_out_iounmap;
  1545. }
  1546. pci_set_drvdata(pdev, dev);
  1547. pci_save_state(bp->pdev);
  1548. printk(KERN_INFO "%s: Broadcom 4400 10/100BaseT Ethernet ", dev->name);
  1549. for (i = 0; i < 6; i++)
  1550. printk("%2.2x%c", dev->dev_addr[i],
  1551. i == 5 ? '\n' : ':');
  1552. return 0;
  1553. err_out_iounmap:
  1554. iounmap(bp->regs);
  1555. err_out_free_dev:
  1556. free_netdev(dev);
  1557. err_out_free_res:
  1558. pci_release_regions(pdev);
  1559. err_out_disable_pdev:
  1560. pci_disable_device(pdev);
  1561. pci_set_drvdata(pdev, NULL);
  1562. return err;
  1563. }
  1564. static void __devexit b44_remove_one(struct pci_dev *pdev)
  1565. {
  1566. struct net_device *dev = pci_get_drvdata(pdev);
  1567. if (dev) {
  1568. struct b44 *bp = netdev_priv(dev);
  1569. unregister_netdev(dev);
  1570. iounmap(bp->regs);
  1571. free_netdev(dev);
  1572. pci_release_regions(pdev);
  1573. pci_disable_device(pdev);
  1574. pci_set_drvdata(pdev, NULL);
  1575. }
  1576. }
  1577. static int b44_suspend(struct pci_dev *pdev, pm_message_t state)
  1578. {
  1579. struct net_device *dev = pci_get_drvdata(pdev);
  1580. struct b44 *bp = netdev_priv(dev);
  1581. if (!netif_running(dev))
  1582. return 0;
  1583. del_timer_sync(&bp->timer);
  1584. spin_lock_irq(&bp->lock);
  1585. b44_halt(bp);
  1586. netif_carrier_off(bp->dev);
  1587. netif_device_detach(bp->dev);
  1588. b44_free_rings(bp);
  1589. spin_unlock_irq(&bp->lock);
  1590. pci_disable_device(pdev);
  1591. return 0;
  1592. }
  1593. static int b44_resume(struct pci_dev *pdev)
  1594. {
  1595. struct net_device *dev = pci_get_drvdata(pdev);
  1596. struct b44 *bp = netdev_priv(dev);
  1597. pci_restore_state(pdev);
  1598. pci_enable_device(pdev);
  1599. pci_set_master(pdev);
  1600. if (!netif_running(dev))
  1601. return 0;
  1602. spin_lock_irq(&bp->lock);
  1603. b44_init_rings(bp);
  1604. b44_init_hw(bp);
  1605. netif_device_attach(bp->dev);
  1606. spin_unlock_irq(&bp->lock);
  1607. bp->timer.expires = jiffies + HZ;
  1608. add_timer(&bp->timer);
  1609. b44_enable_ints(bp);
  1610. return 0;
  1611. }
  1612. static struct pci_driver b44_driver = {
  1613. .name = DRV_MODULE_NAME,
  1614. .id_table = b44_pci_tbl,
  1615. .probe = b44_init_one,
  1616. .remove = __devexit_p(b44_remove_one),
  1617. .suspend = b44_suspend,
  1618. .resume = b44_resume,
  1619. };
  1620. static int __init b44_init(void)
  1621. {
  1622. return pci_module_init(&b44_driver);
  1623. }
  1624. static void __exit b44_cleanup(void)
  1625. {
  1626. pci_unregister_driver(&b44_driver);
  1627. }
  1628. module_init(b44_init);
  1629. module_exit(b44_cleanup);