stv0297.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689
  1. /*
  2. Driver for STV0297 demodulator
  3. Copyright (C) 2004 Andrew de Quincey <adq_dvb@lidskialf.net>
  4. Copyright (C) 2003-2004 Dennis Noermann <dennis.noermann@noernet.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/string.h>
  21. #include <linux/delay.h>
  22. #include "dvb_frontend.h"
  23. #include "stv0297.h"
  24. struct stv0297_state {
  25. struct i2c_adapter *i2c;
  26. struct dvb_frontend_ops ops;
  27. const struct stv0297_config *config;
  28. struct dvb_frontend frontend;
  29. unsigned long base_freq;
  30. };
  31. #if 1
  32. #define dprintk(x...) printk(x)
  33. #else
  34. #define dprintk(x...)
  35. #endif
  36. #define STV0297_CLOCK_KHZ 28900
  37. static int stv0297_writereg(struct stv0297_state *state, u8 reg, u8 data)
  38. {
  39. int ret;
  40. u8 buf[] = { reg, data };
  41. struct i2c_msg msg = {.addr = state->config->demod_address,.flags = 0,.buf = buf,.len = 2 };
  42. ret = i2c_transfer(state->i2c, &msg, 1);
  43. if (ret != 1)
  44. dprintk("%s: writereg error (reg == 0x%02x, val == 0x%02x, "
  45. "ret == %i)\n", __FUNCTION__, reg, data, ret);
  46. return (ret != 1) ? -1 : 0;
  47. }
  48. static int stv0297_readreg(struct stv0297_state *state, u8 reg)
  49. {
  50. int ret;
  51. u8 b0[] = { reg };
  52. u8 b1[] = { 0 };
  53. struct i2c_msg msg[] = { {.addr = state->config->demod_address,.flags = 0,.buf = b0,.len =
  54. 1},
  55. {.addr = state->config->demod_address,.flags = I2C_M_RD,.buf = b1,.len = 1}
  56. };
  57. // this device needs a STOP between the register and data
  58. if ((ret = i2c_transfer(state->i2c, &msg[0], 1)) != 1) {
  59. dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __FUNCTION__, reg, ret);
  60. return -1;
  61. }
  62. if ((ret = i2c_transfer(state->i2c, &msg[1], 1)) != 1) {
  63. dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __FUNCTION__, reg, ret);
  64. return -1;
  65. }
  66. return b1[0];
  67. }
  68. static int stv0297_writereg_mask(struct stv0297_state *state, u8 reg, u8 mask, u8 data)
  69. {
  70. int val;
  71. val = stv0297_readreg(state, reg);
  72. val &= ~mask;
  73. val |= (data & mask);
  74. stv0297_writereg(state, reg, val);
  75. return 0;
  76. }
  77. static int stv0297_readregs(struct stv0297_state *state, u8 reg1, u8 * b, u8 len)
  78. {
  79. int ret;
  80. struct i2c_msg msg[] = { {.addr = state->config->demod_address,.flags = 0,.buf =
  81. &reg1,.len = 1},
  82. {.addr = state->config->demod_address,.flags = I2C_M_RD,.buf = b,.len = len}
  83. };
  84. // this device needs a STOP between the register and data
  85. if ((ret = i2c_transfer(state->i2c, &msg[0], 1)) != 1) {
  86. dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __FUNCTION__, reg1, ret);
  87. return -1;
  88. }
  89. if ((ret = i2c_transfer(state->i2c, &msg[1], 1)) != 1) {
  90. dprintk("%s: readreg error (reg == 0x%02x, ret == %i)\n", __FUNCTION__, reg1, ret);
  91. return -1;
  92. }
  93. return 0;
  94. }
  95. static u32 stv0297_get_symbolrate(struct stv0297_state *state)
  96. {
  97. u64 tmp;
  98. tmp = stv0297_readreg(state, 0x55);
  99. tmp |= stv0297_readreg(state, 0x56) << 8;
  100. tmp |= stv0297_readreg(state, 0x57) << 16;
  101. tmp |= stv0297_readreg(state, 0x58) << 24;
  102. tmp *= STV0297_CLOCK_KHZ;
  103. tmp >>= 32;
  104. return (u32) tmp;
  105. }
  106. static void stv0297_set_symbolrate(struct stv0297_state *state, u32 srate)
  107. {
  108. long tmp;
  109. tmp = 131072L * srate; /* 131072 = 2^17 */
  110. tmp = tmp / (STV0297_CLOCK_KHZ / 4); /* 1/4 = 2^-2 */
  111. tmp = tmp * 8192L; /* 8192 = 2^13 */
  112. stv0297_writereg(state, 0x55, (unsigned char) (tmp & 0xFF));
  113. stv0297_writereg(state, 0x56, (unsigned char) (tmp >> 8));
  114. stv0297_writereg(state, 0x57, (unsigned char) (tmp >> 16));
  115. stv0297_writereg(state, 0x58, (unsigned char) (tmp >> 24));
  116. }
  117. static void stv0297_set_sweeprate(struct stv0297_state *state, short fshift, long symrate)
  118. {
  119. long tmp;
  120. tmp = (long) fshift *262144L; /* 262144 = 2*18 */
  121. tmp /= symrate;
  122. tmp *= 1024; /* 1024 = 2*10 */
  123. // adjust
  124. if (tmp >= 0) {
  125. tmp += 500000;
  126. } else {
  127. tmp -= 500000;
  128. }
  129. tmp /= 1000000;
  130. stv0297_writereg(state, 0x60, tmp & 0xFF);
  131. stv0297_writereg_mask(state, 0x69, 0xF0, (tmp >> 4) & 0xf0);
  132. }
  133. static void stv0297_set_carrieroffset(struct stv0297_state *state, long offset)
  134. {
  135. long tmp;
  136. /* symrate is hardcoded to 10000 */
  137. tmp = offset * 26844L; /* (2**28)/10000 */
  138. if (tmp < 0)
  139. tmp += 0x10000000;
  140. tmp &= 0x0FFFFFFF;
  141. stv0297_writereg(state, 0x66, (unsigned char) (tmp & 0xFF));
  142. stv0297_writereg(state, 0x67, (unsigned char) (tmp >> 8));
  143. stv0297_writereg(state, 0x68, (unsigned char) (tmp >> 16));
  144. stv0297_writereg_mask(state, 0x69, 0x0F, (tmp >> 24) & 0x0f);
  145. }
  146. /*
  147. static long stv0297_get_carrieroffset(struct stv0297_state *state)
  148. {
  149. s64 tmp;
  150. stv0297_writereg(state, 0x6B, 0x00);
  151. tmp = stv0297_readreg(state, 0x66);
  152. tmp |= (stv0297_readreg(state, 0x67) << 8);
  153. tmp |= (stv0297_readreg(state, 0x68) << 16);
  154. tmp |= (stv0297_readreg(state, 0x69) & 0x0F) << 24;
  155. tmp *= stv0297_get_symbolrate(state);
  156. tmp >>= 28;
  157. return (s32) tmp;
  158. }
  159. */
  160. static void stv0297_set_initialdemodfreq(struct stv0297_state *state, long freq)
  161. {
  162. s32 tmp;
  163. if (freq > 10000)
  164. freq -= STV0297_CLOCK_KHZ;
  165. tmp = (STV0297_CLOCK_KHZ * 1000) / (1 << 16);
  166. tmp = (freq * 1000) / tmp;
  167. if (tmp > 0xffff)
  168. tmp = 0xffff;
  169. stv0297_writereg_mask(state, 0x25, 0x80, 0x80);
  170. stv0297_writereg(state, 0x21, tmp >> 8);
  171. stv0297_writereg(state, 0x20, tmp);
  172. }
  173. static int stv0297_set_qam(struct stv0297_state *state, fe_modulation_t modulation)
  174. {
  175. int val = 0;
  176. switch (modulation) {
  177. case QAM_16:
  178. val = 0;
  179. break;
  180. case QAM_32:
  181. val = 1;
  182. break;
  183. case QAM_64:
  184. val = 4;
  185. break;
  186. case QAM_128:
  187. val = 2;
  188. break;
  189. case QAM_256:
  190. val = 3;
  191. break;
  192. default:
  193. return -EINVAL;
  194. }
  195. stv0297_writereg_mask(state, 0x00, 0x70, val << 4);
  196. return 0;
  197. }
  198. static int stv0297_set_inversion(struct stv0297_state *state, fe_spectral_inversion_t inversion)
  199. {
  200. int val = 0;
  201. switch (inversion) {
  202. case INVERSION_OFF:
  203. val = 0;
  204. break;
  205. case INVERSION_ON:
  206. val = 1;
  207. break;
  208. default:
  209. return -EINVAL;
  210. }
  211. stv0297_writereg_mask(state, 0x83, 0x08, val << 3);
  212. return 0;
  213. }
  214. int stv0297_enable_plli2c(struct dvb_frontend *fe)
  215. {
  216. struct stv0297_state *state = fe->demodulator_priv;
  217. stv0297_writereg(state, 0x87, 0x78);
  218. stv0297_writereg(state, 0x86, 0xc8);
  219. return 0;
  220. }
  221. static int stv0297_init(struct dvb_frontend *fe)
  222. {
  223. struct stv0297_state *state = fe->demodulator_priv;
  224. int i;
  225. /* load init table */
  226. for (i=0; !(state->config->inittab[i] == 0xff && state->config->inittab[i+1] == 0xff); i+=2)
  227. stv0297_writereg(state, state->config->inittab[i], state->config->inittab[i+1]);
  228. msleep(200);
  229. if (state->config->pll_init)
  230. state->config->pll_init(fe);
  231. return 0;
  232. }
  233. static int stv0297_sleep(struct dvb_frontend *fe)
  234. {
  235. struct stv0297_state *state = fe->demodulator_priv;
  236. stv0297_writereg_mask(state, 0x80, 1, 1);
  237. return 0;
  238. }
  239. static int stv0297_read_status(struct dvb_frontend *fe, fe_status_t * status)
  240. {
  241. struct stv0297_state *state = fe->demodulator_priv;
  242. u8 sync = stv0297_readreg(state, 0xDF);
  243. *status = 0;
  244. if (sync & 0x80)
  245. *status |=
  246. FE_HAS_SYNC | FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_LOCK;
  247. return 0;
  248. }
  249. static int stv0297_read_ber(struct dvb_frontend *fe, u32 * ber)
  250. {
  251. struct stv0297_state *state = fe->demodulator_priv;
  252. u8 BER[3];
  253. stv0297_writereg(state, 0xA0, 0x80); // Start Counting bit errors for 4096 Bytes
  254. mdelay(25); // Hopefully got 4096 Bytes
  255. stv0297_readregs(state, 0xA0, BER, 3);
  256. mdelay(25);
  257. *ber = (BER[2] << 8 | BER[1]) / (8 * 4096);
  258. return 0;
  259. }
  260. static int stv0297_read_signal_strength(struct dvb_frontend *fe, u16 * strength)
  261. {
  262. struct stv0297_state *state = fe->demodulator_priv;
  263. u8 STRENGTH[2];
  264. stv0297_readregs(state, 0x41, STRENGTH, 2);
  265. *strength = (STRENGTH[1] & 0x03) << 8 | STRENGTH[0];
  266. return 0;
  267. }
  268. static int stv0297_read_snr(struct dvb_frontend *fe, u16 * snr)
  269. {
  270. struct stv0297_state *state = fe->demodulator_priv;
  271. u8 SNR[2];
  272. stv0297_readregs(state, 0x07, SNR, 2);
  273. *snr = SNR[1] << 8 | SNR[0];
  274. return 0;
  275. }
  276. static int stv0297_read_ucblocks(struct dvb_frontend *fe, u32 * ucblocks)
  277. {
  278. struct stv0297_state *state = fe->demodulator_priv;
  279. *ucblocks = (stv0297_readreg(state, 0xD5) << 8)
  280. | stv0297_readreg(state, 0xD4);
  281. return 0;
  282. }
  283. static int stv0297_set_frontend(struct dvb_frontend *fe, struct dvb_frontend_parameters *p)
  284. {
  285. struct stv0297_state *state = fe->demodulator_priv;
  286. int u_threshold;
  287. int initial_u;
  288. int blind_u;
  289. int delay;
  290. int sweeprate;
  291. int carrieroffset;
  292. unsigned long starttime;
  293. unsigned long timeout;
  294. fe_spectral_inversion_t inversion;
  295. switch (p->u.qam.modulation) {
  296. case QAM_16:
  297. case QAM_32:
  298. case QAM_64:
  299. delay = 100;
  300. sweeprate = 1500;
  301. break;
  302. case QAM_128:
  303. delay = 150;
  304. sweeprate = 1000;
  305. break;
  306. case QAM_256:
  307. delay = 200;
  308. sweeprate = 500;
  309. break;
  310. default:
  311. return -EINVAL;
  312. }
  313. // determine inversion dependant parameters
  314. inversion = p->inversion;
  315. if (state->config->invert)
  316. inversion = (inversion == INVERSION_ON) ? INVERSION_OFF : INVERSION_ON;
  317. carrieroffset = -330;
  318. switch (inversion) {
  319. case INVERSION_OFF:
  320. break;
  321. case INVERSION_ON:
  322. sweeprate = -sweeprate;
  323. carrieroffset = -carrieroffset;
  324. break;
  325. default:
  326. return -EINVAL;
  327. }
  328. stv0297_init(fe);
  329. state->config->pll_set(fe, p);
  330. /* clear software interrupts */
  331. stv0297_writereg(state, 0x82, 0x0);
  332. /* set initial demodulation frequency */
  333. stv0297_set_initialdemodfreq(state, 7250);
  334. /* setup AGC */
  335. stv0297_writereg_mask(state, 0x43, 0x10, 0x00);
  336. stv0297_writereg(state, 0x41, 0x00);
  337. stv0297_writereg_mask(state, 0x42, 0x03, 0x01);
  338. stv0297_writereg_mask(state, 0x36, 0x60, 0x00);
  339. stv0297_writereg_mask(state, 0x36, 0x18, 0x00);
  340. stv0297_writereg_mask(state, 0x71, 0x80, 0x80);
  341. stv0297_writereg(state, 0x72, 0x00);
  342. stv0297_writereg(state, 0x73, 0x00);
  343. stv0297_writereg_mask(state, 0x74, 0x0F, 0x00);
  344. stv0297_writereg_mask(state, 0x43, 0x08, 0x00);
  345. stv0297_writereg_mask(state, 0x71, 0x80, 0x00);
  346. /* setup STL */
  347. stv0297_writereg_mask(state, 0x5a, 0x20, 0x20);
  348. stv0297_writereg_mask(state, 0x5b, 0x02, 0x02);
  349. stv0297_writereg_mask(state, 0x5b, 0x02, 0x00);
  350. stv0297_writereg_mask(state, 0x5b, 0x01, 0x00);
  351. stv0297_writereg_mask(state, 0x5a, 0x40, 0x40);
  352. /* disable frequency sweep */
  353. stv0297_writereg_mask(state, 0x6a, 0x01, 0x00);
  354. /* reset deinterleaver */
  355. stv0297_writereg_mask(state, 0x81, 0x01, 0x01);
  356. stv0297_writereg_mask(state, 0x81, 0x01, 0x00);
  357. /* ??? */
  358. stv0297_writereg_mask(state, 0x83, 0x20, 0x20);
  359. stv0297_writereg_mask(state, 0x83, 0x20, 0x00);
  360. /* reset equaliser */
  361. u_threshold = stv0297_readreg(state, 0x00) & 0xf;
  362. initial_u = stv0297_readreg(state, 0x01) >> 4;
  363. blind_u = stv0297_readreg(state, 0x01) & 0xf;
  364. stv0297_writereg_mask(state, 0x84, 0x01, 0x01);
  365. stv0297_writereg_mask(state, 0x84, 0x01, 0x00);
  366. stv0297_writereg_mask(state, 0x00, 0x0f, u_threshold);
  367. stv0297_writereg_mask(state, 0x01, 0xf0, initial_u << 4);
  368. stv0297_writereg_mask(state, 0x01, 0x0f, blind_u);
  369. /* data comes from internal A/D */
  370. stv0297_writereg_mask(state, 0x87, 0x80, 0x00);
  371. /* clear phase registers */
  372. stv0297_writereg(state, 0x63, 0x00);
  373. stv0297_writereg(state, 0x64, 0x00);
  374. stv0297_writereg(state, 0x65, 0x00);
  375. stv0297_writereg(state, 0x66, 0x00);
  376. stv0297_writereg(state, 0x67, 0x00);
  377. stv0297_writereg(state, 0x68, 0x00);
  378. stv0297_writereg_mask(state, 0x69, 0x0f, 0x00);
  379. /* set parameters */
  380. stv0297_set_qam(state, p->u.qam.modulation);
  381. stv0297_set_symbolrate(state, p->u.qam.symbol_rate / 1000);
  382. stv0297_set_sweeprate(state, sweeprate, p->u.qam.symbol_rate / 1000);
  383. stv0297_set_carrieroffset(state, carrieroffset);
  384. stv0297_set_inversion(state, inversion);
  385. /* kick off lock */
  386. /* Disable corner detection for higher QAMs */
  387. if (p->u.qam.modulation == QAM_128 ||
  388. p->u.qam.modulation == QAM_256)
  389. stv0297_writereg_mask(state, 0x88, 0x08, 0x00);
  390. else
  391. stv0297_writereg_mask(state, 0x88, 0x08, 0x08);
  392. stv0297_writereg_mask(state, 0x5a, 0x20, 0x00);
  393. stv0297_writereg_mask(state, 0x6a, 0x01, 0x01);
  394. stv0297_writereg_mask(state, 0x43, 0x40, 0x40);
  395. stv0297_writereg_mask(state, 0x5b, 0x30, 0x00);
  396. stv0297_writereg_mask(state, 0x03, 0x0c, 0x0c);
  397. stv0297_writereg_mask(state, 0x03, 0x03, 0x03);
  398. stv0297_writereg_mask(state, 0x43, 0x10, 0x10);
  399. /* wait for WGAGC lock */
  400. starttime = jiffies;
  401. timeout = jiffies + msecs_to_jiffies(2000);
  402. while (time_before(jiffies, timeout)) {
  403. msleep(10);
  404. if (stv0297_readreg(state, 0x43) & 0x08)
  405. break;
  406. }
  407. if (time_after(jiffies, timeout)) {
  408. goto timeout;
  409. }
  410. msleep(20);
  411. /* wait for equaliser partial convergence */
  412. timeout = jiffies + msecs_to_jiffies(500);
  413. while (time_before(jiffies, timeout)) {
  414. msleep(10);
  415. if (stv0297_readreg(state, 0x82) & 0x04) {
  416. break;
  417. }
  418. }
  419. if (time_after(jiffies, timeout)) {
  420. goto timeout;
  421. }
  422. /* wait for equaliser full convergence */
  423. timeout = jiffies + msecs_to_jiffies(delay);
  424. while (time_before(jiffies, timeout)) {
  425. msleep(10);
  426. if (stv0297_readreg(state, 0x82) & 0x08) {
  427. break;
  428. }
  429. }
  430. if (time_after(jiffies, timeout)) {
  431. goto timeout;
  432. }
  433. /* disable sweep */
  434. stv0297_writereg_mask(state, 0x6a, 1, 0);
  435. stv0297_writereg_mask(state, 0x88, 8, 0);
  436. /* wait for main lock */
  437. timeout = jiffies + msecs_to_jiffies(20);
  438. while (time_before(jiffies, timeout)) {
  439. msleep(10);
  440. if (stv0297_readreg(state, 0xDF) & 0x80) {
  441. break;
  442. }
  443. }
  444. if (time_after(jiffies, timeout)) {
  445. goto timeout;
  446. }
  447. msleep(100);
  448. /* is it still locked after that delay? */
  449. if (!(stv0297_readreg(state, 0xDF) & 0x80)) {
  450. goto timeout;
  451. }
  452. /* success!! */
  453. stv0297_writereg_mask(state, 0x5a, 0x40, 0x00);
  454. state->base_freq = p->frequency;
  455. return 0;
  456. timeout:
  457. stv0297_writereg_mask(state, 0x6a, 0x01, 0x00);
  458. return 0;
  459. }
  460. static int stv0297_get_frontend(struct dvb_frontend *fe, struct dvb_frontend_parameters *p)
  461. {
  462. struct stv0297_state *state = fe->demodulator_priv;
  463. int reg_00, reg_83;
  464. reg_00 = stv0297_readreg(state, 0x00);
  465. reg_83 = stv0297_readreg(state, 0x83);
  466. p->frequency = state->base_freq;
  467. p->inversion = (reg_83 & 0x08) ? INVERSION_ON : INVERSION_OFF;
  468. if (state->config->invert)
  469. p->inversion = (p->inversion == INVERSION_ON) ? INVERSION_OFF : INVERSION_ON;
  470. p->u.qam.symbol_rate = stv0297_get_symbolrate(state) * 1000;
  471. p->u.qam.fec_inner = FEC_NONE;
  472. switch ((reg_00 >> 4) & 0x7) {
  473. case 0:
  474. p->u.qam.modulation = QAM_16;
  475. break;
  476. case 1:
  477. p->u.qam.modulation = QAM_32;
  478. break;
  479. case 2:
  480. p->u.qam.modulation = QAM_128;
  481. break;
  482. case 3:
  483. p->u.qam.modulation = QAM_256;
  484. break;
  485. case 4:
  486. p->u.qam.modulation = QAM_64;
  487. break;
  488. }
  489. return 0;
  490. }
  491. static void stv0297_release(struct dvb_frontend *fe)
  492. {
  493. struct stv0297_state *state = fe->demodulator_priv;
  494. kfree(state);
  495. }
  496. static struct dvb_frontend_ops stv0297_ops;
  497. struct dvb_frontend *stv0297_attach(const struct stv0297_config *config,
  498. struct i2c_adapter *i2c)
  499. {
  500. struct stv0297_state *state = NULL;
  501. /* allocate memory for the internal state */
  502. state = kmalloc(sizeof(struct stv0297_state), GFP_KERNEL);
  503. if (state == NULL)
  504. goto error;
  505. /* setup the state */
  506. state->config = config;
  507. state->i2c = i2c;
  508. memcpy(&state->ops, &stv0297_ops, sizeof(struct dvb_frontend_ops));
  509. state->base_freq = 0;
  510. /* check if the demod is there */
  511. if ((stv0297_readreg(state, 0x80) & 0x70) != 0x20)
  512. goto error;
  513. /* create dvb_frontend */
  514. state->frontend.ops = &state->ops;
  515. state->frontend.demodulator_priv = state;
  516. return &state->frontend;
  517. error:
  518. kfree(state);
  519. return NULL;
  520. }
  521. static struct dvb_frontend_ops stv0297_ops = {
  522. .info = {
  523. .name = "ST STV0297 DVB-C",
  524. .type = FE_QAM,
  525. .frequency_min = 64000000,
  526. .frequency_max = 1300000000,
  527. .frequency_stepsize = 62500,
  528. .symbol_rate_min = 870000,
  529. .symbol_rate_max = 11700000,
  530. .caps = FE_CAN_QAM_16 | FE_CAN_QAM_32 | FE_CAN_QAM_64 |
  531. FE_CAN_QAM_128 | FE_CAN_QAM_256 | FE_CAN_FEC_AUTO},
  532. .release = stv0297_release,
  533. .init = stv0297_init,
  534. .sleep = stv0297_sleep,
  535. .set_frontend = stv0297_set_frontend,
  536. .get_frontend = stv0297_get_frontend,
  537. .read_status = stv0297_read_status,
  538. .read_ber = stv0297_read_ber,
  539. .read_signal_strength = stv0297_read_signal_strength,
  540. .read_snr = stv0297_read_snr,
  541. .read_ucblocks = stv0297_read_ucblocks,
  542. };
  543. MODULE_DESCRIPTION("ST STV0297 DVB-C Demodulator driver");
  544. MODULE_AUTHOR("Dennis Noermann and Andrew de Quincey");
  545. MODULE_LICENSE("GPL");
  546. EXPORT_SYMBOL(stv0297_attach);
  547. EXPORT_SYMBOL(stv0297_enable_plli2c);