s5h1420.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824
  1. /*
  2. Driver for Samsung S5H1420 QPSK Demodulator
  3. Copyright (C) 2005 Andrew de Quincey <adq_dvb@lidskialf.net>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/string.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include "dvb_frontend.h"
  23. #include "s5h1420.h"
  24. #define TONE_FREQ 22000
  25. struct s5h1420_state {
  26. struct i2c_adapter* i2c;
  27. struct dvb_frontend_ops ops;
  28. const struct s5h1420_config* config;
  29. struct dvb_frontend frontend;
  30. u8 postlocked:1;
  31. u32 fclk;
  32. u32 tunedfreq;
  33. fe_code_rate_t fec_inner;
  34. u32 symbol_rate;
  35. };
  36. static u32 s5h1420_getsymbolrate(struct s5h1420_state* state);
  37. static int s5h1420_get_tune_settings(struct dvb_frontend* fe,
  38. struct dvb_frontend_tune_settings* fesettings);
  39. static int debug = 0;
  40. #define dprintk if (debug) printk
  41. static int s5h1420_writereg (struct s5h1420_state* state, u8 reg, u8 data)
  42. {
  43. u8 buf [] = { reg, data };
  44. struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = buf, .len = 2 };
  45. int err;
  46. if ((err = i2c_transfer (state->i2c, &msg, 1)) != 1) {
  47. dprintk ("%s: writereg error (err == %i, reg == 0x%02x, data == 0x%02x)\n", __FUNCTION__, err, reg, data);
  48. return -EREMOTEIO;
  49. }
  50. return 0;
  51. }
  52. static u8 s5h1420_readreg (struct s5h1420_state* state, u8 reg)
  53. {
  54. int ret;
  55. u8 b0 [] = { reg };
  56. u8 b1 [] = { 0 };
  57. struct i2c_msg msg1 = { .addr = state->config->demod_address, .flags = 0, .buf = b0, .len = 1 };
  58. struct i2c_msg msg2 = { .addr = state->config->demod_address, .flags = I2C_M_RD, .buf = b1, .len = 1 };
  59. if ((ret = i2c_transfer (state->i2c, &msg1, 1)) != 1)
  60. return ret;
  61. if ((ret = i2c_transfer (state->i2c, &msg2, 1)) != 1)
  62. return ret;
  63. return b1[0];
  64. }
  65. static int s5h1420_set_voltage (struct dvb_frontend* fe, fe_sec_voltage_t voltage)
  66. {
  67. struct s5h1420_state* state = fe->demodulator_priv;
  68. switch(voltage) {
  69. case SEC_VOLTAGE_13:
  70. s5h1420_writereg(state, 0x3c,
  71. (s5h1420_readreg(state, 0x3c) & 0xfe) | 0x02);
  72. break;
  73. case SEC_VOLTAGE_18:
  74. s5h1420_writereg(state, 0x3c, s5h1420_readreg(state, 0x3c) | 0x03);
  75. break;
  76. case SEC_VOLTAGE_OFF:
  77. s5h1420_writereg(state, 0x3c, s5h1420_readreg(state, 0x3c) & 0xfd);
  78. break;
  79. }
  80. return 0;
  81. }
  82. static int s5h1420_set_tone (struct dvb_frontend* fe, fe_sec_tone_mode_t tone)
  83. {
  84. struct s5h1420_state* state = fe->demodulator_priv;
  85. switch(tone) {
  86. case SEC_TONE_ON:
  87. s5h1420_writereg(state, 0x3b,
  88. (s5h1420_readreg(state, 0x3b) & 0x74) | 0x08);
  89. break;
  90. case SEC_TONE_OFF:
  91. s5h1420_writereg(state, 0x3b,
  92. (s5h1420_readreg(state, 0x3b) & 0x74) | 0x01);
  93. break;
  94. }
  95. return 0;
  96. }
  97. static int s5h1420_send_master_cmd (struct dvb_frontend* fe,
  98. struct dvb_diseqc_master_cmd* cmd)
  99. {
  100. struct s5h1420_state* state = fe->demodulator_priv;
  101. u8 val;
  102. int i;
  103. unsigned long timeout;
  104. int result = 0;
  105. if (cmd->msg_len > 8)
  106. return -EINVAL;
  107. /* setup for DISEQC */
  108. val = s5h1420_readreg(state, 0x3b);
  109. s5h1420_writereg(state, 0x3b, 0x02);
  110. msleep(15);
  111. /* write the DISEQC command bytes */
  112. for(i=0; i< cmd->msg_len; i++) {
  113. s5h1420_writereg(state, 0x3d + i, cmd->msg[i]);
  114. }
  115. /* kick off transmission */
  116. s5h1420_writereg(state, 0x3b, s5h1420_readreg(state, 0x3b) |
  117. ((cmd->msg_len-1) << 4) | 0x08);
  118. /* wait for transmission to complete */
  119. timeout = jiffies + ((100*HZ) / 1000);
  120. while(time_before(jiffies, timeout)) {
  121. if (!(s5h1420_readreg(state, 0x3b) & 0x08))
  122. break;
  123. msleep(5);
  124. }
  125. if (time_after(jiffies, timeout))
  126. result = -ETIMEDOUT;
  127. /* restore original settings */
  128. s5h1420_writereg(state, 0x3b, val);
  129. msleep(15);
  130. return result;
  131. }
  132. static int s5h1420_recv_slave_reply (struct dvb_frontend* fe,
  133. struct dvb_diseqc_slave_reply* reply)
  134. {
  135. struct s5h1420_state* state = fe->demodulator_priv;
  136. u8 val;
  137. int i;
  138. int length;
  139. unsigned long timeout;
  140. int result = 0;
  141. /* setup for DISEQC recieve */
  142. val = s5h1420_readreg(state, 0x3b);
  143. s5h1420_writereg(state, 0x3b, 0x82); /* FIXME: guess - do we need to set DIS_RDY(0x08) in receive mode? */
  144. msleep(15);
  145. /* wait for reception to complete */
  146. timeout = jiffies + ((reply->timeout*HZ) / 1000);
  147. while(time_before(jiffies, timeout)) {
  148. if (!(s5h1420_readreg(state, 0x3b) & 0x80)) /* FIXME: do we test DIS_RDY(0x08) or RCV_EN(0x80)? */
  149. break;
  150. msleep(5);
  151. }
  152. if (time_after(jiffies, timeout)) {
  153. result = -ETIMEDOUT;
  154. goto exit;
  155. }
  156. /* check error flag - FIXME: not sure what this does - docs do not describe
  157. * beyond "error flag for diseqc receive data :( */
  158. if (s5h1420_readreg(state, 0x49)) {
  159. result = -EIO;
  160. goto exit;
  161. }
  162. /* check length */
  163. length = (s5h1420_readreg(state, 0x3b) & 0x70) >> 4;
  164. if (length > sizeof(reply->msg)) {
  165. result = -EOVERFLOW;
  166. goto exit;
  167. }
  168. reply->msg_len = length;
  169. /* extract data */
  170. for(i=0; i< length; i++) {
  171. reply->msg[i] = s5h1420_readreg(state, 0x3d + i);
  172. }
  173. exit:
  174. /* restore original settings */
  175. s5h1420_writereg(state, 0x3b, val);
  176. msleep(15);
  177. return result;
  178. }
  179. static int s5h1420_send_burst (struct dvb_frontend* fe, fe_sec_mini_cmd_t minicmd)
  180. {
  181. struct s5h1420_state* state = fe->demodulator_priv;
  182. u8 val;
  183. int result = 0;
  184. unsigned long timeout;
  185. /* setup for tone burst */
  186. val = s5h1420_readreg(state, 0x3b);
  187. s5h1420_writereg(state, 0x3b, (s5h1420_readreg(state, 0x3b) & 0x70) | 0x01);
  188. /* set value for B position if requested */
  189. if (minicmd == SEC_MINI_B) {
  190. s5h1420_writereg(state, 0x3b, s5h1420_readreg(state, 0x3b) | 0x04);
  191. }
  192. msleep(15);
  193. /* start transmission */
  194. s5h1420_writereg(state, 0x3b, s5h1420_readreg(state, 0x3b) | 0x08);
  195. /* wait for transmission to complete */
  196. timeout = jiffies + ((100*HZ) / 1000);
  197. while(time_before(jiffies, timeout)) {
  198. if (!(s5h1420_readreg(state, 0x3b) & 0x08))
  199. break;
  200. msleep(5);
  201. }
  202. if (time_after(jiffies, timeout))
  203. result = -ETIMEDOUT;
  204. /* restore original settings */
  205. s5h1420_writereg(state, 0x3b, val);
  206. msleep(15);
  207. return result;
  208. }
  209. static fe_status_t s5h1420_get_status_bits(struct s5h1420_state* state)
  210. {
  211. u8 val;
  212. fe_status_t status = 0;
  213. val = s5h1420_readreg(state, 0x14);
  214. if (val & 0x02)
  215. status |= FE_HAS_SIGNAL;
  216. if (val & 0x01)
  217. status |= FE_HAS_CARRIER;
  218. val = s5h1420_readreg(state, 0x36);
  219. if (val & 0x01)
  220. status |= FE_HAS_VITERBI;
  221. if (val & 0x20)
  222. status |= FE_HAS_SYNC;
  223. if (status == (FE_HAS_SIGNAL|FE_HAS_CARRIER|FE_HAS_VITERBI|FE_HAS_SYNC))
  224. status |= FE_HAS_LOCK;
  225. return status;
  226. }
  227. static int s5h1420_read_status(struct dvb_frontend* fe, fe_status_t* status)
  228. {
  229. struct s5h1420_state* state = fe->demodulator_priv;
  230. u8 val;
  231. if (status == NULL)
  232. return -EINVAL;
  233. /* determine lock state */
  234. *status = s5h1420_get_status_bits(state);
  235. /* fix for FEC 5/6 inversion issue - if it doesn't quite lock, invert
  236. the inversion, wait a bit and check again */
  237. if (*status == (FE_HAS_SIGNAL|FE_HAS_CARRIER|FE_HAS_VITERBI)) {
  238. val = s5h1420_readreg(state, 0x32);
  239. if ((val & 0x07) == 0x03) {
  240. if (val & 0x08)
  241. s5h1420_writereg(state, 0x31, 0x13);
  242. else
  243. s5h1420_writereg(state, 0x31, 0x1b);
  244. /* wait a bit then update lock status */
  245. mdelay(200);
  246. *status = s5h1420_get_status_bits(state);
  247. }
  248. }
  249. /* perform post lock setup */
  250. if ((*status & FE_HAS_LOCK) && (!state->postlocked)) {
  251. /* calculate the data rate */
  252. u32 tmp = s5h1420_getsymbolrate(state);
  253. switch(s5h1420_readreg(state, 0x32) & 0x07) {
  254. case 0:
  255. tmp = (tmp * 2 * 1) / 2;
  256. break;
  257. case 1:
  258. tmp = (tmp * 2 * 2) / 3;
  259. break;
  260. case 2:
  261. tmp = (tmp * 2 * 3) / 4;
  262. break;
  263. case 3:
  264. tmp = (tmp * 2 * 5) / 6;
  265. break;
  266. case 4:
  267. tmp = (tmp * 2 * 6) / 7;
  268. break;
  269. case 5:
  270. tmp = (tmp * 2 * 7) / 8;
  271. break;
  272. }
  273. if (tmp == 0) {
  274. printk("s5h1420: avoided division by 0\n");
  275. tmp = 1;
  276. }
  277. tmp = state->fclk / tmp;
  278. /* set the MPEG_CLK_INTL for the calculated data rate */
  279. if (tmp < 4)
  280. val = 0x00;
  281. else if (tmp < 8)
  282. val = 0x01;
  283. else if (tmp < 12)
  284. val = 0x02;
  285. else if (tmp < 16)
  286. val = 0x03;
  287. else if (tmp < 24)
  288. val = 0x04;
  289. else if (tmp < 32)
  290. val = 0x05;
  291. else
  292. val = 0x06;
  293. s5h1420_writereg(state, 0x22, val);
  294. /* DC freeze */
  295. s5h1420_writereg(state, 0x1f, s5h1420_readreg(state, 0x1f) | 0x01);
  296. /* kicker disable + remove DC offset */
  297. s5h1420_writereg(state, 0x05, s5h1420_readreg(state, 0x05) & 0x6f);
  298. /* post-lock processing has been done! */
  299. state->postlocked = 1;
  300. }
  301. return 0;
  302. }
  303. static int s5h1420_read_ber(struct dvb_frontend* fe, u32* ber)
  304. {
  305. struct s5h1420_state* state = fe->demodulator_priv;
  306. s5h1420_writereg(state, 0x46, 0x1d);
  307. mdelay(25);
  308. *ber = (s5h1420_readreg(state, 0x48) << 8) | s5h1420_readreg(state, 0x47);
  309. return 0;
  310. }
  311. static int s5h1420_read_signal_strength(struct dvb_frontend* fe, u16* strength)
  312. {
  313. struct s5h1420_state* state = fe->demodulator_priv;
  314. u8 val = s5h1420_readreg(state, 0x15);
  315. *strength = (u16) ((val << 8) | val);
  316. return 0;
  317. }
  318. static int s5h1420_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
  319. {
  320. struct s5h1420_state* state = fe->demodulator_priv;
  321. s5h1420_writereg(state, 0x46, 0x1f);
  322. mdelay(25);
  323. *ucblocks = (s5h1420_readreg(state, 0x48) << 8) | s5h1420_readreg(state, 0x47);
  324. return 0;
  325. }
  326. static void s5h1420_reset(struct s5h1420_state* state)
  327. {
  328. s5h1420_writereg (state, 0x01, 0x08);
  329. s5h1420_writereg (state, 0x01, 0x00);
  330. udelay(10);
  331. }
  332. static void s5h1420_setsymbolrate(struct s5h1420_state* state,
  333. struct dvb_frontend_parameters *p)
  334. {
  335. u64 val;
  336. val = ((u64) p->u.qpsk.symbol_rate / 1000ULL) * (1ULL<<24);
  337. if (p->u.qpsk.symbol_rate <= 21000000) {
  338. val *= 2;
  339. }
  340. do_div(val, (state->fclk / 1000));
  341. s5h1420_writereg(state, 0x09, s5h1420_readreg(state, 0x09) & 0x7f);
  342. s5h1420_writereg(state, 0x11, val >> 16);
  343. s5h1420_writereg(state, 0x12, val >> 8);
  344. s5h1420_writereg(state, 0x13, val & 0xff);
  345. s5h1420_writereg(state, 0x09, s5h1420_readreg(state, 0x09) | 0x80);
  346. }
  347. static u32 s5h1420_getsymbolrate(struct s5h1420_state* state)
  348. {
  349. u64 val = 0;
  350. int sampling = 2;
  351. if (s5h1420_readreg(state, 0x05) & 0x2)
  352. sampling = 1;
  353. s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) | 0x08);
  354. val = s5h1420_readreg(state, 0x11) << 16;
  355. val |= s5h1420_readreg(state, 0x12) << 8;
  356. val |= s5h1420_readreg(state, 0x13);
  357. s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) & 0xf7);
  358. val *= (state->fclk / 1000ULL);
  359. do_div(val, ((1<<24) * sampling));
  360. return (u32) (val * 1000ULL);
  361. }
  362. static void s5h1420_setfreqoffset(struct s5h1420_state* state, int freqoffset)
  363. {
  364. int val;
  365. /* remember freqoffset is in kHz, but the chip wants the offset in Hz, so
  366. * divide fclk by 1000000 to get the correct value. */
  367. val = -(int) ((freqoffset * (1<<24)) / (state->fclk / 1000000));
  368. s5h1420_writereg(state, 0x09, s5h1420_readreg(state, 0x09) & 0xbf);
  369. s5h1420_writereg(state, 0x0e, val >> 16);
  370. s5h1420_writereg(state, 0x0f, val >> 8);
  371. s5h1420_writereg(state, 0x10, val & 0xff);
  372. s5h1420_writereg(state, 0x09, s5h1420_readreg(state, 0x09) | 0x40);
  373. }
  374. static int s5h1420_getfreqoffset(struct s5h1420_state* state)
  375. {
  376. int val;
  377. s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) | 0x08);
  378. val = s5h1420_readreg(state, 0x0e) << 16;
  379. val |= s5h1420_readreg(state, 0x0f) << 8;
  380. val |= s5h1420_readreg(state, 0x10);
  381. s5h1420_writereg(state, 0x06, s5h1420_readreg(state, 0x06) & 0xf7);
  382. if (val & 0x800000)
  383. val |= 0xff000000;
  384. /* remember freqoffset is in kHz, but the chip wants the offset in Hz, so
  385. * divide fclk by 1000000 to get the correct value. */
  386. val = (((-val) * (state->fclk/1000000)) / (1<<24));
  387. return val;
  388. }
  389. static void s5h1420_setfec_inversion(struct s5h1420_state* state,
  390. struct dvb_frontend_parameters *p)
  391. {
  392. u8 inversion = 0;
  393. if (p->inversion == INVERSION_OFF) {
  394. inversion = state->config->invert ? 0x08 : 0;
  395. } else if (p->inversion == INVERSION_ON) {
  396. inversion = state->config->invert ? 0 : 0x08;
  397. }
  398. if ((p->u.qpsk.fec_inner == FEC_AUTO) || (p->inversion == INVERSION_AUTO)) {
  399. s5h1420_writereg(state, 0x30, 0x3f);
  400. s5h1420_writereg(state, 0x31, 0x00 | inversion);
  401. } else {
  402. switch(p->u.qpsk.fec_inner) {
  403. case FEC_1_2:
  404. s5h1420_writereg(state, 0x30, 0x01);
  405. s5h1420_writereg(state, 0x31, 0x10 | inversion);
  406. break;
  407. case FEC_2_3:
  408. s5h1420_writereg(state, 0x30, 0x02);
  409. s5h1420_writereg(state, 0x31, 0x11 | inversion);
  410. break;
  411. case FEC_3_4:
  412. s5h1420_writereg(state, 0x30, 0x04);
  413. s5h1420_writereg(state, 0x31, 0x12 | inversion);
  414. break;
  415. case FEC_5_6:
  416. s5h1420_writereg(state, 0x30, 0x08);
  417. s5h1420_writereg(state, 0x31, 0x13 | inversion);
  418. break;
  419. case FEC_6_7:
  420. s5h1420_writereg(state, 0x30, 0x10);
  421. s5h1420_writereg(state, 0x31, 0x14 | inversion);
  422. break;
  423. case FEC_7_8:
  424. s5h1420_writereg(state, 0x30, 0x20);
  425. s5h1420_writereg(state, 0x31, 0x15 | inversion);
  426. break;
  427. default:
  428. return;
  429. }
  430. }
  431. }
  432. static fe_code_rate_t s5h1420_getfec(struct s5h1420_state* state)
  433. {
  434. switch(s5h1420_readreg(state, 0x32) & 0x07) {
  435. case 0:
  436. return FEC_1_2;
  437. case 1:
  438. return FEC_2_3;
  439. case 2:
  440. return FEC_3_4;
  441. case 3:
  442. return FEC_5_6;
  443. case 4:
  444. return FEC_6_7;
  445. case 5:
  446. return FEC_7_8;
  447. }
  448. return FEC_NONE;
  449. }
  450. static fe_spectral_inversion_t s5h1420_getinversion(struct s5h1420_state* state)
  451. {
  452. if (s5h1420_readreg(state, 0x32) & 0x08)
  453. return INVERSION_ON;
  454. return INVERSION_OFF;
  455. }
  456. static int s5h1420_set_frontend(struct dvb_frontend* fe,
  457. struct dvb_frontend_parameters *p)
  458. {
  459. struct s5h1420_state* state = fe->demodulator_priv;
  460. int frequency_delta;
  461. struct dvb_frontend_tune_settings fesettings;
  462. u32 tmp;
  463. /* check if we should do a fast-tune */
  464. memcpy(&fesettings.parameters, p, sizeof(struct dvb_frontend_parameters));
  465. s5h1420_get_tune_settings(fe, &fesettings);
  466. frequency_delta = p->frequency - state->tunedfreq;
  467. if ((frequency_delta > -fesettings.max_drift) &&
  468. (frequency_delta < fesettings.max_drift) &&
  469. (frequency_delta != 0) &&
  470. (state->fec_inner == p->u.qpsk.fec_inner) &&
  471. (state->symbol_rate == p->u.qpsk.symbol_rate)) {
  472. if (state->config->pll_set) {
  473. s5h1420_writereg (state, 0x02, s5h1420_readreg(state,0x02) | 1);
  474. state->config->pll_set(fe, p, &tmp);
  475. s5h1420_setfreqoffset(state, p->frequency - tmp);
  476. }
  477. return 0;
  478. }
  479. /* first of all, software reset */
  480. s5h1420_reset(state);
  481. /* set s5h1420 fclk PLL according to desired symbol rate */
  482. if (p->u.qpsk.symbol_rate > 28000000) {
  483. state->fclk = 88000000;
  484. s5h1420_writereg(state, 0x03, 0x50);
  485. s5h1420_writereg(state, 0x04, 0x40);
  486. s5h1420_writereg(state, 0x05, 0xae);
  487. } else if (p->u.qpsk.symbol_rate > 21000000) {
  488. state->fclk = 59000000;
  489. s5h1420_writereg(state, 0x03, 0x33);
  490. s5h1420_writereg(state, 0x04, 0x40);
  491. s5h1420_writereg(state, 0x05, 0xae);
  492. } else {
  493. state->fclk = 88000000;
  494. s5h1420_writereg(state, 0x03, 0x50);
  495. s5h1420_writereg(state, 0x04, 0x40);
  496. s5h1420_writereg(state, 0x05, 0xac);
  497. }
  498. /* set misc registers */
  499. s5h1420_writereg(state, 0x02, 0x00);
  500. s5h1420_writereg(state, 0x06, 0x00);
  501. s5h1420_writereg(state, 0x07, 0xb0);
  502. s5h1420_writereg(state, 0x0a, 0xe7);
  503. s5h1420_writereg(state, 0x0b, 0x78);
  504. s5h1420_writereg(state, 0x0c, 0x48);
  505. s5h1420_writereg(state, 0x0d, 0x6b);
  506. s5h1420_writereg(state, 0x2e, 0x8e);
  507. s5h1420_writereg(state, 0x35, 0x33);
  508. s5h1420_writereg(state, 0x38, 0x01);
  509. s5h1420_writereg(state, 0x39, 0x7d);
  510. s5h1420_writereg(state, 0x3a, (state->fclk + (TONE_FREQ * 32) - 1) / (TONE_FREQ * 32));
  511. s5h1420_writereg(state, 0x3c, 0x00);
  512. s5h1420_writereg(state, 0x45, 0x61);
  513. s5h1420_writereg(state, 0x46, 0x1d);
  514. /* start QPSK */
  515. s5h1420_writereg(state, 0x05, s5h1420_readreg(state, 0x05) | 1);
  516. /* set tuner PLL */
  517. if (state->config->pll_set) {
  518. s5h1420_writereg (state, 0x02, s5h1420_readreg(state,0x02) | 1);
  519. state->config->pll_set(fe, p, &tmp);
  520. s5h1420_setfreqoffset(state, 0);
  521. }
  522. /* set the reset of the parameters */
  523. s5h1420_setsymbolrate(state, p);
  524. s5h1420_setfec_inversion(state, p);
  525. state->fec_inner = p->u.qpsk.fec_inner;
  526. state->symbol_rate = p->u.qpsk.symbol_rate;
  527. state->postlocked = 0;
  528. state->tunedfreq = p->frequency;
  529. return 0;
  530. }
  531. static int s5h1420_get_frontend(struct dvb_frontend* fe,
  532. struct dvb_frontend_parameters *p)
  533. {
  534. struct s5h1420_state* state = fe->demodulator_priv;
  535. p->frequency = state->tunedfreq + s5h1420_getfreqoffset(state);
  536. p->inversion = s5h1420_getinversion(state);
  537. p->u.qpsk.symbol_rate = s5h1420_getsymbolrate(state);
  538. p->u.qpsk.fec_inner = s5h1420_getfec(state);
  539. return 0;
  540. }
  541. static int s5h1420_get_tune_settings(struct dvb_frontend* fe,
  542. struct dvb_frontend_tune_settings* fesettings)
  543. {
  544. if (fesettings->parameters.u.qpsk.symbol_rate > 20000000) {
  545. fesettings->min_delay_ms = 50;
  546. fesettings->step_size = 2000;
  547. fesettings->max_drift = 8000;
  548. } else if (fesettings->parameters.u.qpsk.symbol_rate > 12000000) {
  549. fesettings->min_delay_ms = 100;
  550. fesettings->step_size = 1500;
  551. fesettings->max_drift = 9000;
  552. } else if (fesettings->parameters.u.qpsk.symbol_rate > 8000000) {
  553. fesettings->min_delay_ms = 100;
  554. fesettings->step_size = 1000;
  555. fesettings->max_drift = 8000;
  556. } else if (fesettings->parameters.u.qpsk.symbol_rate > 4000000) {
  557. fesettings->min_delay_ms = 100;
  558. fesettings->step_size = 500;
  559. fesettings->max_drift = 7000;
  560. } else if (fesettings->parameters.u.qpsk.symbol_rate > 2000000) {
  561. fesettings->min_delay_ms = 200;
  562. fesettings->step_size = (fesettings->parameters.u.qpsk.symbol_rate / 8000);
  563. fesettings->max_drift = 14 * fesettings->step_size;
  564. } else {
  565. fesettings->min_delay_ms = 200;
  566. fesettings->step_size = (fesettings->parameters.u.qpsk.symbol_rate / 8000);
  567. fesettings->max_drift = 18 * fesettings->step_size;
  568. }
  569. return 0;
  570. }
  571. static int s5h1420_init (struct dvb_frontend* fe)
  572. {
  573. struct s5h1420_state* state = fe->demodulator_priv;
  574. /* disable power down and do reset */
  575. s5h1420_writereg(state, 0x02, 0x10);
  576. msleep(10);
  577. s5h1420_reset(state);
  578. /* init PLL */
  579. if (state->config->pll_init) {
  580. s5h1420_writereg (state, 0x02, s5h1420_readreg(state,0x02) | 1);
  581. state->config->pll_init(fe);
  582. s5h1420_writereg (state, 0x02, s5h1420_readreg(state,0x02) & 0xfe);
  583. }
  584. return 0;
  585. }
  586. static int s5h1420_sleep(struct dvb_frontend* fe)
  587. {
  588. struct s5h1420_state* state = fe->demodulator_priv;
  589. return s5h1420_writereg(state, 0x02, 0x12);
  590. }
  591. static void s5h1420_release(struct dvb_frontend* fe)
  592. {
  593. struct s5h1420_state* state = fe->demodulator_priv;
  594. kfree(state);
  595. }
  596. static struct dvb_frontend_ops s5h1420_ops;
  597. struct dvb_frontend* s5h1420_attach(const struct s5h1420_config* config,
  598. struct i2c_adapter* i2c)
  599. {
  600. struct s5h1420_state* state = NULL;
  601. u8 identity;
  602. /* allocate memory for the internal state */
  603. state = kmalloc(sizeof(struct s5h1420_state), GFP_KERNEL);
  604. if (state == NULL)
  605. goto error;
  606. /* setup the state */
  607. state->config = config;
  608. state->i2c = i2c;
  609. memcpy(&state->ops, &s5h1420_ops, sizeof(struct dvb_frontend_ops));
  610. state->postlocked = 0;
  611. state->fclk = 88000000;
  612. state->tunedfreq = 0;
  613. state->fec_inner = FEC_NONE;
  614. state->symbol_rate = 0;
  615. /* check if the demod is there + identify it */
  616. identity = s5h1420_readreg(state, 0x00);
  617. if (identity != 0x03)
  618. goto error;
  619. /* create dvb_frontend */
  620. state->frontend.ops = &state->ops;
  621. state->frontend.demodulator_priv = state;
  622. return &state->frontend;
  623. error:
  624. kfree(state);
  625. return NULL;
  626. }
  627. static struct dvb_frontend_ops s5h1420_ops = {
  628. .info = {
  629. .name = "Samsung S5H1420 DVB-S",
  630. .type = FE_QPSK,
  631. .frequency_min = 950000,
  632. .frequency_max = 2150000,
  633. .frequency_stepsize = 125, /* kHz for QPSK frontends */
  634. .frequency_tolerance = 29500,
  635. .symbol_rate_min = 1000000,
  636. .symbol_rate_max = 45000000,
  637. /* .symbol_rate_tolerance = ???,*/
  638. .caps = FE_CAN_INVERSION_AUTO |
  639. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  640. FE_CAN_FEC_5_6 | FE_CAN_FEC_6_7 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  641. FE_CAN_QPSK
  642. },
  643. .release = s5h1420_release,
  644. .init = s5h1420_init,
  645. .sleep = s5h1420_sleep,
  646. .set_frontend = s5h1420_set_frontend,
  647. .get_frontend = s5h1420_get_frontend,
  648. .get_tune_settings = s5h1420_get_tune_settings,
  649. .read_status = s5h1420_read_status,
  650. .read_ber = s5h1420_read_ber,
  651. .read_signal_strength = s5h1420_read_signal_strength,
  652. .read_ucblocks = s5h1420_read_ucblocks,
  653. .diseqc_send_master_cmd = s5h1420_send_master_cmd,
  654. .diseqc_recv_slave_reply = s5h1420_recv_slave_reply,
  655. .diseqc_send_burst = s5h1420_send_burst,
  656. .set_tone = s5h1420_set_tone,
  657. .set_voltage = s5h1420_set_voltage,
  658. };
  659. module_param(debug, int, 0644);
  660. MODULE_DESCRIPTION("Samsung S5H1420 DVB-S Demodulator driver");
  661. MODULE_AUTHOR("Andrew de Quincey");
  662. MODULE_LICENSE("GPL");
  663. EXPORT_SYMBOL(s5h1420_attach);