dib3000mc.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917
  1. /*
  2. * Frontend driver for mobile DVB-T demodulator DiBcom 3000P/M-C
  3. * DiBcom (http://www.dibcom.fr/)
  4. *
  5. * Copyright (C) 2004-5 Patrick Boettcher (patrick.boettcher@desy.de)
  6. *
  7. * based on GPL code from DiBCom, which has
  8. *
  9. * Copyright (C) 2004 Amaury Demol for DiBcom (ademol@dibcom.fr)
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation, version 2.
  14. *
  15. * Acknowledgements
  16. *
  17. * Amaury Demol (ademol@dibcom.fr) from DiBcom for providing specs and driver
  18. * sources, on which this driver (and the dvb-dibusb) are based.
  19. *
  20. * see Documentation/dvb/README.dibusb for more information
  21. *
  22. */
  23. #include <linux/config.h>
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/init.h>
  28. #include <linux/delay.h>
  29. #include "dib3000-common.h"
  30. #include "dib3000mc_priv.h"
  31. #include "dib3000.h"
  32. /* Version information */
  33. #define DRIVER_VERSION "0.1"
  34. #define DRIVER_DESC "DiBcom 3000M-C DVB-T demodulator"
  35. #define DRIVER_AUTHOR "Patrick Boettcher, patrick.boettcher@desy.de"
  36. #ifdef CONFIG_DVB_DIBCOM_DEBUG
  37. static int debug;
  38. module_param(debug, int, 0644);
  39. MODULE_PARM_DESC(debug, "set debugging level (1=info,2=xfer,4=setfe,8=getfe,16=stat (|-able)).");
  40. #endif
  41. #define deb_info(args...) dprintk(0x01,args)
  42. #define deb_xfer(args...) dprintk(0x02,args)
  43. #define deb_setf(args...) dprintk(0x04,args)
  44. #define deb_getf(args...) dprintk(0x08,args)
  45. #define deb_stat(args...) dprintk(0x10,args)
  46. static int dib3000mc_set_impulse_noise(struct dib3000_state * state, int mode,
  47. fe_transmit_mode_t transmission_mode, fe_bandwidth_t bandwidth)
  48. {
  49. switch (transmission_mode) {
  50. case TRANSMISSION_MODE_2K:
  51. wr_foreach(dib3000mc_reg_fft,dib3000mc_fft_modes[0]);
  52. break;
  53. case TRANSMISSION_MODE_8K:
  54. wr_foreach(dib3000mc_reg_fft,dib3000mc_fft_modes[1]);
  55. break;
  56. default:
  57. break;
  58. }
  59. switch (bandwidth) {
  60. /* case BANDWIDTH_5_MHZ:
  61. wr_foreach(dib3000mc_reg_impulse_noise,dib3000mc_impluse_noise[0]);
  62. break; */
  63. case BANDWIDTH_6_MHZ:
  64. wr_foreach(dib3000mc_reg_impulse_noise,dib3000mc_impluse_noise[1]);
  65. break;
  66. case BANDWIDTH_7_MHZ:
  67. wr_foreach(dib3000mc_reg_impulse_noise,dib3000mc_impluse_noise[2]);
  68. break;
  69. case BANDWIDTH_8_MHZ:
  70. wr_foreach(dib3000mc_reg_impulse_noise,dib3000mc_impluse_noise[3]);
  71. break;
  72. default:
  73. break;
  74. }
  75. switch (mode) {
  76. case 0: /* no impulse */ /* fall through */
  77. wr_foreach(dib3000mc_reg_imp_noise_ctl,dib3000mc_imp_noise_ctl[0]);
  78. break;
  79. case 1: /* new algo */
  80. wr_foreach(dib3000mc_reg_imp_noise_ctl,dib3000mc_imp_noise_ctl[1]);
  81. set_or(DIB3000MC_REG_IMP_NOISE_55,DIB3000MC_IMP_NEW_ALGO(0)); /* gives 1<<10 */
  82. break;
  83. default: /* old algo */
  84. wr_foreach(dib3000mc_reg_imp_noise_ctl,dib3000mc_imp_noise_ctl[3]);
  85. break;
  86. }
  87. return 0;
  88. }
  89. static int dib3000mc_set_timing(struct dib3000_state *state, int upd_offset,
  90. fe_transmit_mode_t fft, fe_bandwidth_t bw)
  91. {
  92. u16 timf_msb,timf_lsb;
  93. s32 tim_offset,tim_sgn;
  94. u64 comp1,comp2,comp=0;
  95. switch (bw) {
  96. case BANDWIDTH_8_MHZ: comp = DIB3000MC_CLOCK_REF*8; break;
  97. case BANDWIDTH_7_MHZ: comp = DIB3000MC_CLOCK_REF*7; break;
  98. case BANDWIDTH_6_MHZ: comp = DIB3000MC_CLOCK_REF*6; break;
  99. default: err("unknown bandwidth (%d)",bw); break;
  100. }
  101. timf_msb = (comp >> 16) & 0xff;
  102. timf_lsb = (comp & 0xffff);
  103. // Update the timing offset ;
  104. if (upd_offset > 0) {
  105. if (!state->timing_offset_comp_done) {
  106. msleep(200);
  107. state->timing_offset_comp_done = 1;
  108. }
  109. tim_offset = rd(DIB3000MC_REG_TIMING_OFFS_MSB);
  110. if ((tim_offset & 0x2000) == 0x2000)
  111. tim_offset |= 0xC000;
  112. if (fft == TRANSMISSION_MODE_2K)
  113. tim_offset <<= 2;
  114. state->timing_offset += tim_offset;
  115. }
  116. tim_offset = state->timing_offset;
  117. if (tim_offset < 0) {
  118. tim_sgn = 1;
  119. tim_offset = -tim_offset;
  120. } else
  121. tim_sgn = 0;
  122. comp1 = (u32)tim_offset * (u32)timf_lsb ;
  123. comp2 = (u32)tim_offset * (u32)timf_msb ;
  124. comp = ((comp1 >> 16) + comp2) >> 7;
  125. if (tim_sgn == 0)
  126. comp = (u32)(timf_msb << 16) + (u32) timf_lsb + comp;
  127. else
  128. comp = (u32)(timf_msb << 16) + (u32) timf_lsb - comp ;
  129. timf_msb = (comp >> 16) & 0xff;
  130. timf_lsb = comp & 0xffff;
  131. wr(DIB3000MC_REG_TIMING_FREQ_MSB,timf_msb);
  132. wr(DIB3000MC_REG_TIMING_FREQ_LSB,timf_lsb);
  133. return 0;
  134. }
  135. static int dib3000mc_init_auto_scan(struct dib3000_state *state, fe_bandwidth_t bw, int boost)
  136. {
  137. if (boost) {
  138. wr(DIB3000MC_REG_SCAN_BOOST,DIB3000MC_SCAN_BOOST_ON);
  139. } else {
  140. wr(DIB3000MC_REG_SCAN_BOOST,DIB3000MC_SCAN_BOOST_OFF);
  141. }
  142. switch (bw) {
  143. case BANDWIDTH_8_MHZ:
  144. wr_foreach(dib3000mc_reg_bandwidth,dib3000mc_bandwidth_8mhz);
  145. break;
  146. case BANDWIDTH_7_MHZ:
  147. wr_foreach(dib3000mc_reg_bandwidth,dib3000mc_bandwidth_7mhz);
  148. break;
  149. case BANDWIDTH_6_MHZ:
  150. wr_foreach(dib3000mc_reg_bandwidth,dib3000mc_bandwidth_6mhz);
  151. break;
  152. /* case BANDWIDTH_5_MHZ:
  153. wr_foreach(dib3000mc_reg_bandwidth,dib3000mc_bandwidth_5mhz);
  154. break;*/
  155. case BANDWIDTH_AUTO:
  156. return -EOPNOTSUPP;
  157. default:
  158. err("unknown bandwidth value (%d).",bw);
  159. return -EINVAL;
  160. }
  161. if (boost) {
  162. u32 timeout = (rd(DIB3000MC_REG_BW_TIMOUT_MSB) << 16) +
  163. rd(DIB3000MC_REG_BW_TIMOUT_LSB);
  164. timeout *= 85; timeout >>= 7;
  165. wr(DIB3000MC_REG_BW_TIMOUT_MSB,(timeout >> 16) & 0xffff);
  166. wr(DIB3000MC_REG_BW_TIMOUT_LSB,timeout & 0xffff);
  167. }
  168. return 0;
  169. }
  170. static int dib3000mc_set_adp_cfg(struct dib3000_state *state, fe_modulation_t con)
  171. {
  172. switch (con) {
  173. case QAM_64:
  174. wr_foreach(dib3000mc_reg_adp_cfg,dib3000mc_adp_cfg[2]);
  175. break;
  176. case QAM_16:
  177. wr_foreach(dib3000mc_reg_adp_cfg,dib3000mc_adp_cfg[1]);
  178. break;
  179. case QPSK:
  180. wr_foreach(dib3000mc_reg_adp_cfg,dib3000mc_adp_cfg[0]);
  181. break;
  182. case QAM_AUTO:
  183. break;
  184. default:
  185. warn("unkown constellation.");
  186. break;
  187. }
  188. return 0;
  189. }
  190. static int dib3000mc_set_general_cfg(struct dib3000_state *state, struct dvb_frontend_parameters *fep, int *auto_val)
  191. {
  192. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  193. fe_code_rate_t fe_cr = FEC_NONE;
  194. u8 fft=0, guard=0, qam=0, alpha=0, sel_hp=0, cr=0, hrch=0;
  195. int seq;
  196. switch (ofdm->transmission_mode) {
  197. case TRANSMISSION_MODE_2K: fft = DIB3000_TRANSMISSION_MODE_2K; break;
  198. case TRANSMISSION_MODE_8K: fft = DIB3000_TRANSMISSION_MODE_8K; break;
  199. case TRANSMISSION_MODE_AUTO: break;
  200. default: return -EINVAL;
  201. }
  202. switch (ofdm->guard_interval) {
  203. case GUARD_INTERVAL_1_32: guard = DIB3000_GUARD_TIME_1_32; break;
  204. case GUARD_INTERVAL_1_16: guard = DIB3000_GUARD_TIME_1_16; break;
  205. case GUARD_INTERVAL_1_8: guard = DIB3000_GUARD_TIME_1_8; break;
  206. case GUARD_INTERVAL_1_4: guard = DIB3000_GUARD_TIME_1_4; break;
  207. case GUARD_INTERVAL_AUTO: break;
  208. default: return -EINVAL;
  209. }
  210. switch (ofdm->constellation) {
  211. case QPSK: qam = DIB3000_CONSTELLATION_QPSK; break;
  212. case QAM_16: qam = DIB3000_CONSTELLATION_16QAM; break;
  213. case QAM_64: qam = DIB3000_CONSTELLATION_64QAM; break;
  214. case QAM_AUTO: break;
  215. default: return -EINVAL;
  216. }
  217. switch (ofdm->hierarchy_information) {
  218. case HIERARCHY_NONE: /* fall through */
  219. case HIERARCHY_1: alpha = DIB3000_ALPHA_1; break;
  220. case HIERARCHY_2: alpha = DIB3000_ALPHA_2; break;
  221. case HIERARCHY_4: alpha = DIB3000_ALPHA_4; break;
  222. case HIERARCHY_AUTO: break;
  223. default: return -EINVAL;
  224. }
  225. if (ofdm->hierarchy_information == HIERARCHY_NONE) {
  226. hrch = DIB3000_HRCH_OFF;
  227. sel_hp = DIB3000_SELECT_HP;
  228. fe_cr = ofdm->code_rate_HP;
  229. } else if (ofdm->hierarchy_information != HIERARCHY_AUTO) {
  230. hrch = DIB3000_HRCH_ON;
  231. sel_hp = DIB3000_SELECT_LP;
  232. fe_cr = ofdm->code_rate_LP;
  233. }
  234. switch (fe_cr) {
  235. case FEC_1_2: cr = DIB3000_FEC_1_2; break;
  236. case FEC_2_3: cr = DIB3000_FEC_2_3; break;
  237. case FEC_3_4: cr = DIB3000_FEC_3_4; break;
  238. case FEC_5_6: cr = DIB3000_FEC_5_6; break;
  239. case FEC_7_8: cr = DIB3000_FEC_7_8; break;
  240. case FEC_NONE: break;
  241. case FEC_AUTO: break;
  242. default: return -EINVAL;
  243. }
  244. wr(DIB3000MC_REG_DEMOD_PARM,DIB3000MC_DEMOD_PARM(alpha,qam,guard,fft));
  245. wr(DIB3000MC_REG_HRCH_PARM,DIB3000MC_HRCH_PARM(sel_hp,cr,hrch));
  246. switch (fep->inversion) {
  247. case INVERSION_OFF:
  248. wr(DIB3000MC_REG_SET_DDS_FREQ_MSB,DIB3000MC_DDS_FREQ_MSB_INV_OFF);
  249. break;
  250. case INVERSION_AUTO: /* fall through */
  251. case INVERSION_ON:
  252. wr(DIB3000MC_REG_SET_DDS_FREQ_MSB,DIB3000MC_DDS_FREQ_MSB_INV_ON);
  253. break;
  254. default:
  255. return -EINVAL;
  256. }
  257. seq = dib3000_seq
  258. [ofdm->transmission_mode == TRANSMISSION_MODE_AUTO]
  259. [ofdm->guard_interval == GUARD_INTERVAL_AUTO]
  260. [fep->inversion == INVERSION_AUTO];
  261. deb_setf("seq? %d\n", seq);
  262. wr(DIB3000MC_REG_SEQ_TPS,DIB3000MC_SEQ_TPS(seq,1));
  263. *auto_val = ofdm->constellation == QAM_AUTO ||
  264. ofdm->hierarchy_information == HIERARCHY_AUTO ||
  265. ofdm->guard_interval == GUARD_INTERVAL_AUTO ||
  266. ofdm->transmission_mode == TRANSMISSION_MODE_AUTO ||
  267. fe_cr == FEC_AUTO ||
  268. fep->inversion == INVERSION_AUTO;
  269. return 0;
  270. }
  271. static int dib3000mc_get_frontend(struct dvb_frontend* fe,
  272. struct dvb_frontend_parameters *fep)
  273. {
  274. struct dib3000_state* state = fe->demodulator_priv;
  275. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  276. fe_code_rate_t *cr;
  277. u16 tps_val,cr_val;
  278. int inv_test1,inv_test2;
  279. u32 dds_val, threshold = 0x1000000;
  280. if (!(rd(DIB3000MC_REG_LOCK_507) & DIB3000MC_LOCK_507))
  281. return 0;
  282. dds_val = (rd(DIB3000MC_REG_DDS_FREQ_MSB) << 16) + rd(DIB3000MC_REG_DDS_FREQ_LSB);
  283. deb_getf("DDS_FREQ: %6x\n",dds_val);
  284. if (dds_val < threshold)
  285. inv_test1 = 0;
  286. else if (dds_val == threshold)
  287. inv_test1 = 1;
  288. else
  289. inv_test1 = 2;
  290. dds_val = (rd(DIB3000MC_REG_SET_DDS_FREQ_MSB) << 16) + rd(DIB3000MC_REG_SET_DDS_FREQ_LSB);
  291. deb_getf("DDS_SET_FREQ: %6x\n",dds_val);
  292. if (dds_val < threshold)
  293. inv_test2 = 0;
  294. else if (dds_val == threshold)
  295. inv_test2 = 1;
  296. else
  297. inv_test2 = 2;
  298. fep->inversion =
  299. ((inv_test2 == 2) && (inv_test1==1 || inv_test1==0)) ||
  300. ((inv_test2 == 0) && (inv_test1==1 || inv_test1==2)) ?
  301. INVERSION_ON : INVERSION_OFF;
  302. deb_getf("inversion %d %d, %d\n", inv_test2, inv_test1, fep->inversion);
  303. fep->frequency = state->last_tuned_freq;
  304. fep->u.ofdm.bandwidth= state->last_tuned_bw;
  305. tps_val = rd(DIB3000MC_REG_TUNING_PARM);
  306. switch (DIB3000MC_TP_QAM(tps_val)) {
  307. case DIB3000_CONSTELLATION_QPSK:
  308. deb_getf("QPSK ");
  309. ofdm->constellation = QPSK;
  310. break;
  311. case DIB3000_CONSTELLATION_16QAM:
  312. deb_getf("QAM16 ");
  313. ofdm->constellation = QAM_16;
  314. break;
  315. case DIB3000_CONSTELLATION_64QAM:
  316. deb_getf("QAM64 ");
  317. ofdm->constellation = QAM_64;
  318. break;
  319. default:
  320. err("Unexpected constellation returned by TPS (%d)", tps_val);
  321. break;
  322. }
  323. if (DIB3000MC_TP_HRCH(tps_val)) {
  324. deb_getf("HRCH ON ");
  325. cr = &ofdm->code_rate_LP;
  326. ofdm->code_rate_HP = FEC_NONE;
  327. switch (DIB3000MC_TP_ALPHA(tps_val)) {
  328. case DIB3000_ALPHA_0:
  329. deb_getf("HIERARCHY_NONE ");
  330. ofdm->hierarchy_information = HIERARCHY_NONE;
  331. break;
  332. case DIB3000_ALPHA_1:
  333. deb_getf("HIERARCHY_1 ");
  334. ofdm->hierarchy_information = HIERARCHY_1;
  335. break;
  336. case DIB3000_ALPHA_2:
  337. deb_getf("HIERARCHY_2 ");
  338. ofdm->hierarchy_information = HIERARCHY_2;
  339. break;
  340. case DIB3000_ALPHA_4:
  341. deb_getf("HIERARCHY_4 ");
  342. ofdm->hierarchy_information = HIERARCHY_4;
  343. break;
  344. default:
  345. err("Unexpected ALPHA value returned by TPS (%d)", tps_val);
  346. break;
  347. }
  348. cr_val = DIB3000MC_TP_FEC_CR_LP(tps_val);
  349. } else {
  350. deb_getf("HRCH OFF ");
  351. cr = &ofdm->code_rate_HP;
  352. ofdm->code_rate_LP = FEC_NONE;
  353. ofdm->hierarchy_information = HIERARCHY_NONE;
  354. cr_val = DIB3000MC_TP_FEC_CR_HP(tps_val);
  355. }
  356. switch (cr_val) {
  357. case DIB3000_FEC_1_2:
  358. deb_getf("FEC_1_2 ");
  359. *cr = FEC_1_2;
  360. break;
  361. case DIB3000_FEC_2_3:
  362. deb_getf("FEC_2_3 ");
  363. *cr = FEC_2_3;
  364. break;
  365. case DIB3000_FEC_3_4:
  366. deb_getf("FEC_3_4 ");
  367. *cr = FEC_3_4;
  368. break;
  369. case DIB3000_FEC_5_6:
  370. deb_getf("FEC_5_6 ");
  371. *cr = FEC_4_5;
  372. break;
  373. case DIB3000_FEC_7_8:
  374. deb_getf("FEC_7_8 ");
  375. *cr = FEC_7_8;
  376. break;
  377. default:
  378. err("Unexpected FEC returned by TPS (%d)", tps_val);
  379. break;
  380. }
  381. switch (DIB3000MC_TP_GUARD(tps_val)) {
  382. case DIB3000_GUARD_TIME_1_32:
  383. deb_getf("GUARD_INTERVAL_1_32 ");
  384. ofdm->guard_interval = GUARD_INTERVAL_1_32;
  385. break;
  386. case DIB3000_GUARD_TIME_1_16:
  387. deb_getf("GUARD_INTERVAL_1_16 ");
  388. ofdm->guard_interval = GUARD_INTERVAL_1_16;
  389. break;
  390. case DIB3000_GUARD_TIME_1_8:
  391. deb_getf("GUARD_INTERVAL_1_8 ");
  392. ofdm->guard_interval = GUARD_INTERVAL_1_8;
  393. break;
  394. case DIB3000_GUARD_TIME_1_4:
  395. deb_getf("GUARD_INTERVAL_1_4 ");
  396. ofdm->guard_interval = GUARD_INTERVAL_1_4;
  397. break;
  398. default:
  399. err("Unexpected Guard Time returned by TPS (%d)", tps_val);
  400. break;
  401. }
  402. switch (DIB3000MC_TP_FFT(tps_val)) {
  403. case DIB3000_TRANSMISSION_MODE_2K:
  404. deb_getf("TRANSMISSION_MODE_2K ");
  405. ofdm->transmission_mode = TRANSMISSION_MODE_2K;
  406. break;
  407. case DIB3000_TRANSMISSION_MODE_8K:
  408. deb_getf("TRANSMISSION_MODE_8K ");
  409. ofdm->transmission_mode = TRANSMISSION_MODE_8K;
  410. break;
  411. default:
  412. err("unexpected transmission mode return by TPS (%d)", tps_val);
  413. break;
  414. }
  415. deb_getf("\n");
  416. return 0;
  417. }
  418. static int dib3000mc_set_frontend(struct dvb_frontend* fe,
  419. struct dvb_frontend_parameters *fep, int tuner)
  420. {
  421. struct dib3000_state* state = fe->demodulator_priv;
  422. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  423. int search_state,auto_val;
  424. u16 val;
  425. if (tuner && state->config.pll_set) { /* initial call from dvb */
  426. state->config.pll_set(fe,fep);
  427. state->last_tuned_freq = fep->frequency;
  428. // if (!scanboost) {
  429. dib3000mc_set_timing(state,0,ofdm->transmission_mode,ofdm->bandwidth);
  430. dib3000mc_init_auto_scan(state, ofdm->bandwidth, 0);
  431. state->last_tuned_bw = ofdm->bandwidth;
  432. wr_foreach(dib3000mc_reg_agc_bandwidth,dib3000mc_agc_bandwidth);
  433. wr(DIB3000MC_REG_RESTART,DIB3000MC_RESTART_AGC);
  434. wr(DIB3000MC_REG_RESTART,DIB3000MC_RESTART_OFF);
  435. /* Default cfg isi offset adp */
  436. wr_foreach(dib3000mc_reg_offset,dib3000mc_offset[0]);
  437. wr(DIB3000MC_REG_ISI,DIB3000MC_ISI_DEFAULT | DIB3000MC_ISI_INHIBIT);
  438. dib3000mc_set_adp_cfg(state,ofdm->constellation);
  439. wr(DIB3000MC_REG_UNK_133,DIB3000MC_UNK_133);
  440. wr_foreach(dib3000mc_reg_bandwidth_general,dib3000mc_bandwidth_general);
  441. /* power smoothing */
  442. if (ofdm->bandwidth != BANDWIDTH_8_MHZ) {
  443. wr_foreach(dib3000mc_reg_bw,dib3000mc_bw[0]);
  444. } else {
  445. wr_foreach(dib3000mc_reg_bw,dib3000mc_bw[3]);
  446. }
  447. auto_val = 0;
  448. dib3000mc_set_general_cfg(state,fep,&auto_val);
  449. dib3000mc_set_impulse_noise(state,0,ofdm->constellation,ofdm->bandwidth);
  450. val = rd(DIB3000MC_REG_DEMOD_PARM);
  451. wr(DIB3000MC_REG_DEMOD_PARM,val|DIB3000MC_DEMOD_RST_DEMOD_ON);
  452. wr(DIB3000MC_REG_DEMOD_PARM,val);
  453. // }
  454. msleep(70);
  455. /* something has to be auto searched */
  456. if (auto_val) {
  457. int as_count=0;
  458. deb_setf("autosearch enabled.\n");
  459. val = rd(DIB3000MC_REG_DEMOD_PARM);
  460. wr(DIB3000MC_REG_DEMOD_PARM,val | DIB3000MC_DEMOD_RST_AUTO_SRCH_ON);
  461. wr(DIB3000MC_REG_DEMOD_PARM,val);
  462. while ((search_state = dib3000_search_status(
  463. rd(DIB3000MC_REG_AS_IRQ),1)) < 0 && as_count++ < 100)
  464. msleep(10);
  465. deb_info("search_state after autosearch %d after %d checks\n",search_state,as_count);
  466. if (search_state == 1) {
  467. struct dvb_frontend_parameters feps;
  468. if (dib3000mc_get_frontend(fe, &feps) == 0) {
  469. deb_setf("reading tuning data from frontend succeeded.\n");
  470. return dib3000mc_set_frontend(fe, &feps, 0);
  471. }
  472. }
  473. } else {
  474. dib3000mc_set_impulse_noise(state,0,ofdm->transmission_mode,ofdm->bandwidth);
  475. wr(DIB3000MC_REG_ISI,DIB3000MC_ISI_DEFAULT|DIB3000MC_ISI_ACTIVATE);
  476. dib3000mc_set_adp_cfg(state,ofdm->constellation);
  477. /* set_offset_cfg */
  478. wr_foreach(dib3000mc_reg_offset,
  479. dib3000mc_offset[(ofdm->transmission_mode == TRANSMISSION_MODE_8K)+1]);
  480. }
  481. } else { /* second call, after autosearch (fka: set_WithKnownParams) */
  482. // dib3000mc_set_timing(state,1,ofdm->transmission_mode,ofdm->bandwidth);
  483. auto_val = 0;
  484. dib3000mc_set_general_cfg(state,fep,&auto_val);
  485. if (auto_val)
  486. deb_info("auto_val is true, even though an auto search was already performed.\n");
  487. dib3000mc_set_impulse_noise(state,0,ofdm->constellation,ofdm->bandwidth);
  488. val = rd(DIB3000MC_REG_DEMOD_PARM);
  489. wr(DIB3000MC_REG_DEMOD_PARM,val | DIB3000MC_DEMOD_RST_AUTO_SRCH_ON);
  490. wr(DIB3000MC_REG_DEMOD_PARM,val);
  491. msleep(30);
  492. wr(DIB3000MC_REG_ISI,DIB3000MC_ISI_DEFAULT|DIB3000MC_ISI_ACTIVATE);
  493. dib3000mc_set_adp_cfg(state,ofdm->constellation);
  494. wr_foreach(dib3000mc_reg_offset,
  495. dib3000mc_offset[(ofdm->transmission_mode == TRANSMISSION_MODE_8K)+1]);
  496. }
  497. return 0;
  498. }
  499. static int dib3000mc_fe_init(struct dvb_frontend* fe, int mobile_mode)
  500. {
  501. struct dib3000_state *state = fe->demodulator_priv;
  502. deb_info("init start\n");
  503. state->timing_offset = 0;
  504. state->timing_offset_comp_done = 0;
  505. wr(DIB3000MC_REG_RESTART,DIB3000MC_RESTART_CONFIG);
  506. wr(DIB3000MC_REG_RESTART,DIB3000MC_RESTART_OFF);
  507. wr(DIB3000MC_REG_CLK_CFG_1,DIB3000MC_CLK_CFG_1_POWER_UP);
  508. wr(DIB3000MC_REG_CLK_CFG_2,DIB3000MC_CLK_CFG_2_PUP_MOBILE);
  509. wr(DIB3000MC_REG_CLK_CFG_3,DIB3000MC_CLK_CFG_3_POWER_UP);
  510. wr(DIB3000MC_REG_CLK_CFG_7,DIB3000MC_CLK_CFG_7_INIT);
  511. wr(DIB3000MC_REG_RST_UNC,DIB3000MC_RST_UNC_OFF);
  512. wr(DIB3000MC_REG_UNK_19,DIB3000MC_UNK_19);
  513. wr(33,5);
  514. wr(36,81);
  515. wr(DIB3000MC_REG_UNK_88,DIB3000MC_UNK_88);
  516. wr(DIB3000MC_REG_UNK_99,DIB3000MC_UNK_99);
  517. wr(DIB3000MC_REG_UNK_111,DIB3000MC_UNK_111_PH_N_MODE_0); /* phase noise algo off */
  518. /* mobile mode - portable reception */
  519. wr_foreach(dib3000mc_reg_mobile_mode,dib3000mc_mobile_mode[1]);
  520. /* TUNER_PANASONIC_ENV57H12D5: */
  521. wr_foreach(dib3000mc_reg_agc_bandwidth,dib3000mc_agc_bandwidth);
  522. wr_foreach(dib3000mc_reg_agc_bandwidth_general,dib3000mc_agc_bandwidth_general);
  523. wr_foreach(dib3000mc_reg_agc,dib3000mc_agc_tuner[1]);
  524. wr(DIB3000MC_REG_UNK_110,DIB3000MC_UNK_110);
  525. wr(26,0x6680);
  526. wr(DIB3000MC_REG_UNK_1,DIB3000MC_UNK_1);
  527. wr(DIB3000MC_REG_UNK_2,DIB3000MC_UNK_2);
  528. wr(DIB3000MC_REG_UNK_3,DIB3000MC_UNK_3);
  529. wr(DIB3000MC_REG_SEQ_TPS,DIB3000MC_SEQ_TPS_DEFAULT);
  530. wr_foreach(dib3000mc_reg_bandwidth,dib3000mc_bandwidth_8mhz);
  531. wr_foreach(dib3000mc_reg_bandwidth_general,dib3000mc_bandwidth_general);
  532. wr(DIB3000MC_REG_UNK_4,DIB3000MC_UNK_4);
  533. wr(DIB3000MC_REG_SET_DDS_FREQ_MSB,DIB3000MC_DDS_FREQ_MSB_INV_OFF);
  534. wr(DIB3000MC_REG_SET_DDS_FREQ_LSB,DIB3000MC_DDS_FREQ_LSB);
  535. dib3000mc_set_timing(state,0,TRANSMISSION_MODE_8K,BANDWIDTH_8_MHZ);
  536. // wr_foreach(dib3000mc_reg_timing_freq,dib3000mc_timing_freq[3]);
  537. wr(DIB3000MC_REG_UNK_120,DIB3000MC_UNK_120);
  538. wr(DIB3000MC_REG_UNK_134,DIB3000MC_UNK_134);
  539. wr(DIB3000MC_REG_FEC_CFG,DIB3000MC_FEC_CFG);
  540. wr(DIB3000MC_REG_DIVERSITY3,DIB3000MC_DIVERSITY3_IN_OFF);
  541. dib3000mc_set_impulse_noise(state,0,TRANSMISSION_MODE_8K,BANDWIDTH_8_MHZ);
  542. /* output mode control, just the MPEG2_SLAVE */
  543. // set_or(DIB3000MC_REG_OUTMODE,DIB3000MC_OM_SLAVE);
  544. wr(DIB3000MC_REG_OUTMODE,DIB3000MC_OM_SLAVE);
  545. wr(DIB3000MC_REG_SMO_MODE,DIB3000MC_SMO_MODE_SLAVE);
  546. wr(DIB3000MC_REG_FIFO_THRESHOLD,DIB3000MC_FIFO_THRESHOLD_SLAVE);
  547. wr(DIB3000MC_REG_ELEC_OUT,DIB3000MC_ELEC_OUT_SLAVE);
  548. /* MPEG2_PARALLEL_CONTINUOUS_CLOCK
  549. wr(DIB3000MC_REG_OUTMODE,
  550. DIB3000MC_SET_OUTMODE(DIB3000MC_OM_PAR_CONT_CLK,
  551. rd(DIB3000MC_REG_OUTMODE)));
  552. wr(DIB3000MC_REG_SMO_MODE,
  553. DIB3000MC_SMO_MODE_DEFAULT |
  554. DIB3000MC_SMO_MODE_188);
  555. wr(DIB3000MC_REG_FIFO_THRESHOLD,DIB3000MC_FIFO_THRESHOLD_DEFAULT);
  556. wr(DIB3000MC_REG_ELEC_OUT,DIB3000MC_ELEC_OUT_DIV_OUT_ON);
  557. */
  558. /* diversity */
  559. wr(DIB3000MC_REG_DIVERSITY1,DIB3000MC_DIVERSITY1_DEFAULT);
  560. wr(DIB3000MC_REG_DIVERSITY2,DIB3000MC_DIVERSITY2_DEFAULT);
  561. set_and(DIB3000MC_REG_DIVERSITY3,DIB3000MC_DIVERSITY3_IN_OFF);
  562. set_or(DIB3000MC_REG_CLK_CFG_7,DIB3000MC_CLK_CFG_7_DIV_IN_OFF);
  563. if (state->config.pll_init)
  564. state->config.pll_init(fe);
  565. deb_info("init end\n");
  566. return 0;
  567. }
  568. static int dib3000mc_read_status(struct dvb_frontend* fe, fe_status_t *stat)
  569. {
  570. struct dib3000_state* state = fe->demodulator_priv;
  571. u16 lock = rd(DIB3000MC_REG_LOCKING);
  572. *stat = 0;
  573. if (DIB3000MC_AGC_LOCK(lock))
  574. *stat |= FE_HAS_SIGNAL;
  575. if (DIB3000MC_CARRIER_LOCK(lock))
  576. *stat |= FE_HAS_CARRIER;
  577. if (DIB3000MC_TPS_LOCK(lock))
  578. *stat |= FE_HAS_VITERBI;
  579. if (DIB3000MC_MPEG_SYNC_LOCK(lock))
  580. *stat |= (FE_HAS_SYNC | FE_HAS_LOCK);
  581. deb_stat("actual status is %2x fifo_level: %x,244: %x, 206: %x, 207: %x, 1040: %x\n",*stat,rd(510),rd(244),rd(206),rd(207),rd(1040));
  582. return 0;
  583. }
  584. static int dib3000mc_read_ber(struct dvb_frontend* fe, u32 *ber)
  585. {
  586. struct dib3000_state* state = fe->demodulator_priv;
  587. *ber = ((rd(DIB3000MC_REG_BER_MSB) << 16) | rd(DIB3000MC_REG_BER_LSB));
  588. return 0;
  589. }
  590. static int dib3000mc_read_unc_blocks(struct dvb_frontend* fe, u32 *unc)
  591. {
  592. struct dib3000_state* state = fe->demodulator_priv;
  593. *unc = rd(DIB3000MC_REG_PACKET_ERRORS);
  594. return 0;
  595. }
  596. /* see dib3000mb.c for calculation comments */
  597. static int dib3000mc_read_signal_strength(struct dvb_frontend* fe, u16 *strength)
  598. {
  599. struct dib3000_state* state = fe->demodulator_priv;
  600. u16 val = rd(DIB3000MC_REG_SIGNAL_NOISE_LSB);
  601. *strength = (((val >> 6) & 0xff) << 8) + (val & 0x3f);
  602. deb_stat("signal: mantisse = %d, exponent = %d\n",(*strength >> 8) & 0xff, *strength & 0xff);
  603. return 0;
  604. }
  605. /* see dib3000mb.c for calculation comments */
  606. static int dib3000mc_read_snr(struct dvb_frontend* fe, u16 *snr)
  607. {
  608. struct dib3000_state* state = fe->demodulator_priv;
  609. u16 val = rd(DIB3000MC_REG_SIGNAL_NOISE_LSB),
  610. val2 = rd(DIB3000MC_REG_SIGNAL_NOISE_MSB);
  611. u16 sig,noise;
  612. sig = (((val >> 6) & 0xff) << 8) + (val & 0x3f);
  613. noise = (((val >> 4) & 0xff) << 8) + ((val & 0xf) << 2) + ((val2 >> 14) & 0x3);
  614. if (noise == 0)
  615. *snr = 0xffff;
  616. else
  617. *snr = (u16) sig/noise;
  618. deb_stat("signal: mantisse = %d, exponent = %d\n",(sig >> 8) & 0xff, sig & 0xff);
  619. deb_stat("noise: mantisse = %d, exponent = %d\n",(noise >> 8) & 0xff, noise & 0xff);
  620. deb_stat("snr: %d\n",*snr);
  621. return 0;
  622. }
  623. static int dib3000mc_sleep(struct dvb_frontend* fe)
  624. {
  625. struct dib3000_state* state = fe->demodulator_priv;
  626. set_or(DIB3000MC_REG_CLK_CFG_7,DIB3000MC_CLK_CFG_7_PWR_DOWN);
  627. wr(DIB3000MC_REG_CLK_CFG_1,DIB3000MC_CLK_CFG_1_POWER_DOWN);
  628. wr(DIB3000MC_REG_CLK_CFG_2,DIB3000MC_CLK_CFG_2_POWER_DOWN);
  629. wr(DIB3000MC_REG_CLK_CFG_3,DIB3000MC_CLK_CFG_3_POWER_DOWN);
  630. return 0;
  631. }
  632. static int dib3000mc_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
  633. {
  634. tune->min_delay_ms = 1000;
  635. return 0;
  636. }
  637. static int dib3000mc_fe_init_nonmobile(struct dvb_frontend* fe)
  638. {
  639. return dib3000mc_fe_init(fe, 0);
  640. }
  641. static int dib3000mc_set_frontend_and_tuner(struct dvb_frontend* fe, struct dvb_frontend_parameters *fep)
  642. {
  643. return dib3000mc_set_frontend(fe, fep, 1);
  644. }
  645. static void dib3000mc_release(struct dvb_frontend* fe)
  646. {
  647. struct dib3000_state *state = fe->demodulator_priv;
  648. kfree(state);
  649. }
  650. /* pid filter and transfer stuff */
  651. static int dib3000mc_pid_control(struct dvb_frontend *fe,int index, int pid,int onoff)
  652. {
  653. struct dib3000_state *state = fe->demodulator_priv;
  654. pid = (onoff ? pid | DIB3000_ACTIVATE_PID_FILTERING : 0);
  655. wr(index+DIB3000MC_REG_FIRST_PID,pid);
  656. return 0;
  657. }
  658. static int dib3000mc_fifo_control(struct dvb_frontend *fe, int onoff)
  659. {
  660. struct dib3000_state *state = fe->demodulator_priv;
  661. u16 tmp = rd(DIB3000MC_REG_SMO_MODE);
  662. deb_xfer("%s fifo\n",onoff ? "enabling" : "disabling");
  663. if (onoff) {
  664. deb_xfer("%d %x\n",tmp & DIB3000MC_SMO_MODE_FIFO_UNFLUSH,tmp & DIB3000MC_SMO_MODE_FIFO_UNFLUSH);
  665. wr(DIB3000MC_REG_SMO_MODE,tmp & DIB3000MC_SMO_MODE_FIFO_UNFLUSH);
  666. } else {
  667. deb_xfer("%d %x\n",tmp | DIB3000MC_SMO_MODE_FIFO_FLUSH,tmp | DIB3000MC_SMO_MODE_FIFO_FLUSH);
  668. wr(DIB3000MC_REG_SMO_MODE,tmp | DIB3000MC_SMO_MODE_FIFO_FLUSH);
  669. }
  670. return 0;
  671. }
  672. static int dib3000mc_pid_parse(struct dvb_frontend *fe, int onoff)
  673. {
  674. struct dib3000_state *state = fe->demodulator_priv;
  675. u16 tmp = rd(DIB3000MC_REG_SMO_MODE);
  676. deb_xfer("%s pid parsing\n",onoff ? "enabling" : "disabling");
  677. if (onoff) {
  678. wr(DIB3000MC_REG_SMO_MODE,tmp | DIB3000MC_SMO_MODE_PID_PARSE);
  679. } else {
  680. wr(DIB3000MC_REG_SMO_MODE,tmp & DIB3000MC_SMO_MODE_NO_PID_PARSE);
  681. }
  682. return 0;
  683. }
  684. static int dib3000mc_tuner_pass_ctrl(struct dvb_frontend *fe, int onoff, u8 pll_addr)
  685. {
  686. struct dib3000_state *state = fe->demodulator_priv;
  687. if (onoff) {
  688. wr(DIB3000MC_REG_TUNER, DIB3000_TUNER_WRITE_ENABLE(pll_addr));
  689. } else {
  690. wr(DIB3000MC_REG_TUNER, DIB3000_TUNER_WRITE_DISABLE(pll_addr));
  691. }
  692. return 0;
  693. }
  694. static int dib3000mc_demod_init(struct dib3000_state *state)
  695. {
  696. u16 default_addr = 0x0a;
  697. /* first init */
  698. if (state->config.demod_address != default_addr) {
  699. deb_info("initializing the demod the first time. Setting demod addr to 0x%x\n",default_addr);
  700. wr(DIB3000MC_REG_ELEC_OUT,DIB3000MC_ELEC_OUT_DIV_OUT_ON);
  701. wr(DIB3000MC_REG_OUTMODE,DIB3000MC_OM_PAR_CONT_CLK);
  702. wr(DIB3000MC_REG_RST_I2C_ADDR,
  703. DIB3000MC_DEMOD_ADDR(default_addr) |
  704. DIB3000MC_DEMOD_ADDR_ON);
  705. state->config.demod_address = default_addr;
  706. wr(DIB3000MC_REG_RST_I2C_ADDR,
  707. DIB3000MC_DEMOD_ADDR(default_addr));
  708. } else
  709. deb_info("demod is already initialized. Demod addr: 0x%x\n",state->config.demod_address);
  710. return 0;
  711. }
  712. static struct dvb_frontend_ops dib3000mc_ops;
  713. struct dvb_frontend* dib3000mc_attach(const struct dib3000_config* config,
  714. struct i2c_adapter* i2c, struct dib_fe_xfer_ops *xfer_ops)
  715. {
  716. struct dib3000_state* state = NULL;
  717. u16 devid;
  718. /* allocate memory for the internal state */
  719. state = kmalloc(sizeof(struct dib3000_state), GFP_KERNEL);
  720. if (state == NULL)
  721. goto error;
  722. memset(state,0,sizeof(struct dib3000_state));
  723. /* setup the state */
  724. state->i2c = i2c;
  725. memcpy(&state->config,config,sizeof(struct dib3000_config));
  726. memcpy(&state->ops, &dib3000mc_ops, sizeof(struct dvb_frontend_ops));
  727. /* check for the correct demod */
  728. if (rd(DIB3000_REG_MANUFACTOR_ID) != DIB3000_I2C_ID_DIBCOM)
  729. goto error;
  730. devid = rd(DIB3000_REG_DEVICE_ID);
  731. if (devid != DIB3000MC_DEVICE_ID && devid != DIB3000P_DEVICE_ID)
  732. goto error;
  733. switch (devid) {
  734. case DIB3000MC_DEVICE_ID:
  735. info("Found a DiBcom 3000M-C, interesting...");
  736. break;
  737. case DIB3000P_DEVICE_ID:
  738. info("Found a DiBcom 3000P.");
  739. break;
  740. }
  741. /* create dvb_frontend */
  742. state->frontend.ops = &state->ops;
  743. state->frontend.demodulator_priv = state;
  744. /* set the xfer operations */
  745. xfer_ops->pid_parse = dib3000mc_pid_parse;
  746. xfer_ops->fifo_ctrl = dib3000mc_fifo_control;
  747. xfer_ops->pid_ctrl = dib3000mc_pid_control;
  748. xfer_ops->tuner_pass_ctrl = dib3000mc_tuner_pass_ctrl;
  749. dib3000mc_demod_init(state);
  750. return &state->frontend;
  751. error:
  752. kfree(state);
  753. return NULL;
  754. }
  755. static struct dvb_frontend_ops dib3000mc_ops = {
  756. .info = {
  757. .name = "DiBcom 3000P/M-C DVB-T",
  758. .type = FE_OFDM,
  759. .frequency_min = 44250000,
  760. .frequency_max = 867250000,
  761. .frequency_stepsize = 62500,
  762. .caps = FE_CAN_INVERSION_AUTO |
  763. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  764. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  765. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  766. FE_CAN_TRANSMISSION_MODE_AUTO |
  767. FE_CAN_GUARD_INTERVAL_AUTO |
  768. FE_CAN_RECOVER |
  769. FE_CAN_HIERARCHY_AUTO,
  770. },
  771. .release = dib3000mc_release,
  772. .init = dib3000mc_fe_init_nonmobile,
  773. .sleep = dib3000mc_sleep,
  774. .set_frontend = dib3000mc_set_frontend_and_tuner,
  775. .get_frontend = dib3000mc_get_frontend,
  776. .get_tune_settings = dib3000mc_fe_get_tune_settings,
  777. .read_status = dib3000mc_read_status,
  778. .read_ber = dib3000mc_read_ber,
  779. .read_signal_strength = dib3000mc_read_signal_strength,
  780. .read_snr = dib3000mc_read_snr,
  781. .read_ucblocks = dib3000mc_read_unc_blocks,
  782. };
  783. MODULE_AUTHOR(DRIVER_AUTHOR);
  784. MODULE_DESCRIPTION(DRIVER_DESC);
  785. MODULE_LICENSE("GPL");
  786. EXPORT_SYMBOL(dib3000mc_attach);