dib3000mb.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773
  1. /*
  2. * Frontend driver for mobile DVB-T demodulator DiBcom 3000M-B
  3. * DiBcom (http://www.dibcom.fr/)
  4. *
  5. * Copyright (C) 2004-5 Patrick Boettcher (patrick.boettcher@desy.de)
  6. *
  7. * based on GPL code from DibCom, which has
  8. *
  9. * Copyright (C) 2004 Amaury Demol for DiBcom (ademol@dibcom.fr)
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation, version 2.
  14. *
  15. * Acknowledgements
  16. *
  17. * Amaury Demol (ademol@dibcom.fr) from DiBcom for providing specs and driver
  18. * sources, on which this driver (and the dvb-dibusb) are based.
  19. *
  20. * see Documentation/dvb/README.dibusb for more information
  21. *
  22. */
  23. #include <linux/config.h>
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/init.h>
  28. #include <linux/delay.h>
  29. #include "dib3000-common.h"
  30. #include "dib3000mb_priv.h"
  31. #include "dib3000.h"
  32. /* Version information */
  33. #define DRIVER_VERSION "0.1"
  34. #define DRIVER_DESC "DiBcom 3000M-B DVB-T demodulator"
  35. #define DRIVER_AUTHOR "Patrick Boettcher, patrick.boettcher@desy.de"
  36. #ifdef CONFIG_DVB_DIBCOM_DEBUG
  37. static int debug;
  38. module_param(debug, int, 0644);
  39. MODULE_PARM_DESC(debug, "set debugging level (1=info,2=xfer,4=setfe,8=getfe (|-able)).");
  40. #endif
  41. #define deb_info(args...) dprintk(0x01,args)
  42. #define deb_xfer(args...) dprintk(0x02,args)
  43. #define deb_setf(args...) dprintk(0x04,args)
  44. #define deb_getf(args...) dprintk(0x08,args)
  45. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  46. struct dvb_frontend_parameters *fep);
  47. static int dib3000mb_set_frontend(struct dvb_frontend* fe,
  48. struct dvb_frontend_parameters *fep, int tuner)
  49. {
  50. struct dib3000_state* state = fe->demodulator_priv;
  51. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  52. fe_code_rate_t fe_cr = FEC_NONE;
  53. int search_state, seq;
  54. if (tuner && state->config.pll_set) {
  55. state->config.pll_set(fe, fep);
  56. deb_setf("bandwidth: ");
  57. switch (ofdm->bandwidth) {
  58. case BANDWIDTH_8_MHZ:
  59. deb_setf("8 MHz\n");
  60. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  61. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  62. break;
  63. case BANDWIDTH_7_MHZ:
  64. deb_setf("7 MHz\n");
  65. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[1]);
  66. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_7mhz);
  67. break;
  68. case BANDWIDTH_6_MHZ:
  69. deb_setf("6 MHz\n");
  70. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[0]);
  71. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_6mhz);
  72. break;
  73. case BANDWIDTH_AUTO:
  74. return -EOPNOTSUPP;
  75. default:
  76. err("unkown bandwidth value.");
  77. return -EINVAL;
  78. }
  79. }
  80. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  81. deb_setf("transmission mode: ");
  82. switch (ofdm->transmission_mode) {
  83. case TRANSMISSION_MODE_2K:
  84. deb_setf("2k\n");
  85. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_2K);
  86. break;
  87. case TRANSMISSION_MODE_8K:
  88. deb_setf("8k\n");
  89. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_8K);
  90. break;
  91. case TRANSMISSION_MODE_AUTO:
  92. deb_setf("auto\n");
  93. break;
  94. default:
  95. return -EINVAL;
  96. }
  97. deb_setf("guard: ");
  98. switch (ofdm->guard_interval) {
  99. case GUARD_INTERVAL_1_32:
  100. deb_setf("1_32\n");
  101. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_32);
  102. break;
  103. case GUARD_INTERVAL_1_16:
  104. deb_setf("1_16\n");
  105. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_16);
  106. break;
  107. case GUARD_INTERVAL_1_8:
  108. deb_setf("1_8\n");
  109. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_8);
  110. break;
  111. case GUARD_INTERVAL_1_4:
  112. deb_setf("1_4\n");
  113. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_4);
  114. break;
  115. case GUARD_INTERVAL_AUTO:
  116. deb_setf("auto\n");
  117. break;
  118. default:
  119. return -EINVAL;
  120. }
  121. deb_setf("inversion: ");
  122. switch (fep->inversion) {
  123. case INVERSION_OFF:
  124. deb_setf("off\n");
  125. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_OFF);
  126. break;
  127. case INVERSION_AUTO:
  128. deb_setf("auto ");
  129. break;
  130. case INVERSION_ON:
  131. deb_setf("on\n");
  132. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_ON);
  133. break;
  134. default:
  135. return -EINVAL;
  136. }
  137. deb_setf("constellation: ");
  138. switch (ofdm->constellation) {
  139. case QPSK:
  140. deb_setf("qpsk\n");
  141. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_QPSK);
  142. break;
  143. case QAM_16:
  144. deb_setf("qam16\n");
  145. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_16QAM);
  146. break;
  147. case QAM_64:
  148. deb_setf("qam64\n");
  149. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_64QAM);
  150. break;
  151. case QAM_AUTO:
  152. break;
  153. default:
  154. return -EINVAL;
  155. }
  156. deb_setf("hierachy: ");
  157. switch (ofdm->hierarchy_information) {
  158. case HIERARCHY_NONE:
  159. deb_setf("none ");
  160. /* fall through */
  161. case HIERARCHY_1:
  162. deb_setf("alpha=1\n");
  163. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_1);
  164. break;
  165. case HIERARCHY_2:
  166. deb_setf("alpha=2\n");
  167. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_2);
  168. break;
  169. case HIERARCHY_4:
  170. deb_setf("alpha=4\n");
  171. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_4);
  172. break;
  173. case HIERARCHY_AUTO:
  174. deb_setf("alpha=auto\n");
  175. break;
  176. default:
  177. return -EINVAL;
  178. }
  179. deb_setf("hierarchy: ");
  180. if (ofdm->hierarchy_information == HIERARCHY_NONE) {
  181. deb_setf("none\n");
  182. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_OFF);
  183. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_HP);
  184. fe_cr = ofdm->code_rate_HP;
  185. } else if (ofdm->hierarchy_information != HIERARCHY_AUTO) {
  186. deb_setf("on\n");
  187. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_ON);
  188. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_LP);
  189. fe_cr = ofdm->code_rate_LP;
  190. }
  191. deb_setf("fec: ");
  192. switch (fe_cr) {
  193. case FEC_1_2:
  194. deb_setf("1_2\n");
  195. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_1_2);
  196. break;
  197. case FEC_2_3:
  198. deb_setf("2_3\n");
  199. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_2_3);
  200. break;
  201. case FEC_3_4:
  202. deb_setf("3_4\n");
  203. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_3_4);
  204. break;
  205. case FEC_5_6:
  206. deb_setf("5_6\n");
  207. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_5_6);
  208. break;
  209. case FEC_7_8:
  210. deb_setf("7_8\n");
  211. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_7_8);
  212. break;
  213. case FEC_NONE:
  214. deb_setf("none ");
  215. break;
  216. case FEC_AUTO:
  217. deb_setf("auto\n");
  218. break;
  219. default:
  220. return -EINVAL;
  221. }
  222. seq = dib3000_seq
  223. [ofdm->transmission_mode == TRANSMISSION_MODE_AUTO]
  224. [ofdm->guard_interval == GUARD_INTERVAL_AUTO]
  225. [fep->inversion == INVERSION_AUTO];
  226. deb_setf("seq? %d\n", seq);
  227. wr(DIB3000MB_REG_SEQ, seq);
  228. wr(DIB3000MB_REG_ISI, seq ? DIB3000MB_ISI_INHIBIT : DIB3000MB_ISI_ACTIVATE);
  229. if (ofdm->transmission_mode == TRANSMISSION_MODE_2K) {
  230. if (ofdm->guard_interval == GUARD_INTERVAL_1_8) {
  231. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_2K_1_8);
  232. } else {
  233. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_DEFAULT);
  234. }
  235. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_2K);
  236. } else {
  237. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_DEFAULT);
  238. }
  239. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_OFF);
  240. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  241. wr(DIB3000MB_REG_MOBILE_MODE, DIB3000MB_MOBILE_MODE_OFF);
  242. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_high);
  243. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_ACTIVATE);
  244. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC + DIB3000MB_RESTART_CTRL);
  245. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  246. /* wait for AGC lock */
  247. msleep(70);
  248. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  249. /* something has to be auto searched */
  250. if (ofdm->constellation == QAM_AUTO ||
  251. ofdm->hierarchy_information == HIERARCHY_AUTO ||
  252. fe_cr == FEC_AUTO ||
  253. fep->inversion == INVERSION_AUTO) {
  254. int as_count=0;
  255. deb_setf("autosearch enabled.\n");
  256. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  257. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AUTO_SEARCH);
  258. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  259. while ((search_state =
  260. dib3000_search_status(
  261. rd(DIB3000MB_REG_AS_IRQ_PENDING),
  262. rd(DIB3000MB_REG_LOCK2_VALUE))) < 0 && as_count++ < 100)
  263. msleep(1);
  264. deb_setf("search_state after autosearch %d after %d checks\n",search_state,as_count);
  265. if (search_state == 1) {
  266. struct dvb_frontend_parameters feps;
  267. if (dib3000mb_get_frontend(fe, &feps) == 0) {
  268. deb_setf("reading tuning data from frontend succeeded.\n");
  269. return dib3000mb_set_frontend(fe, &feps, 0);
  270. }
  271. }
  272. } else {
  273. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_CTRL);
  274. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  275. }
  276. return 0;
  277. }
  278. static int dib3000mb_fe_init(struct dvb_frontend* fe, int mobile_mode)
  279. {
  280. struct dib3000_state* state = fe->demodulator_priv;
  281. deb_info("dib3000mb is getting up.\n");
  282. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_UP);
  283. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC);
  284. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE);
  285. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE_RST);
  286. wr(DIB3000MB_REG_CLOCK, DIB3000MB_CLOCK_DEFAULT);
  287. wr(DIB3000MB_REG_ELECT_OUT_MODE, DIB3000MB_ELECT_OUT_MODE_ON);
  288. wr(DIB3000MB_REG_DDS_FREQ_MSB, DIB3000MB_DDS_FREQ_MSB);
  289. wr(DIB3000MB_REG_DDS_FREQ_LSB, DIB3000MB_DDS_FREQ_LSB);
  290. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  291. wr_foreach(dib3000mb_reg_impulse_noise,
  292. dib3000mb_impulse_noise_values[DIB3000MB_IMPNOISE_OFF]);
  293. wr_foreach(dib3000mb_reg_agc_gain, dib3000mb_default_agc_gain);
  294. wr(DIB3000MB_REG_PHASE_NOISE, DIB3000MB_PHASE_NOISE_DEFAULT);
  295. wr_foreach(dib3000mb_reg_phase_noise, dib3000mb_default_noise_phase);
  296. wr_foreach(dib3000mb_reg_lock_duration, dib3000mb_default_lock_duration);
  297. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  298. wr(DIB3000MB_REG_LOCK0_MASK, DIB3000MB_LOCK0_DEFAULT);
  299. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  300. wr(DIB3000MB_REG_LOCK2_MASK, DIB3000MB_LOCK2_DEFAULT);
  301. wr(DIB3000MB_REG_SEQ, dib3000_seq[1][1][1]);
  302. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  303. wr(DIB3000MB_REG_UNK_68, DIB3000MB_UNK_68);
  304. wr(DIB3000MB_REG_UNK_69, DIB3000MB_UNK_69);
  305. wr(DIB3000MB_REG_UNK_71, DIB3000MB_UNK_71);
  306. wr(DIB3000MB_REG_UNK_77, DIB3000MB_UNK_77);
  307. wr(DIB3000MB_REG_UNK_78, DIB3000MB_UNK_78);
  308. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  309. wr(DIB3000MB_REG_UNK_92, DIB3000MB_UNK_92);
  310. wr(DIB3000MB_REG_UNK_96, DIB3000MB_UNK_96);
  311. wr(DIB3000MB_REG_UNK_97, DIB3000MB_UNK_97);
  312. wr(DIB3000MB_REG_UNK_106, DIB3000MB_UNK_106);
  313. wr(DIB3000MB_REG_UNK_107, DIB3000MB_UNK_107);
  314. wr(DIB3000MB_REG_UNK_108, DIB3000MB_UNK_108);
  315. wr(DIB3000MB_REG_UNK_122, DIB3000MB_UNK_122);
  316. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  317. wr(DIB3000MB_REG_BERLEN, DIB3000MB_BERLEN_DEFAULT);
  318. wr_foreach(dib3000mb_reg_filter_coeffs, dib3000mb_filter_coeffs);
  319. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_ON);
  320. wr(DIB3000MB_REG_MULTI_DEMOD_MSB, DIB3000MB_MULTI_DEMOD_MSB);
  321. wr(DIB3000MB_REG_MULTI_DEMOD_LSB, DIB3000MB_MULTI_DEMOD_LSB);
  322. wr(DIB3000MB_REG_OUTPUT_MODE, DIB3000MB_OUTPUT_MODE_SLAVE);
  323. wr(DIB3000MB_REG_FIFO_142, DIB3000MB_FIFO_142);
  324. wr(DIB3000MB_REG_MPEG2_OUT_MODE, DIB3000MB_MPEG2_OUT_MODE_188);
  325. wr(DIB3000MB_REG_PID_PARSE, DIB3000MB_PID_PARSE_ACTIVATE);
  326. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  327. wr(DIB3000MB_REG_FIFO_146, DIB3000MB_FIFO_146);
  328. wr(DIB3000MB_REG_FIFO_147, DIB3000MB_FIFO_147);
  329. wr(DIB3000MB_REG_DATA_IN_DIVERSITY, DIB3000MB_DATA_DIVERSITY_IN_OFF);
  330. if (state->config.pll_init)
  331. state->config.pll_init(fe);
  332. return 0;
  333. }
  334. static int dib3000mb_get_frontend(struct dvb_frontend* fe,
  335. struct dvb_frontend_parameters *fep)
  336. {
  337. struct dib3000_state* state = fe->demodulator_priv;
  338. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  339. fe_code_rate_t *cr;
  340. u16 tps_val;
  341. int inv_test1,inv_test2;
  342. u32 dds_val, threshold = 0x800000;
  343. if (!rd(DIB3000MB_REG_TPS_LOCK))
  344. return 0;
  345. dds_val = ((rd(DIB3000MB_REG_DDS_VALUE_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_VALUE_LSB);
  346. deb_getf("DDS_VAL: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_VALUE_MSB), rd(DIB3000MB_REG_DDS_VALUE_LSB));
  347. if (dds_val < threshold)
  348. inv_test1 = 0;
  349. else if (dds_val == threshold)
  350. inv_test1 = 1;
  351. else
  352. inv_test1 = 2;
  353. dds_val = ((rd(DIB3000MB_REG_DDS_FREQ_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_FREQ_LSB);
  354. deb_getf("DDS_FREQ: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_FREQ_MSB), rd(DIB3000MB_REG_DDS_FREQ_LSB));
  355. if (dds_val < threshold)
  356. inv_test2 = 0;
  357. else if (dds_val == threshold)
  358. inv_test2 = 1;
  359. else
  360. inv_test2 = 2;
  361. fep->inversion =
  362. ((inv_test2 == 2) && (inv_test1==1 || inv_test1==0)) ||
  363. ((inv_test2 == 0) && (inv_test1==1 || inv_test1==2)) ?
  364. INVERSION_ON : INVERSION_OFF;
  365. deb_getf("inversion %d %d, %d\n", inv_test2, inv_test1, fep->inversion);
  366. switch ((tps_val = rd(DIB3000MB_REG_TPS_QAM))) {
  367. case DIB3000_CONSTELLATION_QPSK:
  368. deb_getf("QPSK ");
  369. ofdm->constellation = QPSK;
  370. break;
  371. case DIB3000_CONSTELLATION_16QAM:
  372. deb_getf("QAM16 ");
  373. ofdm->constellation = QAM_16;
  374. break;
  375. case DIB3000_CONSTELLATION_64QAM:
  376. deb_getf("QAM64 ");
  377. ofdm->constellation = QAM_64;
  378. break;
  379. default:
  380. err("Unexpected constellation returned by TPS (%d)", tps_val);
  381. break;
  382. }
  383. deb_getf("TPS: %d\n", tps_val);
  384. if (rd(DIB3000MB_REG_TPS_HRCH)) {
  385. deb_getf("HRCH ON\n");
  386. cr = &ofdm->code_rate_LP;
  387. ofdm->code_rate_HP = FEC_NONE;
  388. switch ((tps_val = rd(DIB3000MB_REG_TPS_VIT_ALPHA))) {
  389. case DIB3000_ALPHA_0:
  390. deb_getf("HIERARCHY_NONE ");
  391. ofdm->hierarchy_information = HIERARCHY_NONE;
  392. break;
  393. case DIB3000_ALPHA_1:
  394. deb_getf("HIERARCHY_1 ");
  395. ofdm->hierarchy_information = HIERARCHY_1;
  396. break;
  397. case DIB3000_ALPHA_2:
  398. deb_getf("HIERARCHY_2 ");
  399. ofdm->hierarchy_information = HIERARCHY_2;
  400. break;
  401. case DIB3000_ALPHA_4:
  402. deb_getf("HIERARCHY_4 ");
  403. ofdm->hierarchy_information = HIERARCHY_4;
  404. break;
  405. default:
  406. err("Unexpected ALPHA value returned by TPS (%d)", tps_val);
  407. break;
  408. }
  409. deb_getf("TPS: %d\n", tps_val);
  410. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_LP);
  411. } else {
  412. deb_getf("HRCH OFF\n");
  413. cr = &ofdm->code_rate_HP;
  414. ofdm->code_rate_LP = FEC_NONE;
  415. ofdm->hierarchy_information = HIERARCHY_NONE;
  416. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_HP);
  417. }
  418. switch (tps_val) {
  419. case DIB3000_FEC_1_2:
  420. deb_getf("FEC_1_2 ");
  421. *cr = FEC_1_2;
  422. break;
  423. case DIB3000_FEC_2_3:
  424. deb_getf("FEC_2_3 ");
  425. *cr = FEC_2_3;
  426. break;
  427. case DIB3000_FEC_3_4:
  428. deb_getf("FEC_3_4 ");
  429. *cr = FEC_3_4;
  430. break;
  431. case DIB3000_FEC_5_6:
  432. deb_getf("FEC_5_6 ");
  433. *cr = FEC_4_5;
  434. break;
  435. case DIB3000_FEC_7_8:
  436. deb_getf("FEC_7_8 ");
  437. *cr = FEC_7_8;
  438. break;
  439. default:
  440. err("Unexpected FEC returned by TPS (%d)", tps_val);
  441. break;
  442. }
  443. deb_getf("TPS: %d\n",tps_val);
  444. switch ((tps_val = rd(DIB3000MB_REG_TPS_GUARD_TIME))) {
  445. case DIB3000_GUARD_TIME_1_32:
  446. deb_getf("GUARD_INTERVAL_1_32 ");
  447. ofdm->guard_interval = GUARD_INTERVAL_1_32;
  448. break;
  449. case DIB3000_GUARD_TIME_1_16:
  450. deb_getf("GUARD_INTERVAL_1_16 ");
  451. ofdm->guard_interval = GUARD_INTERVAL_1_16;
  452. break;
  453. case DIB3000_GUARD_TIME_1_8:
  454. deb_getf("GUARD_INTERVAL_1_8 ");
  455. ofdm->guard_interval = GUARD_INTERVAL_1_8;
  456. break;
  457. case DIB3000_GUARD_TIME_1_4:
  458. deb_getf("GUARD_INTERVAL_1_4 ");
  459. ofdm->guard_interval = GUARD_INTERVAL_1_4;
  460. break;
  461. default:
  462. err("Unexpected Guard Time returned by TPS (%d)", tps_val);
  463. break;
  464. }
  465. deb_getf("TPS: %d\n", tps_val);
  466. switch ((tps_val = rd(DIB3000MB_REG_TPS_FFT))) {
  467. case DIB3000_TRANSMISSION_MODE_2K:
  468. deb_getf("TRANSMISSION_MODE_2K ");
  469. ofdm->transmission_mode = TRANSMISSION_MODE_2K;
  470. break;
  471. case DIB3000_TRANSMISSION_MODE_8K:
  472. deb_getf("TRANSMISSION_MODE_8K ");
  473. ofdm->transmission_mode = TRANSMISSION_MODE_8K;
  474. break;
  475. default:
  476. err("unexpected transmission mode return by TPS (%d)", tps_val);
  477. break;
  478. }
  479. deb_getf("TPS: %d\n", tps_val);
  480. return 0;
  481. }
  482. static int dib3000mb_read_status(struct dvb_frontend* fe, fe_status_t *stat)
  483. {
  484. struct dib3000_state* state = fe->demodulator_priv;
  485. *stat = 0;
  486. if (rd(DIB3000MB_REG_AGC_LOCK))
  487. *stat |= FE_HAS_SIGNAL;
  488. if (rd(DIB3000MB_REG_CARRIER_LOCK))
  489. *stat |= FE_HAS_CARRIER;
  490. if (rd(DIB3000MB_REG_VIT_LCK))
  491. *stat |= FE_HAS_VITERBI;
  492. if (rd(DIB3000MB_REG_TS_SYNC_LOCK))
  493. *stat |= (FE_HAS_SYNC | FE_HAS_LOCK);
  494. deb_getf("actual status is %2x\n",*stat);
  495. deb_getf("autoval: tps: %d, qam: %d, hrch: %d, alpha: %d, hp: %d, lp: %d, guard: %d, fft: %d cell: %d\n",
  496. rd(DIB3000MB_REG_TPS_LOCK),
  497. rd(DIB3000MB_REG_TPS_QAM),
  498. rd(DIB3000MB_REG_TPS_HRCH),
  499. rd(DIB3000MB_REG_TPS_VIT_ALPHA),
  500. rd(DIB3000MB_REG_TPS_CODE_RATE_HP),
  501. rd(DIB3000MB_REG_TPS_CODE_RATE_LP),
  502. rd(DIB3000MB_REG_TPS_GUARD_TIME),
  503. rd(DIB3000MB_REG_TPS_FFT),
  504. rd(DIB3000MB_REG_TPS_CELL_ID));
  505. //*stat = FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  506. return 0;
  507. }
  508. static int dib3000mb_read_ber(struct dvb_frontend* fe, u32 *ber)
  509. {
  510. struct dib3000_state* state = fe->demodulator_priv;
  511. *ber = ((rd(DIB3000MB_REG_BER_MSB) << 16) | rd(DIB3000MB_REG_BER_LSB));
  512. return 0;
  513. }
  514. /* see dib3000-watch dvb-apps for exact calcuations of signal_strength and snr */
  515. static int dib3000mb_read_signal_strength(struct dvb_frontend* fe, u16 *strength)
  516. {
  517. struct dib3000_state* state = fe->demodulator_priv;
  518. *strength = rd(DIB3000MB_REG_SIGNAL_POWER) * 0xffff / 0x170;
  519. return 0;
  520. }
  521. static int dib3000mb_read_snr(struct dvb_frontend* fe, u16 *snr)
  522. {
  523. struct dib3000_state* state = fe->demodulator_priv;
  524. short sigpow = rd(DIB3000MB_REG_SIGNAL_POWER);
  525. int icipow = ((rd(DIB3000MB_REG_NOISE_POWER_MSB) & 0xff) << 16) |
  526. rd(DIB3000MB_REG_NOISE_POWER_LSB);
  527. *snr = (sigpow << 8) / ((icipow > 0) ? icipow : 1);
  528. return 0;
  529. }
  530. static int dib3000mb_read_unc_blocks(struct dvb_frontend* fe, u32 *unc)
  531. {
  532. struct dib3000_state* state = fe->demodulator_priv;
  533. *unc = rd(DIB3000MB_REG_PACKET_ERROR_RATE);
  534. return 0;
  535. }
  536. static int dib3000mb_sleep(struct dvb_frontend* fe)
  537. {
  538. struct dib3000_state* state = fe->demodulator_priv;
  539. deb_info("dib3000mb is going to bed.\n");
  540. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_DOWN);
  541. return 0;
  542. }
  543. static int dib3000mb_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
  544. {
  545. tune->min_delay_ms = 800;
  546. return 0;
  547. }
  548. static int dib3000mb_fe_init_nonmobile(struct dvb_frontend* fe)
  549. {
  550. return dib3000mb_fe_init(fe, 0);
  551. }
  552. static int dib3000mb_set_frontend_and_tuner(struct dvb_frontend* fe, struct dvb_frontend_parameters *fep)
  553. {
  554. return dib3000mb_set_frontend(fe, fep, 1);
  555. }
  556. static void dib3000mb_release(struct dvb_frontend* fe)
  557. {
  558. struct dib3000_state *state = fe->demodulator_priv;
  559. kfree(state);
  560. }
  561. /* pid filter and transfer stuff */
  562. static int dib3000mb_pid_control(struct dvb_frontend *fe,int index, int pid,int onoff)
  563. {
  564. struct dib3000_state *state = fe->demodulator_priv;
  565. pid = (onoff ? pid | DIB3000_ACTIVATE_PID_FILTERING : 0);
  566. wr(index+DIB3000MB_REG_FIRST_PID,pid);
  567. return 0;
  568. }
  569. static int dib3000mb_fifo_control(struct dvb_frontend *fe, int onoff)
  570. {
  571. struct dib3000_state *state = fe->demodulator_priv;
  572. deb_xfer("%s fifo\n",onoff ? "enabling" : "disabling");
  573. if (onoff) {
  574. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_ACTIVATE);
  575. } else {
  576. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  577. }
  578. return 0;
  579. }
  580. static int dib3000mb_pid_parse(struct dvb_frontend *fe, int onoff)
  581. {
  582. struct dib3000_state *state = fe->demodulator_priv;
  583. deb_xfer("%s pid parsing\n",onoff ? "enabling" : "disabling");
  584. wr(DIB3000MB_REG_PID_PARSE,onoff);
  585. return 0;
  586. }
  587. static int dib3000mb_tuner_pass_ctrl(struct dvb_frontend *fe, int onoff, u8 pll_addr)
  588. {
  589. struct dib3000_state *state = fe->demodulator_priv;
  590. if (onoff) {
  591. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_ENABLE(pll_addr));
  592. } else {
  593. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_DISABLE(pll_addr));
  594. }
  595. return 0;
  596. }
  597. static struct dvb_frontend_ops dib3000mb_ops;
  598. struct dvb_frontend* dib3000mb_attach(const struct dib3000_config* config,
  599. struct i2c_adapter* i2c, struct dib_fe_xfer_ops *xfer_ops)
  600. {
  601. struct dib3000_state* state = NULL;
  602. /* allocate memory for the internal state */
  603. state = kmalloc(sizeof(struct dib3000_state), GFP_KERNEL);
  604. if (state == NULL)
  605. goto error;
  606. memset(state,0,sizeof(struct dib3000_state));
  607. /* setup the state */
  608. state->i2c = i2c;
  609. memcpy(&state->config,config,sizeof(struct dib3000_config));
  610. memcpy(&state->ops, &dib3000mb_ops, sizeof(struct dvb_frontend_ops));
  611. /* check for the correct demod */
  612. if (rd(DIB3000_REG_MANUFACTOR_ID) != DIB3000_I2C_ID_DIBCOM)
  613. goto error;
  614. if (rd(DIB3000_REG_DEVICE_ID) != DIB3000MB_DEVICE_ID)
  615. goto error;
  616. /* create dvb_frontend */
  617. state->frontend.ops = &state->ops;
  618. state->frontend.demodulator_priv = state;
  619. /* set the xfer operations */
  620. xfer_ops->pid_parse = dib3000mb_pid_parse;
  621. xfer_ops->fifo_ctrl = dib3000mb_fifo_control;
  622. xfer_ops->pid_ctrl = dib3000mb_pid_control;
  623. xfer_ops->tuner_pass_ctrl = dib3000mb_tuner_pass_ctrl;
  624. return &state->frontend;
  625. error:
  626. kfree(state);
  627. return NULL;
  628. }
  629. static struct dvb_frontend_ops dib3000mb_ops = {
  630. .info = {
  631. .name = "DiBcom 3000M-B DVB-T",
  632. .type = FE_OFDM,
  633. .frequency_min = 44250000,
  634. .frequency_max = 867250000,
  635. .frequency_stepsize = 62500,
  636. .caps = FE_CAN_INVERSION_AUTO |
  637. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  638. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  639. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  640. FE_CAN_TRANSMISSION_MODE_AUTO |
  641. FE_CAN_GUARD_INTERVAL_AUTO |
  642. FE_CAN_RECOVER |
  643. FE_CAN_HIERARCHY_AUTO,
  644. },
  645. .release = dib3000mb_release,
  646. .init = dib3000mb_fe_init_nonmobile,
  647. .sleep = dib3000mb_sleep,
  648. .set_frontend = dib3000mb_set_frontend_and_tuner,
  649. .get_frontend = dib3000mb_get_frontend,
  650. .get_tune_settings = dib3000mb_fe_get_tune_settings,
  651. .read_status = dib3000mb_read_status,
  652. .read_ber = dib3000mb_read_ber,
  653. .read_signal_strength = dib3000mb_read_signal_strength,
  654. .read_snr = dib3000mb_read_snr,
  655. .read_ucblocks = dib3000mb_read_unc_blocks,
  656. };
  657. MODULE_AUTHOR(DRIVER_AUTHOR);
  658. MODULE_DESCRIPTION(DRIVER_DESC);
  659. MODULE_LICENSE("GPL");
  660. EXPORT_SYMBOL(dib3000mb_attach);