raid6sse1.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /* -*- linux-c -*- ------------------------------------------------------- *
  2. *
  3. * Copyright 2002 H. Peter Anvin - All Rights Reserved
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation, Inc., 53 Temple Place Ste 330,
  8. * Bostom MA 02111-1307, USA; either version 2 of the License, or
  9. * (at your option) any later version; incorporated herein by reference.
  10. *
  11. * ----------------------------------------------------------------------- */
  12. /*
  13. * raid6sse1.c
  14. *
  15. * SSE-1/MMXEXT implementation of RAID-6 syndrome functions
  16. *
  17. * This is really an MMX implementation, but it requires SSE-1 or
  18. * AMD MMXEXT for prefetch support and a few other features. The
  19. * support for nontemporal memory accesses is enough to make this
  20. * worthwhile as a separate implementation.
  21. */
  22. #if defined(__i386__)
  23. #include "raid6.h"
  24. #include "raid6x86.h"
  25. /* Defined in raid6mmx.c */
  26. extern const struct raid6_mmx_constants {
  27. u64 x1d;
  28. } raid6_mmx_constants;
  29. static int raid6_have_sse1_or_mmxext(void)
  30. {
  31. #ifdef __KERNEL__
  32. /* Not really boot_cpu but "all_cpus" */
  33. return boot_cpu_has(X86_FEATURE_MMX) &&
  34. (boot_cpu_has(X86_FEATURE_XMM) ||
  35. boot_cpu_has(X86_FEATURE_MMXEXT));
  36. #else
  37. /* User space test code - this incorrectly breaks on some Athlons */
  38. u32 features = cpuid_features();
  39. return ( (features & (5<<23)) == (5<<23) );
  40. #endif
  41. }
  42. /*
  43. * Plain SSE1 implementation
  44. */
  45. static void raid6_sse11_gen_syndrome(int disks, size_t bytes, void **ptrs)
  46. {
  47. u8 **dptr = (u8 **)ptrs;
  48. u8 *p, *q;
  49. int d, z, z0;
  50. raid6_mmx_save_t sa;
  51. z0 = disks - 3; /* Highest data disk */
  52. p = dptr[z0+1]; /* XOR parity */
  53. q = dptr[z0+2]; /* RS syndrome */
  54. /* This is really MMX code, not SSE */
  55. raid6_before_mmx(&sa);
  56. asm volatile("movq %0,%%mm0" : : "m" (raid6_mmx_constants.x1d));
  57. asm volatile("pxor %mm5,%mm5"); /* Zero temp */
  58. for ( d = 0 ; d < bytes ; d += 8 ) {
  59. asm volatile("prefetchnta %0" : : "m" (dptr[z0][d]));
  60. asm volatile("movq %0,%%mm2" : : "m" (dptr[z0][d])); /* P[0] */
  61. asm volatile("prefetchnta %0" : : "m" (dptr[z0-1][d]));
  62. asm volatile("movq %mm2,%mm4"); /* Q[0] */
  63. asm volatile("movq %0,%%mm6" : : "m" (dptr[z0-1][d]));
  64. for ( z = z0-2 ; z >= 0 ; z-- ) {
  65. asm volatile("prefetchnta %0" : : "m" (dptr[z][d]));
  66. asm volatile("pcmpgtb %mm4,%mm5");
  67. asm volatile("paddb %mm4,%mm4");
  68. asm volatile("pand %mm0,%mm5");
  69. asm volatile("pxor %mm5,%mm4");
  70. asm volatile("pxor %mm5,%mm5");
  71. asm volatile("pxor %mm6,%mm2");
  72. asm volatile("pxor %mm6,%mm4");
  73. asm volatile("movq %0,%%mm6" : : "m" (dptr[z][d]));
  74. }
  75. asm volatile("pcmpgtb %mm4,%mm5");
  76. asm volatile("paddb %mm4,%mm4");
  77. asm volatile("pand %mm0,%mm5");
  78. asm volatile("pxor %mm5,%mm4");
  79. asm volatile("pxor %mm5,%mm5");
  80. asm volatile("pxor %mm6,%mm2");
  81. asm volatile("pxor %mm6,%mm4");
  82. asm volatile("movntq %%mm2,%0" : "=m" (p[d]));
  83. asm volatile("movntq %%mm4,%0" : "=m" (q[d]));
  84. }
  85. raid6_after_mmx(&sa);
  86. asm volatile("sfence" : : : "memory");
  87. }
  88. const struct raid6_calls raid6_sse1x1 = {
  89. raid6_sse11_gen_syndrome,
  90. raid6_have_sse1_or_mmxext,
  91. "sse1x1",
  92. 1 /* Has cache hints */
  93. };
  94. /*
  95. * Unrolled-by-2 SSE1 implementation
  96. */
  97. static void raid6_sse12_gen_syndrome(int disks, size_t bytes, void **ptrs)
  98. {
  99. u8 **dptr = (u8 **)ptrs;
  100. u8 *p, *q;
  101. int d, z, z0;
  102. raid6_mmx_save_t sa;
  103. z0 = disks - 3; /* Highest data disk */
  104. p = dptr[z0+1]; /* XOR parity */
  105. q = dptr[z0+2]; /* RS syndrome */
  106. raid6_before_mmx(&sa);
  107. asm volatile("movq %0,%%mm0" : : "m" (raid6_mmx_constants.x1d));
  108. asm volatile("pxor %mm5,%mm5"); /* Zero temp */
  109. asm volatile("pxor %mm7,%mm7"); /* Zero temp */
  110. /* We uniformly assume a single prefetch covers at least 16 bytes */
  111. for ( d = 0 ; d < bytes ; d += 16 ) {
  112. asm volatile("prefetchnta %0" : : "m" (dptr[z0][d]));
  113. asm volatile("movq %0,%%mm2" : : "m" (dptr[z0][d])); /* P[0] */
  114. asm volatile("movq %0,%%mm3" : : "m" (dptr[z0][d+8])); /* P[1] */
  115. asm volatile("movq %mm2,%mm4"); /* Q[0] */
  116. asm volatile("movq %mm3,%mm6"); /* Q[1] */
  117. for ( z = z0-1 ; z >= 0 ; z-- ) {
  118. asm volatile("prefetchnta %0" : : "m" (dptr[z][d]));
  119. asm volatile("pcmpgtb %mm4,%mm5");
  120. asm volatile("pcmpgtb %mm6,%mm7");
  121. asm volatile("paddb %mm4,%mm4");
  122. asm volatile("paddb %mm6,%mm6");
  123. asm volatile("pand %mm0,%mm5");
  124. asm volatile("pand %mm0,%mm7");
  125. asm volatile("pxor %mm5,%mm4");
  126. asm volatile("pxor %mm7,%mm6");
  127. asm volatile("movq %0,%%mm5" : : "m" (dptr[z][d]));
  128. asm volatile("movq %0,%%mm7" : : "m" (dptr[z][d+8]));
  129. asm volatile("pxor %mm5,%mm2");
  130. asm volatile("pxor %mm7,%mm3");
  131. asm volatile("pxor %mm5,%mm4");
  132. asm volatile("pxor %mm7,%mm6");
  133. asm volatile("pxor %mm5,%mm5");
  134. asm volatile("pxor %mm7,%mm7");
  135. }
  136. asm volatile("movntq %%mm2,%0" : "=m" (p[d]));
  137. asm volatile("movntq %%mm3,%0" : "=m" (p[d+8]));
  138. asm volatile("movntq %%mm4,%0" : "=m" (q[d]));
  139. asm volatile("movntq %%mm6,%0" : "=m" (q[d+8]));
  140. }
  141. raid6_after_mmx(&sa);
  142. asm volatile("sfence" : :: "memory");
  143. }
  144. const struct raid6_calls raid6_sse1x2 = {
  145. raid6_sse12_gen_syndrome,
  146. raid6_have_sse1_or_mmxext,
  147. "sse1x2",
  148. 1 /* Has cache hints */
  149. };
  150. #endif