mthca_cmd.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. *
  33. * $Id: mthca_cmd.c 1349 2004-12-16 21:09:43Z roland $
  34. */
  35. #include <linux/sched.h>
  36. #include <linux/pci.h>
  37. #include <linux/errno.h>
  38. #include <asm/io.h>
  39. #include <rdma/ib_mad.h>
  40. #include "mthca_dev.h"
  41. #include "mthca_config_reg.h"
  42. #include "mthca_cmd.h"
  43. #include "mthca_memfree.h"
  44. #define CMD_POLL_TOKEN 0xffff
  45. enum {
  46. HCR_IN_PARAM_OFFSET = 0x00,
  47. HCR_IN_MODIFIER_OFFSET = 0x08,
  48. HCR_OUT_PARAM_OFFSET = 0x0c,
  49. HCR_TOKEN_OFFSET = 0x14,
  50. HCR_STATUS_OFFSET = 0x18,
  51. HCR_OPMOD_SHIFT = 12,
  52. HCA_E_BIT = 22,
  53. HCR_GO_BIT = 23
  54. };
  55. enum {
  56. /* initialization and general commands */
  57. CMD_SYS_EN = 0x1,
  58. CMD_SYS_DIS = 0x2,
  59. CMD_MAP_FA = 0xfff,
  60. CMD_UNMAP_FA = 0xffe,
  61. CMD_RUN_FW = 0xff6,
  62. CMD_MOD_STAT_CFG = 0x34,
  63. CMD_QUERY_DEV_LIM = 0x3,
  64. CMD_QUERY_FW = 0x4,
  65. CMD_ENABLE_LAM = 0xff8,
  66. CMD_DISABLE_LAM = 0xff7,
  67. CMD_QUERY_DDR = 0x5,
  68. CMD_QUERY_ADAPTER = 0x6,
  69. CMD_INIT_HCA = 0x7,
  70. CMD_CLOSE_HCA = 0x8,
  71. CMD_INIT_IB = 0x9,
  72. CMD_CLOSE_IB = 0xa,
  73. CMD_QUERY_HCA = 0xb,
  74. CMD_SET_IB = 0xc,
  75. CMD_ACCESS_DDR = 0x2e,
  76. CMD_MAP_ICM = 0xffa,
  77. CMD_UNMAP_ICM = 0xff9,
  78. CMD_MAP_ICM_AUX = 0xffc,
  79. CMD_UNMAP_ICM_AUX = 0xffb,
  80. CMD_SET_ICM_SIZE = 0xffd,
  81. /* TPT commands */
  82. CMD_SW2HW_MPT = 0xd,
  83. CMD_QUERY_MPT = 0xe,
  84. CMD_HW2SW_MPT = 0xf,
  85. CMD_READ_MTT = 0x10,
  86. CMD_WRITE_MTT = 0x11,
  87. CMD_SYNC_TPT = 0x2f,
  88. /* EQ commands */
  89. CMD_MAP_EQ = 0x12,
  90. CMD_SW2HW_EQ = 0x13,
  91. CMD_HW2SW_EQ = 0x14,
  92. CMD_QUERY_EQ = 0x15,
  93. /* CQ commands */
  94. CMD_SW2HW_CQ = 0x16,
  95. CMD_HW2SW_CQ = 0x17,
  96. CMD_QUERY_CQ = 0x18,
  97. CMD_RESIZE_CQ = 0x2c,
  98. /* SRQ commands */
  99. CMD_SW2HW_SRQ = 0x35,
  100. CMD_HW2SW_SRQ = 0x36,
  101. CMD_QUERY_SRQ = 0x37,
  102. CMD_ARM_SRQ = 0x40,
  103. /* QP/EE commands */
  104. CMD_RST2INIT_QPEE = 0x19,
  105. CMD_INIT2RTR_QPEE = 0x1a,
  106. CMD_RTR2RTS_QPEE = 0x1b,
  107. CMD_RTS2RTS_QPEE = 0x1c,
  108. CMD_SQERR2RTS_QPEE = 0x1d,
  109. CMD_2ERR_QPEE = 0x1e,
  110. CMD_RTS2SQD_QPEE = 0x1f,
  111. CMD_SQD2SQD_QPEE = 0x38,
  112. CMD_SQD2RTS_QPEE = 0x20,
  113. CMD_ERR2RST_QPEE = 0x21,
  114. CMD_QUERY_QPEE = 0x22,
  115. CMD_INIT2INIT_QPEE = 0x2d,
  116. CMD_SUSPEND_QPEE = 0x32,
  117. CMD_UNSUSPEND_QPEE = 0x33,
  118. /* special QPs and management commands */
  119. CMD_CONF_SPECIAL_QP = 0x23,
  120. CMD_MAD_IFC = 0x24,
  121. /* multicast commands */
  122. CMD_READ_MGM = 0x25,
  123. CMD_WRITE_MGM = 0x26,
  124. CMD_MGID_HASH = 0x27,
  125. /* miscellaneous commands */
  126. CMD_DIAG_RPRT = 0x30,
  127. CMD_NOP = 0x31,
  128. /* debug commands */
  129. CMD_QUERY_DEBUG_MSG = 0x2a,
  130. CMD_SET_DEBUG_MSG = 0x2b,
  131. };
  132. /*
  133. * According to Mellanox code, FW may be starved and never complete
  134. * commands. So we can't use strict timeouts described in PRM -- we
  135. * just arbitrarily select 60 seconds for now.
  136. */
  137. #if 0
  138. /*
  139. * Round up and add 1 to make sure we get the full wait time (since we
  140. * will be starting in the middle of a jiffy)
  141. */
  142. enum {
  143. CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,
  144. CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,
  145. CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1
  146. };
  147. #else
  148. enum {
  149. CMD_TIME_CLASS_A = 60 * HZ,
  150. CMD_TIME_CLASS_B = 60 * HZ,
  151. CMD_TIME_CLASS_C = 60 * HZ
  152. };
  153. #endif
  154. enum {
  155. GO_BIT_TIMEOUT = HZ * 10
  156. };
  157. struct mthca_cmd_context {
  158. struct completion done;
  159. struct timer_list timer;
  160. int result;
  161. int next;
  162. u64 out_param;
  163. u16 token;
  164. u8 status;
  165. };
  166. static inline int go_bit(struct mthca_dev *dev)
  167. {
  168. return readl(dev->hcr + HCR_STATUS_OFFSET) &
  169. swab32(1 << HCR_GO_BIT);
  170. }
  171. static int mthca_cmd_post(struct mthca_dev *dev,
  172. u64 in_param,
  173. u64 out_param,
  174. u32 in_modifier,
  175. u8 op_modifier,
  176. u16 op,
  177. u16 token,
  178. int event)
  179. {
  180. int err = 0;
  181. if (down_interruptible(&dev->cmd.hcr_sem))
  182. return -EINTR;
  183. if (event) {
  184. unsigned long end = jiffies + GO_BIT_TIMEOUT;
  185. while (go_bit(dev) && time_before(jiffies, end)) {
  186. set_current_state(TASK_RUNNING);
  187. schedule();
  188. }
  189. }
  190. if (go_bit(dev)) {
  191. err = -EAGAIN;
  192. goto out;
  193. }
  194. /*
  195. * We use writel (instead of something like memcpy_toio)
  196. * because writes of less than 32 bits to the HCR don't work
  197. * (and some architectures such as ia64 implement memcpy_toio
  198. * in terms of writeb).
  199. */
  200. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);
  201. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);
  202. __raw_writel((__force u32) cpu_to_be32(in_modifier), dev->hcr + 2 * 4);
  203. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);
  204. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);
  205. __raw_writel((__force u32) cpu_to_be32(token << 16), dev->hcr + 5 * 4);
  206. /* __raw_writel may not order writes. */
  207. wmb();
  208. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  209. (event ? (1 << HCA_E_BIT) : 0) |
  210. (op_modifier << HCR_OPMOD_SHIFT) |
  211. op), dev->hcr + 6 * 4);
  212. out:
  213. up(&dev->cmd.hcr_sem);
  214. return err;
  215. }
  216. static int mthca_cmd_poll(struct mthca_dev *dev,
  217. u64 in_param,
  218. u64 *out_param,
  219. int out_is_imm,
  220. u32 in_modifier,
  221. u8 op_modifier,
  222. u16 op,
  223. unsigned long timeout,
  224. u8 *status)
  225. {
  226. int err = 0;
  227. unsigned long end;
  228. if (down_interruptible(&dev->cmd.poll_sem))
  229. return -EINTR;
  230. err = mthca_cmd_post(dev, in_param,
  231. out_param ? *out_param : 0,
  232. in_modifier, op_modifier,
  233. op, CMD_POLL_TOKEN, 0);
  234. if (err)
  235. goto out;
  236. end = timeout + jiffies;
  237. while (go_bit(dev) && time_before(jiffies, end)) {
  238. set_current_state(TASK_RUNNING);
  239. schedule();
  240. }
  241. if (go_bit(dev)) {
  242. err = -EBUSY;
  243. goto out;
  244. }
  245. if (out_is_imm)
  246. *out_param =
  247. (u64) be32_to_cpu((__force __be32)
  248. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
  249. (u64) be32_to_cpu((__force __be32)
  250. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET + 4));
  251. *status = be32_to_cpu((__force __be32) __raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;
  252. out:
  253. up(&dev->cmd.poll_sem);
  254. return err;
  255. }
  256. void mthca_cmd_event(struct mthca_dev *dev,
  257. u16 token,
  258. u8 status,
  259. u64 out_param)
  260. {
  261. struct mthca_cmd_context *context =
  262. &dev->cmd.context[token & dev->cmd.token_mask];
  263. /* previously timed out command completing at long last */
  264. if (token != context->token)
  265. return;
  266. context->result = 0;
  267. context->status = status;
  268. context->out_param = out_param;
  269. context->token += dev->cmd.token_mask + 1;
  270. complete(&context->done);
  271. }
  272. static void event_timeout(unsigned long context_ptr)
  273. {
  274. struct mthca_cmd_context *context =
  275. (struct mthca_cmd_context *) context_ptr;
  276. context->result = -EBUSY;
  277. complete(&context->done);
  278. }
  279. static int mthca_cmd_wait(struct mthca_dev *dev,
  280. u64 in_param,
  281. u64 *out_param,
  282. int out_is_imm,
  283. u32 in_modifier,
  284. u8 op_modifier,
  285. u16 op,
  286. unsigned long timeout,
  287. u8 *status)
  288. {
  289. int err = 0;
  290. struct mthca_cmd_context *context;
  291. if (down_interruptible(&dev->cmd.event_sem))
  292. return -EINTR;
  293. spin_lock(&dev->cmd.context_lock);
  294. BUG_ON(dev->cmd.free_head < 0);
  295. context = &dev->cmd.context[dev->cmd.free_head];
  296. dev->cmd.free_head = context->next;
  297. spin_unlock(&dev->cmd.context_lock);
  298. init_completion(&context->done);
  299. err = mthca_cmd_post(dev, in_param,
  300. out_param ? *out_param : 0,
  301. in_modifier, op_modifier,
  302. op, context->token, 1);
  303. if (err)
  304. goto out;
  305. context->timer.expires = jiffies + timeout;
  306. add_timer(&context->timer);
  307. wait_for_completion(&context->done);
  308. del_timer_sync(&context->timer);
  309. err = context->result;
  310. if (err)
  311. goto out;
  312. *status = context->status;
  313. if (*status)
  314. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  315. op, *status);
  316. if (out_is_imm)
  317. *out_param = context->out_param;
  318. out:
  319. spin_lock(&dev->cmd.context_lock);
  320. context->next = dev->cmd.free_head;
  321. dev->cmd.free_head = context - dev->cmd.context;
  322. spin_unlock(&dev->cmd.context_lock);
  323. up(&dev->cmd.event_sem);
  324. return err;
  325. }
  326. /* Invoke a command with an output mailbox */
  327. static int mthca_cmd_box(struct mthca_dev *dev,
  328. u64 in_param,
  329. u64 out_param,
  330. u32 in_modifier,
  331. u8 op_modifier,
  332. u16 op,
  333. unsigned long timeout,
  334. u8 *status)
  335. {
  336. if (dev->cmd.use_events)
  337. return mthca_cmd_wait(dev, in_param, &out_param, 0,
  338. in_modifier, op_modifier, op,
  339. timeout, status);
  340. else
  341. return mthca_cmd_poll(dev, in_param, &out_param, 0,
  342. in_modifier, op_modifier, op,
  343. timeout, status);
  344. }
  345. /* Invoke a command with no output parameter */
  346. static int mthca_cmd(struct mthca_dev *dev,
  347. u64 in_param,
  348. u32 in_modifier,
  349. u8 op_modifier,
  350. u16 op,
  351. unsigned long timeout,
  352. u8 *status)
  353. {
  354. return mthca_cmd_box(dev, in_param, 0, in_modifier,
  355. op_modifier, op, timeout, status);
  356. }
  357. /*
  358. * Invoke a command with an immediate output parameter (and copy the
  359. * output into the caller's out_param pointer after the command
  360. * executes).
  361. */
  362. static int mthca_cmd_imm(struct mthca_dev *dev,
  363. u64 in_param,
  364. u64 *out_param,
  365. u32 in_modifier,
  366. u8 op_modifier,
  367. u16 op,
  368. unsigned long timeout,
  369. u8 *status)
  370. {
  371. if (dev->cmd.use_events)
  372. return mthca_cmd_wait(dev, in_param, out_param, 1,
  373. in_modifier, op_modifier, op,
  374. timeout, status);
  375. else
  376. return mthca_cmd_poll(dev, in_param, out_param, 1,
  377. in_modifier, op_modifier, op,
  378. timeout, status);
  379. }
  380. int mthca_cmd_init(struct mthca_dev *dev)
  381. {
  382. sema_init(&dev->cmd.hcr_sem, 1);
  383. sema_init(&dev->cmd.poll_sem, 1);
  384. dev->cmd.use_events = 0;
  385. dev->hcr = ioremap(pci_resource_start(dev->pdev, 0) + MTHCA_HCR_BASE,
  386. MTHCA_HCR_SIZE);
  387. if (!dev->hcr) {
  388. mthca_err(dev, "Couldn't map command register.");
  389. return -ENOMEM;
  390. }
  391. dev->cmd.pool = pci_pool_create("mthca_cmd", dev->pdev,
  392. MTHCA_MAILBOX_SIZE,
  393. MTHCA_MAILBOX_SIZE, 0);
  394. if (!dev->cmd.pool) {
  395. iounmap(dev->hcr);
  396. return -ENOMEM;
  397. }
  398. return 0;
  399. }
  400. void mthca_cmd_cleanup(struct mthca_dev *dev)
  401. {
  402. pci_pool_destroy(dev->cmd.pool);
  403. iounmap(dev->hcr);
  404. }
  405. /*
  406. * Switch to using events to issue FW commands (should be called after
  407. * event queue to command events has been initialized).
  408. */
  409. int mthca_cmd_use_events(struct mthca_dev *dev)
  410. {
  411. int i;
  412. dev->cmd.context = kmalloc(dev->cmd.max_cmds *
  413. sizeof (struct mthca_cmd_context),
  414. GFP_KERNEL);
  415. if (!dev->cmd.context)
  416. return -ENOMEM;
  417. for (i = 0; i < dev->cmd.max_cmds; ++i) {
  418. dev->cmd.context[i].token = i;
  419. dev->cmd.context[i].next = i + 1;
  420. init_timer(&dev->cmd.context[i].timer);
  421. dev->cmd.context[i].timer.data =
  422. (unsigned long) &dev->cmd.context[i];
  423. dev->cmd.context[i].timer.function = event_timeout;
  424. }
  425. dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;
  426. dev->cmd.free_head = 0;
  427. sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);
  428. spin_lock_init(&dev->cmd.context_lock);
  429. for (dev->cmd.token_mask = 1;
  430. dev->cmd.token_mask < dev->cmd.max_cmds;
  431. dev->cmd.token_mask <<= 1)
  432. ; /* nothing */
  433. --dev->cmd.token_mask;
  434. dev->cmd.use_events = 1;
  435. down(&dev->cmd.poll_sem);
  436. return 0;
  437. }
  438. /*
  439. * Switch back to polling (used when shutting down the device)
  440. */
  441. void mthca_cmd_use_polling(struct mthca_dev *dev)
  442. {
  443. int i;
  444. dev->cmd.use_events = 0;
  445. for (i = 0; i < dev->cmd.max_cmds; ++i)
  446. down(&dev->cmd.event_sem);
  447. kfree(dev->cmd.context);
  448. up(&dev->cmd.poll_sem);
  449. }
  450. struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,
  451. unsigned int gfp_mask)
  452. {
  453. struct mthca_mailbox *mailbox;
  454. mailbox = kmalloc(sizeof *mailbox, gfp_mask);
  455. if (!mailbox)
  456. return ERR_PTR(-ENOMEM);
  457. mailbox->buf = pci_pool_alloc(dev->cmd.pool, gfp_mask, &mailbox->dma);
  458. if (!mailbox->buf) {
  459. kfree(mailbox);
  460. return ERR_PTR(-ENOMEM);
  461. }
  462. return mailbox;
  463. }
  464. void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox)
  465. {
  466. if (!mailbox)
  467. return;
  468. pci_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);
  469. kfree(mailbox);
  470. }
  471. int mthca_SYS_EN(struct mthca_dev *dev, u8 *status)
  472. {
  473. u64 out;
  474. int ret;
  475. ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, HZ, status);
  476. if (*status == MTHCA_CMD_STAT_DDR_MEM_ERR)
  477. mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "
  478. "sladdr=%d, SPD source=%s\n",
  479. (int) (out >> 6) & 0xf, (int) (out >> 4) & 3,
  480. (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");
  481. return ret;
  482. }
  483. int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status)
  484. {
  485. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, HZ, status);
  486. }
  487. static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,
  488. u64 virt, u8 *status)
  489. {
  490. struct mthca_mailbox *mailbox;
  491. struct mthca_icm_iter iter;
  492. __be64 *pages;
  493. int lg;
  494. int nent = 0;
  495. int i;
  496. int err = 0;
  497. int ts = 0, tc = 0;
  498. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  499. if (IS_ERR(mailbox))
  500. return PTR_ERR(mailbox);
  501. memset(mailbox->buf, 0, MTHCA_MAILBOX_SIZE);
  502. pages = mailbox->buf;
  503. for (mthca_icm_first(icm, &iter);
  504. !mthca_icm_last(&iter);
  505. mthca_icm_next(&iter)) {
  506. /*
  507. * We have to pass pages that are aligned to their
  508. * size, so find the least significant 1 in the
  509. * address or size and use that as our log2 size.
  510. */
  511. lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;
  512. if (lg < 12) {
  513. mthca_warn(dev, "Got FW area not aligned to 4K (%llx/%lx).\n",
  514. (unsigned long long) mthca_icm_addr(&iter),
  515. mthca_icm_size(&iter));
  516. err = -EINVAL;
  517. goto out;
  518. }
  519. for (i = 0; i < mthca_icm_size(&iter) / (1 << lg); ++i, ++nent) {
  520. if (virt != -1) {
  521. pages[nent * 2] = cpu_to_be64(virt);
  522. virt += 1 << lg;
  523. }
  524. pages[nent * 2 + 1] = cpu_to_be64((mthca_icm_addr(&iter) +
  525. (i << lg)) | (lg - 12));
  526. ts += 1 << (lg - 10);
  527. ++tc;
  528. if (nent == MTHCA_MAILBOX_SIZE / 16) {
  529. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  530. CMD_TIME_CLASS_B, status);
  531. if (err || *status)
  532. goto out;
  533. nent = 0;
  534. }
  535. }
  536. }
  537. if (nent)
  538. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  539. CMD_TIME_CLASS_B, status);
  540. switch (op) {
  541. case CMD_MAP_FA:
  542. mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  543. break;
  544. case CMD_MAP_ICM_AUX:
  545. mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  546. break;
  547. case CMD_MAP_ICM:
  548. mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  549. tc, ts, (unsigned long long) virt - (ts << 10));
  550. break;
  551. }
  552. out:
  553. mthca_free_mailbox(dev, mailbox);
  554. return err;
  555. }
  556. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  557. {
  558. return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1, status);
  559. }
  560. int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status)
  561. {
  562. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B, status);
  563. }
  564. int mthca_RUN_FW(struct mthca_dev *dev, u8 *status)
  565. {
  566. return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A, status);
  567. }
  568. int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status)
  569. {
  570. struct mthca_mailbox *mailbox;
  571. u32 *outbox;
  572. int err = 0;
  573. u8 lg;
  574. #define QUERY_FW_OUT_SIZE 0x100
  575. #define QUERY_FW_VER_OFFSET 0x00
  576. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  577. #define QUERY_FW_ERR_START_OFFSET 0x30
  578. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  579. #define QUERY_FW_START_OFFSET 0x20
  580. #define QUERY_FW_END_OFFSET 0x28
  581. #define QUERY_FW_SIZE_OFFSET 0x00
  582. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  583. #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40
  584. #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48
  585. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  586. if (IS_ERR(mailbox))
  587. return PTR_ERR(mailbox);
  588. outbox = mailbox->buf;
  589. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_FW,
  590. CMD_TIME_CLASS_A, status);
  591. if (err)
  592. goto out;
  593. MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);
  594. /*
  595. * FW subminor version is at more signifant bits than minor
  596. * version, so swap here.
  597. */
  598. dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |
  599. ((dev->fw_ver & 0xffff0000ull) >> 16) |
  600. ((dev->fw_ver & 0x0000ffffull) << 16);
  601. MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  602. dev->cmd.max_cmds = 1 << lg;
  603. mthca_dbg(dev, "FW version %012llx, max commands %d\n",
  604. (unsigned long long) dev->fw_ver, dev->cmd.max_cmds);
  605. if (mthca_is_memfree(dev)) {
  606. MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  607. MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  608. MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);
  609. MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);
  610. mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);
  611. /*
  612. * Arbel page size is always 4 KB; round up number of
  613. * system pages needed.
  614. */
  615. dev->fw.arbel.fw_pages =
  616. (dev->fw.arbel.fw_pages + (1 << (PAGE_SHIFT - 12)) - 1) >>
  617. (PAGE_SHIFT - 12);
  618. mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",
  619. (unsigned long long) dev->fw.arbel.clr_int_base,
  620. (unsigned long long) dev->fw.arbel.eq_arm_base,
  621. (unsigned long long) dev->fw.arbel.eq_set_ci_base);
  622. } else {
  623. MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);
  624. MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);
  625. mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",
  626. (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),
  627. (unsigned long long) dev->fw.tavor.fw_start,
  628. (unsigned long long) dev->fw.tavor.fw_end);
  629. }
  630. out:
  631. mthca_free_mailbox(dev, mailbox);
  632. return err;
  633. }
  634. int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status)
  635. {
  636. struct mthca_mailbox *mailbox;
  637. u8 info;
  638. u32 *outbox;
  639. int err = 0;
  640. #define ENABLE_LAM_OUT_SIZE 0x100
  641. #define ENABLE_LAM_START_OFFSET 0x00
  642. #define ENABLE_LAM_END_OFFSET 0x08
  643. #define ENABLE_LAM_INFO_OFFSET 0x13
  644. #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)
  645. #define ENABLE_LAM_INFO_ECC_MASK 0x3
  646. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  647. if (IS_ERR(mailbox))
  648. return PTR_ERR(mailbox);
  649. outbox = mailbox->buf;
  650. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_ENABLE_LAM,
  651. CMD_TIME_CLASS_C, status);
  652. if (err)
  653. goto out;
  654. if (*status == MTHCA_CMD_STAT_LAM_NOT_PRE)
  655. goto out;
  656. MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);
  657. MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);
  658. MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);
  659. if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=
  660. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  661. mthca_info(dev, "FW reports that HCA-attached memory "
  662. "is %s hidden; does not match PCI config\n",
  663. (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?
  664. "" : "not");
  665. }
  666. if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)
  667. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  668. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  669. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  670. (unsigned long long) dev->ddr_start,
  671. (unsigned long long) dev->ddr_end);
  672. out:
  673. mthca_free_mailbox(dev, mailbox);
  674. return err;
  675. }
  676. int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status)
  677. {
  678. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);
  679. }
  680. int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status)
  681. {
  682. struct mthca_mailbox *mailbox;
  683. u8 info;
  684. u32 *outbox;
  685. int err = 0;
  686. #define QUERY_DDR_OUT_SIZE 0x100
  687. #define QUERY_DDR_START_OFFSET 0x00
  688. #define QUERY_DDR_END_OFFSET 0x08
  689. #define QUERY_DDR_INFO_OFFSET 0x13
  690. #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)
  691. #define QUERY_DDR_INFO_ECC_MASK 0x3
  692. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  693. if (IS_ERR(mailbox))
  694. return PTR_ERR(mailbox);
  695. outbox = mailbox->buf;
  696. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DDR,
  697. CMD_TIME_CLASS_A, status);
  698. if (err)
  699. goto out;
  700. MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);
  701. MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);
  702. MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);
  703. if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=
  704. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  705. mthca_info(dev, "FW reports that HCA-attached memory "
  706. "is %s hidden; does not match PCI config\n",
  707. (info & QUERY_DDR_INFO_HIDDEN_FLAG) ?
  708. "" : "not");
  709. }
  710. if (info & QUERY_DDR_INFO_HIDDEN_FLAG)
  711. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  712. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  713. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  714. (unsigned long long) dev->ddr_start,
  715. (unsigned long long) dev->ddr_end);
  716. out:
  717. mthca_free_mailbox(dev, mailbox);
  718. return err;
  719. }
  720. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  721. struct mthca_dev_lim *dev_lim, u8 *status)
  722. {
  723. struct mthca_mailbox *mailbox;
  724. u32 *outbox;
  725. u8 field;
  726. u16 size;
  727. int err;
  728. #define QUERY_DEV_LIM_OUT_SIZE 0x100
  729. #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10
  730. #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11
  731. #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12
  732. #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13
  733. #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14
  734. #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15
  735. #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16
  736. #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17
  737. #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19
  738. #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a
  739. #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b
  740. #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d
  741. #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e
  742. #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f
  743. #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20
  744. #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21
  745. #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22
  746. #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23
  747. #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27
  748. #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29
  749. #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b
  750. #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f
  751. #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33
  752. #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35
  753. #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36
  754. #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37
  755. #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b
  756. #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f
  757. #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44
  758. #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48
  759. #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49
  760. #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b
  761. #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51
  762. #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52
  763. #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55
  764. #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56
  765. #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61
  766. #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62
  767. #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63
  768. #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64
  769. #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65
  770. #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66
  771. #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67
  772. #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80
  773. #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82
  774. #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84
  775. #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86
  776. #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88
  777. #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a
  778. #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c
  779. #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e
  780. #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90
  781. #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92
  782. #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96
  783. #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97
  784. #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98
  785. #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f
  786. #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0
  787. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  788. if (IS_ERR(mailbox))
  789. return PTR_ERR(mailbox);
  790. outbox = mailbox->buf;
  791. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DEV_LIM,
  792. CMD_TIME_CLASS_A, status);
  793. if (err)
  794. goto out;
  795. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  796. dev_lim->max_srq_sz = 1 << field;
  797. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  798. dev_lim->max_qp_sz = 1 << field;
  799. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);
  800. dev_lim->reserved_qps = 1 << (field & 0xf);
  801. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);
  802. dev_lim->max_qps = 1 << (field & 0x1f);
  803. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);
  804. dev_lim->reserved_srqs = 1 << (field >> 4);
  805. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);
  806. dev_lim->max_srqs = 1 << (field & 0x1f);
  807. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);
  808. dev_lim->reserved_eecs = 1 << (field & 0xf);
  809. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);
  810. dev_lim->max_eecs = 1 << (field & 0x1f);
  811. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);
  812. dev_lim->max_cq_sz = 1 << field;
  813. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);
  814. dev_lim->reserved_cqs = 1 << (field & 0xf);
  815. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);
  816. dev_lim->max_cqs = 1 << (field & 0x1f);
  817. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);
  818. dev_lim->max_mpts = 1 << (field & 0x3f);
  819. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);
  820. dev_lim->reserved_eqs = 1 << (field & 0xf);
  821. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);
  822. dev_lim->max_eqs = 1 << (field & 0x7);
  823. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);
  824. dev_lim->reserved_mtts = 1 << (field >> 4);
  825. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);
  826. dev_lim->max_mrw_sz = 1 << field;
  827. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);
  828. dev_lim->reserved_mrws = 1 << (field & 0xf);
  829. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);
  830. dev_lim->max_mtt_seg = 1 << (field & 0x3f);
  831. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);
  832. dev_lim->max_requester_per_qp = 1 << (field & 0x3f);
  833. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);
  834. dev_lim->max_responder_per_qp = 1 << (field & 0x3f);
  835. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);
  836. dev_lim->max_rdma_global = 1 << (field & 0x3f);
  837. MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);
  838. dev_lim->local_ca_ack_delay = field & 0x1f;
  839. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);
  840. dev_lim->max_mtu = field >> 4;
  841. dev_lim->max_port_width = field & 0xf;
  842. MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);
  843. dev_lim->max_vl = field >> 4;
  844. dev_lim->num_ports = field & 0xf;
  845. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);
  846. dev_lim->max_gids = 1 << (field & 0xf);
  847. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);
  848. dev_lim->max_pkeys = 1 << (field & 0xf);
  849. MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);
  850. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);
  851. dev_lim->reserved_uars = field >> 4;
  852. MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);
  853. dev_lim->uar_size = 1 << ((field & 0x3f) + 20);
  854. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);
  855. dev_lim->min_page_sz = 1 << field;
  856. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);
  857. dev_lim->max_sg = field;
  858. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);
  859. dev_lim->max_desc_sz = size;
  860. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);
  861. dev_lim->max_qp_per_mcg = 1 << field;
  862. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);
  863. dev_lim->reserved_mgms = field & 0xf;
  864. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);
  865. dev_lim->max_mcgs = 1 << field;
  866. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);
  867. dev_lim->reserved_pds = field >> 4;
  868. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);
  869. dev_lim->max_pds = 1 << (field & 0x3f);
  870. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);
  871. dev_lim->reserved_rdds = field >> 4;
  872. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);
  873. dev_lim->max_rdds = 1 << (field & 0x3f);
  874. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);
  875. dev_lim->eec_entry_sz = size;
  876. MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);
  877. dev_lim->qpc_entry_sz = size;
  878. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);
  879. dev_lim->eeec_entry_sz = size;
  880. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);
  881. dev_lim->eqpc_entry_sz = size;
  882. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);
  883. dev_lim->eqc_entry_sz = size;
  884. MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);
  885. dev_lim->cqc_entry_sz = size;
  886. MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);
  887. dev_lim->srq_entry_sz = size;
  888. MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);
  889. dev_lim->uar_scratch_entry_sz = size;
  890. mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  891. dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);
  892. mthca_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  893. dev_lim->max_srqs, dev_lim->reserved_srqs, dev_lim->srq_entry_sz);
  894. mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  895. dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);
  896. mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  897. dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);
  898. mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  899. dev_lim->reserved_mrws, dev_lim->reserved_mtts);
  900. mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  901. dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);
  902. mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  903. dev_lim->max_pds, dev_lim->reserved_mgms);
  904. mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);
  905. if (mthca_is_memfree(dev)) {
  906. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);
  907. dev_lim->hca.arbel.resize_srq = field & 1;
  908. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);
  909. dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);
  910. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);
  911. dev_lim->mpt_entry_sz = size;
  912. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);
  913. dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);
  914. MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,
  915. QUERY_DEV_LIM_BMME_FLAGS_OFFSET);
  916. MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,
  917. QUERY_DEV_LIM_RSVD_LKEY_OFFSET);
  918. MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);
  919. dev_lim->hca.arbel.lam_required = field & 1;
  920. MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,
  921. QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);
  922. if (dev_lim->hca.arbel.bmme_flags & 1)
  923. mthca_dbg(dev, "Base MM extensions: yes "
  924. "(flags %d, max PBL %d, rsvd L_Key %08x)\n",
  925. dev_lim->hca.arbel.bmme_flags,
  926. dev_lim->hca.arbel.max_pbl_sz,
  927. dev_lim->hca.arbel.reserved_lkey);
  928. else
  929. mthca_dbg(dev, "Base MM extensions: no\n");
  930. mthca_dbg(dev, "Max ICM size %lld MB\n",
  931. (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);
  932. } else {
  933. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);
  934. dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);
  935. dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;
  936. }
  937. out:
  938. mthca_free_mailbox(dev, mailbox);
  939. return err;
  940. }
  941. static void get_board_id(void *vsd, char *board_id)
  942. {
  943. int i;
  944. #define VSD_OFFSET_SIG1 0x00
  945. #define VSD_OFFSET_SIG2 0xde
  946. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  947. #define VSD_OFFSET_TS_BOARD_ID 0x20
  948. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  949. memset(board_id, 0, MTHCA_BOARD_ID_LEN);
  950. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  951. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  952. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MTHCA_BOARD_ID_LEN);
  953. } else {
  954. /*
  955. * The board ID is a string but the firmware byte
  956. * swaps each 4-byte word before passing it back to
  957. * us. Therefore we need to swab it before printing.
  958. */
  959. for (i = 0; i < 4; ++i)
  960. ((u32 *) board_id)[i] =
  961. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  962. }
  963. }
  964. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  965. struct mthca_adapter *adapter, u8 *status)
  966. {
  967. struct mthca_mailbox *mailbox;
  968. u32 *outbox;
  969. int err;
  970. #define QUERY_ADAPTER_OUT_SIZE 0x100
  971. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  972. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  973. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  974. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  975. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  976. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  977. if (IS_ERR(mailbox))
  978. return PTR_ERR(mailbox);
  979. outbox = mailbox->buf;
  980. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_ADAPTER,
  981. CMD_TIME_CLASS_A, status);
  982. if (err)
  983. goto out;
  984. MTHCA_GET(adapter->vendor_id, outbox, QUERY_ADAPTER_VENDOR_ID_OFFSET);
  985. MTHCA_GET(adapter->device_id, outbox, QUERY_ADAPTER_DEVICE_ID_OFFSET);
  986. MTHCA_GET(adapter->revision_id, outbox, QUERY_ADAPTER_REVISION_ID_OFFSET);
  987. MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  988. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  989. adapter->board_id);
  990. out:
  991. mthca_free_mailbox(dev, mailbox);
  992. return err;
  993. }
  994. int mthca_INIT_HCA(struct mthca_dev *dev,
  995. struct mthca_init_hca_param *param,
  996. u8 *status)
  997. {
  998. struct mthca_mailbox *mailbox;
  999. __be32 *inbox;
  1000. int err;
  1001. #define INIT_HCA_IN_SIZE 0x200
  1002. #define INIT_HCA_FLAGS_OFFSET 0x014
  1003. #define INIT_HCA_QPC_OFFSET 0x020
  1004. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1005. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1006. #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)
  1007. #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)
  1008. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1009. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1010. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1011. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1012. #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1013. #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1014. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1015. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1016. #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1017. #define INIT_HCA_UDAV_OFFSET 0x0b0
  1018. #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)
  1019. #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)
  1020. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1021. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1022. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1023. #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1024. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1025. #define INIT_HCA_TPT_OFFSET 0x0f0
  1026. #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1027. #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)
  1028. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1029. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1030. #define INIT_HCA_UAR_OFFSET 0x120
  1031. #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)
  1032. #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)
  1033. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1034. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1035. #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)
  1036. #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)
  1037. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1038. if (IS_ERR(mailbox))
  1039. return PTR_ERR(mailbox);
  1040. inbox = mailbox->buf;
  1041. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1042. #if defined(__LITTLE_ENDIAN)
  1043. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1044. #elif defined(__BIG_ENDIAN)
  1045. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1046. #else
  1047. #error Host endianness not defined
  1048. #endif
  1049. /* Check port for UD address vector: */
  1050. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1051. /* We leave wqe_quota, responder_exu, etc as 0 (default) */
  1052. /* QPC/EEC/CQC/EQC/RDB attributes */
  1053. MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1054. MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1055. MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);
  1056. MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);
  1057. MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1058. MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1059. MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1060. MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1061. MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);
  1062. MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);
  1063. MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1064. MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1065. MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);
  1066. /* UD AV attributes */
  1067. /* multicast attributes */
  1068. MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1069. MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1070. MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);
  1071. MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1072. /* TPT attributes */
  1073. MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);
  1074. if (!mthca_is_memfree(dev))
  1075. MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);
  1076. MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1077. MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1078. /* UAR attributes */
  1079. {
  1080. u8 uar_page_sz = PAGE_SHIFT - 12;
  1081. MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1082. }
  1083. MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);
  1084. if (mthca_is_memfree(dev)) {
  1085. MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);
  1086. MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1087. MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);
  1088. }
  1089. err = mthca_cmd(dev, mailbox->dma, 0, 0, CMD_INIT_HCA, HZ, status);
  1090. mthca_free_mailbox(dev, mailbox);
  1091. return err;
  1092. }
  1093. int mthca_INIT_IB(struct mthca_dev *dev,
  1094. struct mthca_init_ib_param *param,
  1095. int port, u8 *status)
  1096. {
  1097. struct mthca_mailbox *mailbox;
  1098. u32 *inbox;
  1099. int err;
  1100. u32 flags;
  1101. #define INIT_IB_IN_SIZE 56
  1102. #define INIT_IB_FLAGS_OFFSET 0x00
  1103. #define INIT_IB_FLAG_SIG (1 << 18)
  1104. #define INIT_IB_FLAG_NG (1 << 17)
  1105. #define INIT_IB_FLAG_G0 (1 << 16)
  1106. #define INIT_IB_VL_SHIFT 4
  1107. #define INIT_IB_PORT_WIDTH_SHIFT 8
  1108. #define INIT_IB_MTU_SHIFT 12
  1109. #define INIT_IB_MAX_GID_OFFSET 0x06
  1110. #define INIT_IB_MAX_PKEY_OFFSET 0x0a
  1111. #define INIT_IB_GUID0_OFFSET 0x10
  1112. #define INIT_IB_NODE_GUID_OFFSET 0x18
  1113. #define INIT_IB_SI_GUID_OFFSET 0x20
  1114. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1115. if (IS_ERR(mailbox))
  1116. return PTR_ERR(mailbox);
  1117. inbox = mailbox->buf;
  1118. memset(inbox, 0, INIT_IB_IN_SIZE);
  1119. flags = 0;
  1120. flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;
  1121. flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;
  1122. flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;
  1123. flags |= param->vl_cap << INIT_IB_VL_SHIFT;
  1124. flags |= param->port_width << INIT_IB_PORT_WIDTH_SHIFT;
  1125. flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;
  1126. MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);
  1127. MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);
  1128. MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);
  1129. MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);
  1130. MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);
  1131. MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);
  1132. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_INIT_IB,
  1133. CMD_TIME_CLASS_A, status);
  1134. mthca_free_mailbox(dev, mailbox);
  1135. return err;
  1136. }
  1137. int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status)
  1138. {
  1139. return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, HZ, status);
  1140. }
  1141. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status)
  1142. {
  1143. return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, HZ, status);
  1144. }
  1145. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  1146. int port, u8 *status)
  1147. {
  1148. struct mthca_mailbox *mailbox;
  1149. u32 *inbox;
  1150. int err;
  1151. u32 flags = 0;
  1152. #define SET_IB_IN_SIZE 0x40
  1153. #define SET_IB_FLAGS_OFFSET 0x00
  1154. #define SET_IB_FLAG_SIG (1 << 18)
  1155. #define SET_IB_FLAG_RQK (1 << 0)
  1156. #define SET_IB_CAP_MASK_OFFSET 0x04
  1157. #define SET_IB_SI_GUID_OFFSET 0x08
  1158. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1159. if (IS_ERR(mailbox))
  1160. return PTR_ERR(mailbox);
  1161. inbox = mailbox->buf;
  1162. memset(inbox, 0, SET_IB_IN_SIZE);
  1163. flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;
  1164. flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;
  1165. MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);
  1166. MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);
  1167. MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);
  1168. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_SET_IB,
  1169. CMD_TIME_CLASS_B, status);
  1170. mthca_free_mailbox(dev, mailbox);
  1171. return err;
  1172. }
  1173. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status)
  1174. {
  1175. return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt, status);
  1176. }
  1177. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status)
  1178. {
  1179. struct mthca_mailbox *mailbox;
  1180. __be64 *inbox;
  1181. int err;
  1182. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1183. if (IS_ERR(mailbox))
  1184. return PTR_ERR(mailbox);
  1185. inbox = mailbox->buf;
  1186. inbox[0] = cpu_to_be64(virt);
  1187. inbox[1] = cpu_to_be64(dma_addr);
  1188. err = mthca_cmd(dev, mailbox->dma, 1, 0, CMD_MAP_ICM,
  1189. CMD_TIME_CLASS_B, status);
  1190. mthca_free_mailbox(dev, mailbox);
  1191. if (!err)
  1192. mthca_dbg(dev, "Mapped page at %llx to %llx for ICM.\n",
  1193. (unsigned long long) dma_addr, (unsigned long long) virt);
  1194. return err;
  1195. }
  1196. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status)
  1197. {
  1198. mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",
  1199. page_count, (unsigned long long) virt);
  1200. return mthca_cmd(dev, virt, page_count, 0, CMD_UNMAP_ICM, CMD_TIME_CLASS_B, status);
  1201. }
  1202. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  1203. {
  1204. return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1, status);
  1205. }
  1206. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status)
  1207. {
  1208. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B, status);
  1209. }
  1210. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,
  1211. u8 *status)
  1212. {
  1213. int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0, 0, CMD_SET_ICM_SIZE,
  1214. CMD_TIME_CLASS_A, status);
  1215. if (ret || status)
  1216. return ret;
  1217. /*
  1218. * Arbel page size is always 4 KB; round up number of system
  1219. * pages needed.
  1220. */
  1221. *aux_pages = (*aux_pages + (1 << (PAGE_SHIFT - 12)) - 1) >> (PAGE_SHIFT - 12);
  1222. return 0;
  1223. }
  1224. int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1225. int mpt_index, u8 *status)
  1226. {
  1227. return mthca_cmd(dev, mailbox->dma, mpt_index, 0, CMD_SW2HW_MPT,
  1228. CMD_TIME_CLASS_B, status);
  1229. }
  1230. int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1231. int mpt_index, u8 *status)
  1232. {
  1233. return mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  1234. !mailbox, CMD_HW2SW_MPT,
  1235. CMD_TIME_CLASS_B, status);
  1236. }
  1237. int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1238. int num_mtt, u8 *status)
  1239. {
  1240. return mthca_cmd(dev, mailbox->dma, num_mtt, 0, CMD_WRITE_MTT,
  1241. CMD_TIME_CLASS_B, status);
  1242. }
  1243. int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status)
  1244. {
  1245. return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B, status);
  1246. }
  1247. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  1248. int eq_num, u8 *status)
  1249. {
  1250. mthca_dbg(dev, "%s mask %016llx for eqn %d\n",
  1251. unmap ? "Clearing" : "Setting",
  1252. (unsigned long long) event_mask, eq_num);
  1253. return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,
  1254. 0, CMD_MAP_EQ, CMD_TIME_CLASS_B, status);
  1255. }
  1256. int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1257. int eq_num, u8 *status)
  1258. {
  1259. return mthca_cmd(dev, mailbox->dma, eq_num, 0, CMD_SW2HW_EQ,
  1260. CMD_TIME_CLASS_A, status);
  1261. }
  1262. int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1263. int eq_num, u8 *status)
  1264. {
  1265. return mthca_cmd_box(dev, 0, mailbox->dma, eq_num, 0,
  1266. CMD_HW2SW_EQ,
  1267. CMD_TIME_CLASS_A, status);
  1268. }
  1269. int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1270. int cq_num, u8 *status)
  1271. {
  1272. return mthca_cmd(dev, mailbox->dma, cq_num, 0, CMD_SW2HW_CQ,
  1273. CMD_TIME_CLASS_A, status);
  1274. }
  1275. int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1276. int cq_num, u8 *status)
  1277. {
  1278. return mthca_cmd_box(dev, 0, mailbox->dma, cq_num, 0,
  1279. CMD_HW2SW_CQ,
  1280. CMD_TIME_CLASS_A, status);
  1281. }
  1282. int mthca_SW2HW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1283. int srq_num, u8 *status)
  1284. {
  1285. return mthca_cmd(dev, mailbox->dma, srq_num, 0, CMD_SW2HW_SRQ,
  1286. CMD_TIME_CLASS_A, status);
  1287. }
  1288. int mthca_HW2SW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1289. int srq_num, u8 *status)
  1290. {
  1291. return mthca_cmd_box(dev, 0, mailbox->dma, srq_num, 0,
  1292. CMD_HW2SW_SRQ,
  1293. CMD_TIME_CLASS_A, status);
  1294. }
  1295. int mthca_ARM_SRQ(struct mthca_dev *dev, int srq_num, int limit, u8 *status)
  1296. {
  1297. return mthca_cmd(dev, limit, srq_num, 0, CMD_ARM_SRQ,
  1298. CMD_TIME_CLASS_B, status);
  1299. }
  1300. int mthca_MODIFY_QP(struct mthca_dev *dev, int trans, u32 num,
  1301. int is_ee, struct mthca_mailbox *mailbox, u32 optmask,
  1302. u8 *status)
  1303. {
  1304. static const u16 op[] = {
  1305. [MTHCA_TRANS_RST2INIT] = CMD_RST2INIT_QPEE,
  1306. [MTHCA_TRANS_INIT2INIT] = CMD_INIT2INIT_QPEE,
  1307. [MTHCA_TRANS_INIT2RTR] = CMD_INIT2RTR_QPEE,
  1308. [MTHCA_TRANS_RTR2RTS] = CMD_RTR2RTS_QPEE,
  1309. [MTHCA_TRANS_RTS2RTS] = CMD_RTS2RTS_QPEE,
  1310. [MTHCA_TRANS_SQERR2RTS] = CMD_SQERR2RTS_QPEE,
  1311. [MTHCA_TRANS_ANY2ERR] = CMD_2ERR_QPEE,
  1312. [MTHCA_TRANS_RTS2SQD] = CMD_RTS2SQD_QPEE,
  1313. [MTHCA_TRANS_SQD2SQD] = CMD_SQD2SQD_QPEE,
  1314. [MTHCA_TRANS_SQD2RTS] = CMD_SQD2RTS_QPEE,
  1315. [MTHCA_TRANS_ANY2RST] = CMD_ERR2RST_QPEE
  1316. };
  1317. u8 op_mod = 0;
  1318. int my_mailbox = 0;
  1319. int err;
  1320. if (trans < 0 || trans >= ARRAY_SIZE(op))
  1321. return -EINVAL;
  1322. if (trans == MTHCA_TRANS_ANY2RST) {
  1323. op_mod = 3; /* don't write outbox, any->reset */
  1324. /* For debugging */
  1325. if (!mailbox) {
  1326. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1327. if (!IS_ERR(mailbox)) {
  1328. my_mailbox = 1;
  1329. op_mod = 2; /* write outbox, any->reset */
  1330. } else
  1331. mailbox = NULL;
  1332. }
  1333. } else {
  1334. if (0) {
  1335. int i;
  1336. mthca_dbg(dev, "Dumping QP context:\n");
  1337. printk(" opt param mask: %08x\n", be32_to_cpup(mailbox->buf));
  1338. for (i = 0; i < 0x100 / 4; ++i) {
  1339. if (i % 8 == 0)
  1340. printk(" [%02x] ", i * 4);
  1341. printk(" %08x",
  1342. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1343. if ((i + 1) % 8 == 0)
  1344. printk("\n");
  1345. }
  1346. }
  1347. }
  1348. if (trans == MTHCA_TRANS_ANY2RST) {
  1349. err = mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0,
  1350. (!!is_ee << 24) | num, op_mod,
  1351. op[trans], CMD_TIME_CLASS_C, status);
  1352. if (0 && mailbox) {
  1353. int i;
  1354. mthca_dbg(dev, "Dumping QP context:\n");
  1355. printk(" %08x\n", be32_to_cpup(mailbox->buf));
  1356. for (i = 0; i < 0x100 / 4; ++i) {
  1357. if (i % 8 == 0)
  1358. printk("[%02x] ", i * 4);
  1359. printk(" %08x",
  1360. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1361. if ((i + 1) % 8 == 0)
  1362. printk("\n");
  1363. }
  1364. }
  1365. } else
  1366. err = mthca_cmd(dev, mailbox->dma, (!!is_ee << 24) | num,
  1367. op_mod, op[trans], CMD_TIME_CLASS_C, status);
  1368. if (my_mailbox)
  1369. mthca_free_mailbox(dev, mailbox);
  1370. return err;
  1371. }
  1372. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  1373. struct mthca_mailbox *mailbox, u8 *status)
  1374. {
  1375. return mthca_cmd_box(dev, 0, mailbox->dma, (!!is_ee << 24) | num, 0,
  1376. CMD_QUERY_QPEE, CMD_TIME_CLASS_A, status);
  1377. }
  1378. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,
  1379. u8 *status)
  1380. {
  1381. u8 op_mod;
  1382. switch (type) {
  1383. case IB_QPT_SMI:
  1384. op_mod = 0;
  1385. break;
  1386. case IB_QPT_GSI:
  1387. op_mod = 1;
  1388. break;
  1389. case IB_QPT_RAW_IPV6:
  1390. op_mod = 2;
  1391. break;
  1392. case IB_QPT_RAW_ETY:
  1393. op_mod = 3;
  1394. break;
  1395. default:
  1396. return -EINVAL;
  1397. }
  1398. return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,
  1399. CMD_TIME_CLASS_B, status);
  1400. }
  1401. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  1402. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  1403. void *in_mad, void *response_mad, u8 *status)
  1404. {
  1405. struct mthca_mailbox *inmailbox, *outmailbox;
  1406. void *inbox;
  1407. int err;
  1408. u32 in_modifier = port;
  1409. u8 op_modifier = 0;
  1410. #define MAD_IFC_BOX_SIZE 0x400
  1411. #define MAD_IFC_MY_QPN_OFFSET 0x100
  1412. #define MAD_IFC_RQPN_OFFSET 0x104
  1413. #define MAD_IFC_SL_OFFSET 0x108
  1414. #define MAD_IFC_G_PATH_OFFSET 0x109
  1415. #define MAD_IFC_RLID_OFFSET 0x10a
  1416. #define MAD_IFC_PKEY_OFFSET 0x10e
  1417. #define MAD_IFC_GRH_OFFSET 0x140
  1418. inmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1419. if (IS_ERR(inmailbox))
  1420. return PTR_ERR(inmailbox);
  1421. inbox = inmailbox->buf;
  1422. outmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1423. if (IS_ERR(outmailbox)) {
  1424. mthca_free_mailbox(dev, inmailbox);
  1425. return PTR_ERR(outmailbox);
  1426. }
  1427. memcpy(inbox, in_mad, 256);
  1428. /*
  1429. * Key check traps can't be generated unless we have in_wc to
  1430. * tell us where to send the trap.
  1431. */
  1432. if (ignore_mkey || !in_wc)
  1433. op_modifier |= 0x1;
  1434. if (ignore_bkey || !in_wc)
  1435. op_modifier |= 0x2;
  1436. if (in_wc) {
  1437. u8 val;
  1438. memset(inbox + 256, 0, 256);
  1439. MTHCA_PUT(inbox, in_wc->qp_num, MAD_IFC_MY_QPN_OFFSET);
  1440. MTHCA_PUT(inbox, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);
  1441. val = in_wc->sl << 4;
  1442. MTHCA_PUT(inbox, val, MAD_IFC_SL_OFFSET);
  1443. val = in_wc->dlid_path_bits |
  1444. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  1445. MTHCA_PUT(inbox, val, MAD_IFC_GRH_OFFSET);
  1446. MTHCA_PUT(inbox, in_wc->slid, MAD_IFC_RLID_OFFSET);
  1447. MTHCA_PUT(inbox, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);
  1448. if (in_grh)
  1449. memcpy(inbox + MAD_IFC_GRH_OFFSET, in_grh, 40);
  1450. op_modifier |= 0x10;
  1451. in_modifier |= in_wc->slid << 16;
  1452. }
  1453. err = mthca_cmd_box(dev, inmailbox->dma, outmailbox->dma,
  1454. in_modifier, op_modifier,
  1455. CMD_MAD_IFC, CMD_TIME_CLASS_C, status);
  1456. if (!err && !*status)
  1457. memcpy(response_mad, outmailbox->buf, 256);
  1458. mthca_free_mailbox(dev, inmailbox);
  1459. mthca_free_mailbox(dev, outmailbox);
  1460. return err;
  1461. }
  1462. int mthca_READ_MGM(struct mthca_dev *dev, int index,
  1463. struct mthca_mailbox *mailbox, u8 *status)
  1464. {
  1465. return mthca_cmd_box(dev, 0, mailbox->dma, index, 0,
  1466. CMD_READ_MGM, CMD_TIME_CLASS_A, status);
  1467. }
  1468. int mthca_WRITE_MGM(struct mthca_dev *dev, int index,
  1469. struct mthca_mailbox *mailbox, u8 *status)
  1470. {
  1471. return mthca_cmd(dev, mailbox->dma, index, 0, CMD_WRITE_MGM,
  1472. CMD_TIME_CLASS_A, status);
  1473. }
  1474. int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1475. u16 *hash, u8 *status)
  1476. {
  1477. u64 imm;
  1478. int err;
  1479. err = mthca_cmd_imm(dev, mailbox->dma, &imm, 0, 0, CMD_MGID_HASH,
  1480. CMD_TIME_CLASS_A, status);
  1481. *hash = imm;
  1482. return err;
  1483. }
  1484. int mthca_NOP(struct mthca_dev *dev, u8 *status)
  1485. {
  1486. return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100), status);
  1487. }