via82cxxx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656
  1. /*
  2. *
  3. * Version 3.38
  4. *
  5. * VIA IDE driver for Linux. Supported southbridges:
  6. *
  7. * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
  8. * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
  9. * vt8235, vt8237
  10. *
  11. * Copyright (c) 2000-2002 Vojtech Pavlik
  12. *
  13. * Based on the work of:
  14. * Michel Aubry
  15. * Jeff Garzik
  16. * Andre Hedrick
  17. *
  18. * Documentation:
  19. * Obsolete device documentation publically available from via.com.tw
  20. * Current device documentation available under NDA only
  21. */
  22. /*
  23. * This program is free software; you can redistribute it and/or modify it
  24. * under the terms of the GNU General Public License version 2 as published by
  25. * the Free Software Foundation.
  26. */
  27. #include <linux/config.h>
  28. #include <linux/module.h>
  29. #include <linux/kernel.h>
  30. #include <linux/ioport.h>
  31. #include <linux/blkdev.h>
  32. #include <linux/pci.h>
  33. #include <linux/init.h>
  34. #include <linux/ide.h>
  35. #include <asm/io.h>
  36. #ifdef CONFIG_PPC_MULTIPLATFORM
  37. #include <asm/processor.h>
  38. #endif
  39. #include "ide-timing.h"
  40. #define DISPLAY_VIA_TIMINGS
  41. #define VIA_IDE_ENABLE 0x40
  42. #define VIA_IDE_CONFIG 0x41
  43. #define VIA_FIFO_CONFIG 0x43
  44. #define VIA_MISC_1 0x44
  45. #define VIA_MISC_2 0x45
  46. #define VIA_MISC_3 0x46
  47. #define VIA_DRIVE_TIMING 0x48
  48. #define VIA_8BIT_TIMING 0x4e
  49. #define VIA_ADDRESS_SETUP 0x4c
  50. #define VIA_UDMA_TIMING 0x50
  51. #define VIA_UDMA 0x007
  52. #define VIA_UDMA_NONE 0x000
  53. #define VIA_UDMA_33 0x001
  54. #define VIA_UDMA_66 0x002
  55. #define VIA_UDMA_100 0x003
  56. #define VIA_UDMA_133 0x004
  57. #define VIA_BAD_PREQ 0x010 /* Crashes if PREQ# till DDACK# set */
  58. #define VIA_BAD_CLK66 0x020 /* 66 MHz clock doesn't work correctly */
  59. #define VIA_SET_FIFO 0x040 /* Needs to have FIFO split set */
  60. #define VIA_NO_UNMASK 0x080 /* Doesn't work with IRQ unmasking on */
  61. #define VIA_BAD_ID 0x100 /* Has wrong vendor ID (0x1107) */
  62. #define VIA_BAD_AST 0x200 /* Don't touch Address Setup Timing */
  63. /*
  64. * VIA SouthBridge chips.
  65. */
  66. static struct via_isa_bridge {
  67. char *name;
  68. u16 id;
  69. u8 rev_min;
  70. u8 rev_max;
  71. u16 flags;
  72. } via_isa_bridges[] = {
  73. { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  74. { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  75. { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  76. { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, VIA_UDMA_100 },
  77. { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, VIA_UDMA_100 },
  78. { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, VIA_UDMA_100 },
  79. { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, VIA_UDMA_100 },
  80. { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, VIA_UDMA_66 },
  81. { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  82. { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, VIA_UDMA_66 },
  83. { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  84. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, VIA_UDMA_33 | VIA_SET_FIFO },
  85. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, VIA_UDMA_33 | VIA_SET_FIFO | VIA_BAD_PREQ },
  86. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, VIA_UDMA_33 | VIA_SET_FIFO },
  87. { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, VIA_UDMA_33 | VIA_SET_FIFO },
  88. { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, VIA_UDMA_NONE | VIA_SET_FIFO },
  89. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK },
  90. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
  91. { NULL }
  92. };
  93. static struct via_isa_bridge *via_config;
  94. static unsigned int via_80w;
  95. static unsigned int via_clock;
  96. static char *via_dma[] = { "MWDMA16", "UDMA33", "UDMA66", "UDMA100", "UDMA133" };
  97. /*
  98. * VIA /proc entry.
  99. */
  100. #if defined(DISPLAY_VIA_TIMINGS) && defined(CONFIG_PROC_FS)
  101. #include <linux/stat.h>
  102. #include <linux/proc_fs.h>
  103. static u8 via_proc = 0;
  104. static unsigned long via_base;
  105. static struct pci_dev *bmide_dev, *isa_dev;
  106. static char *via_control3[] = { "No limit", "64", "128", "192" };
  107. #define via_print(format, arg...) p += sprintf(p, format "\n" , ## arg)
  108. #define via_print_drive(name, format, arg...)\
  109. p += sprintf(p, name); for (i = 0; i < 4; i++) p += sprintf(p, format, ## arg); p += sprintf(p, "\n");
  110. /**
  111. * via_get_info - generate via /proc file
  112. * @buffer: buffer for data
  113. * @addr: set to start of data to use
  114. * @offset: current file offset
  115. * @count: size of read
  116. *
  117. * Fills in buffer with the debugging/configuration information for
  118. * the VIA chipset tuning and attached drives
  119. */
  120. static int via_get_info(char *buffer, char **addr, off_t offset, int count)
  121. {
  122. int speed[4], cycle[4], setup[4], active[4], recover[4], den[4],
  123. uen[4], udma[4], umul[4], active8b[4], recover8b[4];
  124. struct pci_dev *dev = bmide_dev;
  125. unsigned int v, u, i;
  126. int len;
  127. u16 c, w;
  128. u8 t, x;
  129. char *p = buffer;
  130. via_print("----------VIA BusMastering IDE Configuration"
  131. "----------------");
  132. via_print("Driver Version: 3.38");
  133. via_print("South Bridge: VIA %s",
  134. via_config->name);
  135. pci_read_config_byte(isa_dev, PCI_REVISION_ID, &t);
  136. pci_read_config_byte(dev, PCI_REVISION_ID, &x);
  137. via_print("Revision: ISA %#x IDE %#x", t, x);
  138. via_print("Highest DMA rate: %s",
  139. via_dma[via_config->flags & VIA_UDMA]);
  140. via_print("BM-DMA base: %#lx", via_base);
  141. via_print("PCI clock: %d.%dMHz",
  142. via_clock / 1000, via_clock / 100 % 10);
  143. pci_read_config_byte(dev, VIA_MISC_1, &t);
  144. via_print("Master Read Cycle IRDY: %dws",
  145. (t & 64) >> 6);
  146. via_print("Master Write Cycle IRDY: %dws",
  147. (t & 32) >> 5);
  148. via_print("BM IDE Status Register Read Retry: %s",
  149. (t & 8) ? "yes" : "no");
  150. pci_read_config_byte(dev, VIA_MISC_3, &t);
  151. via_print("Max DRDY Pulse Width: %s%s",
  152. via_control3[(t & 0x03)], (t & 0x03) ? " PCI clocks" : "");
  153. via_print("-----------------------Primary IDE"
  154. "-------Secondary IDE------");
  155. via_print("Read DMA FIFO flush: %10s%20s",
  156. (t & 0x80) ? "yes" : "no", (t & 0x40) ? "yes" : "no");
  157. via_print("End Sector FIFO flush: %10s%20s",
  158. (t & 0x20) ? "yes" : "no", (t & 0x10) ? "yes" : "no");
  159. pci_read_config_byte(dev, VIA_IDE_CONFIG, &t);
  160. via_print("Prefetch Buffer: %10s%20s",
  161. (t & 0x80) ? "yes" : "no", (t & 0x20) ? "yes" : "no");
  162. via_print("Post Write Buffer: %10s%20s",
  163. (t & 0x40) ? "yes" : "no", (t & 0x10) ? "yes" : "no");
  164. pci_read_config_byte(dev, VIA_IDE_ENABLE, &t);
  165. via_print("Enabled: %10s%20s",
  166. (t & 0x02) ? "yes" : "no", (t & 0x01) ? "yes" : "no");
  167. c = inb(via_base + 0x02) | (inb(via_base + 0x0a) << 8);
  168. via_print("Simplex only: %10s%20s",
  169. (c & 0x80) ? "yes" : "no", (c & 0x8000) ? "yes" : "no");
  170. via_print("Cable Type: %10s%20s",
  171. (via_80w & 1) ? "80w" : "40w", (via_80w & 2) ? "80w" : "40w");
  172. via_print("-------------------drive0----drive1"
  173. "----drive2----drive3-----");
  174. pci_read_config_byte(dev, VIA_ADDRESS_SETUP, &t);
  175. pci_read_config_dword(dev, VIA_DRIVE_TIMING, &v);
  176. pci_read_config_word(dev, VIA_8BIT_TIMING, &w);
  177. if (via_config->flags & VIA_UDMA)
  178. pci_read_config_dword(dev, VIA_UDMA_TIMING, &u);
  179. else u = 0;
  180. for (i = 0; i < 4; i++) {
  181. setup[i] = ((t >> ((3 - i) << 1)) & 0x3) + 1;
  182. recover8b[i] = ((w >> ((1 - (i >> 1)) << 3)) & 0xf) + 1;
  183. active8b[i] = ((w >> (((1 - (i >> 1)) << 3) + 4)) & 0xf) + 1;
  184. active[i] = ((v >> (((3 - i) << 3) + 4)) & 0xf) + 1;
  185. recover[i] = ((v >> ((3 - i) << 3)) & 0xf) + 1;
  186. udma[i] = ((u >> ((3 - i) << 3)) & 0x7) + 2;
  187. umul[i] = ((u >> (((3 - i) & 2) << 3)) & 0x8) ? 1 : 2;
  188. uen[i] = ((u >> ((3 - i) << 3)) & 0x20);
  189. den[i] = (c & ((i & 1) ? 0x40 : 0x20) << ((i & 2) << 2));
  190. speed[i] = 2 * via_clock / (active[i] + recover[i]);
  191. cycle[i] = 1000000 * (active[i] + recover[i]) / via_clock;
  192. if (!uen[i] || !den[i])
  193. continue;
  194. switch (via_config->flags & VIA_UDMA) {
  195. case VIA_UDMA_33:
  196. speed[i] = 2 * via_clock / udma[i];
  197. cycle[i] = 1000000 * udma[i] / via_clock;
  198. break;
  199. case VIA_UDMA_66:
  200. speed[i] = 4 * via_clock / (udma[i] * umul[i]);
  201. cycle[i] = 500000 * (udma[i] * umul[i]) / via_clock;
  202. break;
  203. case VIA_UDMA_100:
  204. speed[i] = 6 * via_clock / udma[i];
  205. cycle[i] = 333333 * udma[i] / via_clock;
  206. break;
  207. case VIA_UDMA_133:
  208. speed[i] = 8 * via_clock / udma[i];
  209. cycle[i] = 250000 * udma[i] / via_clock;
  210. break;
  211. }
  212. }
  213. via_print_drive("Transfer Mode: ", "%10s",
  214. den[i] ? (uen[i] ? "UDMA" : "DMA") : "PIO");
  215. via_print_drive("Address Setup: ", "%8dns",
  216. 1000000 * setup[i] / via_clock);
  217. via_print_drive("Cmd Active: ", "%8dns",
  218. 1000000 * active8b[i] / via_clock);
  219. via_print_drive("Cmd Recovery: ", "%8dns",
  220. 1000000 * recover8b[i] / via_clock);
  221. via_print_drive("Data Active: ", "%8dns",
  222. 1000000 * active[i] / via_clock);
  223. via_print_drive("Data Recovery: ", "%8dns",
  224. 1000000 * recover[i] / via_clock);
  225. via_print_drive("Cycle Time: ", "%8dns",
  226. cycle[i]);
  227. via_print_drive("Transfer Rate: ", "%4d.%dMB/s",
  228. speed[i] / 1000, speed[i] / 100 % 10);
  229. /* hoping it is less than 4K... */
  230. len = (p - buffer) - offset;
  231. *addr = buffer + offset;
  232. return len > count ? count : len;
  233. }
  234. #endif /* DISPLAY_VIA_TIMINGS && CONFIG_PROC_FS */
  235. /**
  236. * via_set_speed - write timing registers
  237. * @dev: PCI device
  238. * @dn: device
  239. * @timing: IDE timing data to use
  240. *
  241. * via_set_speed writes timing values to the chipset registers
  242. */
  243. static void via_set_speed(struct pci_dev *dev, u8 dn, struct ide_timing *timing)
  244. {
  245. u8 t;
  246. if (~via_config->flags & VIA_BAD_AST) {
  247. pci_read_config_byte(dev, VIA_ADDRESS_SETUP, &t);
  248. t = (t & ~(3 << ((3 - dn) << 1))) | ((FIT(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
  249. pci_write_config_byte(dev, VIA_ADDRESS_SETUP, t);
  250. }
  251. pci_write_config_byte(dev, VIA_8BIT_TIMING + (1 - (dn >> 1)),
  252. ((FIT(timing->act8b, 1, 16) - 1) << 4) | (FIT(timing->rec8b, 1, 16) - 1));
  253. pci_write_config_byte(dev, VIA_DRIVE_TIMING + (3 - dn),
  254. ((FIT(timing->active, 1, 16) - 1) << 4) | (FIT(timing->recover, 1, 16) - 1));
  255. switch (via_config->flags & VIA_UDMA) {
  256. case VIA_UDMA_33: t = timing->udma ? (0xe0 | (FIT(timing->udma, 2, 5) - 2)) : 0x03; break;
  257. case VIA_UDMA_66: t = timing->udma ? (0xe8 | (FIT(timing->udma, 2, 9) - 2)) : 0x0f; break;
  258. case VIA_UDMA_100: t = timing->udma ? (0xe0 | (FIT(timing->udma, 2, 9) - 2)) : 0x07; break;
  259. case VIA_UDMA_133: t = timing->udma ? (0xe0 | (FIT(timing->udma, 2, 9) - 2)) : 0x07; break;
  260. default: return;
  261. }
  262. pci_write_config_byte(dev, VIA_UDMA_TIMING + (3 - dn), t);
  263. }
  264. /**
  265. * via_set_drive - configure transfer mode
  266. * @drive: Drive to set up
  267. * @speed: desired speed
  268. *
  269. * via_set_drive() computes timing values configures the drive and
  270. * the chipset to a desired transfer mode. It also can be called
  271. * by upper layers.
  272. */
  273. static int via_set_drive(ide_drive_t *drive, u8 speed)
  274. {
  275. ide_drive_t *peer = HWIF(drive)->drives + (~drive->dn & 1);
  276. struct ide_timing t, p;
  277. unsigned int T, UT;
  278. if (speed != XFER_PIO_SLOW)
  279. ide_config_drive_speed(drive, speed);
  280. T = 1000000000 / via_clock;
  281. switch (via_config->flags & VIA_UDMA) {
  282. case VIA_UDMA_33: UT = T; break;
  283. case VIA_UDMA_66: UT = T/2; break;
  284. case VIA_UDMA_100: UT = T/3; break;
  285. case VIA_UDMA_133: UT = T/4; break;
  286. default: UT = T;
  287. }
  288. ide_timing_compute(drive, speed, &t, T, UT);
  289. if (peer->present) {
  290. ide_timing_compute(peer, peer->current_speed, &p, T, UT);
  291. ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
  292. }
  293. via_set_speed(HWIF(drive)->pci_dev, drive->dn, &t);
  294. if (!drive->init_speed)
  295. drive->init_speed = speed;
  296. drive->current_speed = speed;
  297. return 0;
  298. }
  299. /**
  300. * via82cxxx_tune_drive - PIO setup
  301. * @drive: drive to set up
  302. * @pio: mode to use (255 for 'best possible')
  303. *
  304. * A callback from the upper layers for PIO-only tuning.
  305. */
  306. static void via82cxxx_tune_drive(ide_drive_t *drive, u8 pio)
  307. {
  308. if (pio == 255) {
  309. via_set_drive(drive,
  310. ide_find_best_mode(drive, XFER_PIO | XFER_EPIO));
  311. return;
  312. }
  313. via_set_drive(drive, XFER_PIO_0 + min_t(u8, pio, 5));
  314. }
  315. /**
  316. * via82cxxx_ide_dma_check - set up for DMA if possible
  317. * @drive: IDE drive to set up
  318. *
  319. * Set up the drive for the highest supported speed considering the
  320. * driver, controller and cable
  321. */
  322. static int via82cxxx_ide_dma_check (ide_drive_t *drive)
  323. {
  324. u16 w80 = HWIF(drive)->udma_four;
  325. u16 speed = ide_find_best_mode(drive,
  326. XFER_PIO | XFER_EPIO | XFER_SWDMA | XFER_MWDMA |
  327. (via_config->flags & VIA_UDMA ? XFER_UDMA : 0) |
  328. (w80 && (via_config->flags & VIA_UDMA) >= VIA_UDMA_66 ? XFER_UDMA_66 : 0) |
  329. (w80 && (via_config->flags & VIA_UDMA) >= VIA_UDMA_100 ? XFER_UDMA_100 : 0) |
  330. (w80 && (via_config->flags & VIA_UDMA) >= VIA_UDMA_133 ? XFER_UDMA_133 : 0));
  331. via_set_drive(drive, speed);
  332. if (drive->autodma && (speed & XFER_MODE) != XFER_PIO)
  333. return HWIF(drive)->ide_dma_on(drive);
  334. return HWIF(drive)->ide_dma_off_quietly(drive);
  335. }
  336. /**
  337. * init_chipset_via82cxxx - initialization handler
  338. * @dev: PCI device
  339. * @name: Name of interface
  340. *
  341. * The initialization callback. Here we determine the IDE chip type
  342. * and initialize its drive independent registers.
  343. */
  344. static unsigned int __devinit init_chipset_via82cxxx(struct pci_dev *dev, const char *name)
  345. {
  346. struct pci_dev *isa = NULL;
  347. u8 t, v;
  348. unsigned int u;
  349. int i;
  350. /*
  351. * Find the ISA bridge to see how good the IDE is.
  352. */
  353. for (via_config = via_isa_bridges; via_config->id; via_config++)
  354. if ((isa = pci_find_device(PCI_VENDOR_ID_VIA +
  355. !!(via_config->flags & VIA_BAD_ID),
  356. via_config->id, NULL))) {
  357. pci_read_config_byte(isa, PCI_REVISION_ID, &t);
  358. if (t >= via_config->rev_min &&
  359. t <= via_config->rev_max)
  360. break;
  361. }
  362. if (!via_config->id) {
  363. printk(KERN_WARNING "VP_IDE: Unknown VIA SouthBridge, disabling DMA.\n");
  364. return -ENODEV;
  365. }
  366. /*
  367. * Check 80-wire cable presence and setup Clk66.
  368. */
  369. switch (via_config->flags & VIA_UDMA) {
  370. case VIA_UDMA_66:
  371. /* Enable Clk66 */
  372. pci_read_config_dword(dev, VIA_UDMA_TIMING, &u);
  373. pci_write_config_dword(dev, VIA_UDMA_TIMING, u|0x80008);
  374. for (i = 24; i >= 0; i -= 8)
  375. if (((u >> (i & 16)) & 8) &&
  376. ((u >> i) & 0x20) &&
  377. (((u >> i) & 7) < 2)) {
  378. /*
  379. * 2x PCI clock and
  380. * UDMA w/ < 3T/cycle
  381. */
  382. via_80w |= (1 << (1 - (i >> 4)));
  383. }
  384. break;
  385. case VIA_UDMA_100:
  386. pci_read_config_dword(dev, VIA_UDMA_TIMING, &u);
  387. for (i = 24; i >= 0; i -= 8)
  388. if (((u >> i) & 0x10) ||
  389. (((u >> i) & 0x20) &&
  390. (((u >> i) & 7) < 4))) {
  391. /* BIOS 80-wire bit or
  392. * UDMA w/ < 60ns/cycle
  393. */
  394. via_80w |= (1 << (1 - (i >> 4)));
  395. }
  396. break;
  397. case VIA_UDMA_133:
  398. pci_read_config_dword(dev, VIA_UDMA_TIMING, &u);
  399. for (i = 24; i >= 0; i -= 8)
  400. if (((u >> i) & 0x10) ||
  401. (((u >> i) & 0x20) &&
  402. (((u >> i) & 7) < 6))) {
  403. /* BIOS 80-wire bit or
  404. * UDMA w/ < 60ns/cycle
  405. */
  406. via_80w |= (1 << (1 - (i >> 4)));
  407. }
  408. break;
  409. }
  410. /* Disable Clk66 */
  411. if (via_config->flags & VIA_BAD_CLK66) {
  412. /* Would cause trouble on 596a and 686 */
  413. pci_read_config_dword(dev, VIA_UDMA_TIMING, &u);
  414. pci_write_config_dword(dev, VIA_UDMA_TIMING, u & ~0x80008);
  415. }
  416. /*
  417. * Check whether interfaces are enabled.
  418. */
  419. pci_read_config_byte(dev, VIA_IDE_ENABLE, &v);
  420. /*
  421. * Set up FIFO sizes and thresholds.
  422. */
  423. pci_read_config_byte(dev, VIA_FIFO_CONFIG, &t);
  424. /* Disable PREQ# till DDACK# */
  425. if (via_config->flags & VIA_BAD_PREQ) {
  426. /* Would crash on 586b rev 41 */
  427. t &= 0x7f;
  428. }
  429. /* Fix FIFO split between channels */
  430. if (via_config->flags & VIA_SET_FIFO) {
  431. t &= (t & 0x9f);
  432. switch (v & 3) {
  433. case 2: t |= 0x00; break; /* 16 on primary */
  434. case 1: t |= 0x60; break; /* 16 on secondary */
  435. case 3: t |= 0x20; break; /* 8 pri 8 sec */
  436. }
  437. }
  438. pci_write_config_byte(dev, VIA_FIFO_CONFIG, t);
  439. /*
  440. * Determine system bus clock.
  441. */
  442. via_clock = system_bus_clock() * 1000;
  443. switch (via_clock) {
  444. case 33000: via_clock = 33333; break;
  445. case 37000: via_clock = 37500; break;
  446. case 41000: via_clock = 41666; break;
  447. }
  448. if (via_clock < 20000 || via_clock > 50000) {
  449. printk(KERN_WARNING "VP_IDE: User given PCI clock speed "
  450. "impossible (%d), using 33 MHz instead.\n", via_clock);
  451. printk(KERN_WARNING "VP_IDE: Use ide0=ata66 if you want "
  452. "to assume 80-wire cable.\n");
  453. via_clock = 33333;
  454. }
  455. /*
  456. * Print the boot message.
  457. */
  458. pci_read_config_byte(isa, PCI_REVISION_ID, &t);
  459. printk(KERN_INFO "VP_IDE: VIA %s (rev %02x) IDE %s "
  460. "controller on pci%s\n",
  461. via_config->name, t,
  462. via_dma[via_config->flags & VIA_UDMA],
  463. pci_name(dev));
  464. /*
  465. * Setup /proc/ide/via entry.
  466. */
  467. #if defined(DISPLAY_VIA_TIMINGS) && defined(CONFIG_PROC_FS)
  468. if (!via_proc) {
  469. via_base = pci_resource_start(dev, 4);
  470. bmide_dev = dev;
  471. isa_dev = isa;
  472. ide_pci_create_host_proc("via", via_get_info);
  473. via_proc = 1;
  474. }
  475. #endif /* DISPLAY_VIA_TIMINGS && CONFIG_PROC_FS */
  476. return 0;
  477. }
  478. static void __devinit init_hwif_via82cxxx(ide_hwif_t *hwif)
  479. {
  480. int i;
  481. hwif->autodma = 0;
  482. hwif->tuneproc = &via82cxxx_tune_drive;
  483. hwif->speedproc = &via_set_drive;
  484. #if defined(CONFIG_PPC_MULTIPLATFORM) && defined(CONFIG_PPC32)
  485. if(_machine == _MACH_chrp && _chrp_type == _CHRP_Pegasos) {
  486. hwif->irq = hwif->channel ? 15 : 14;
  487. }
  488. #endif
  489. for (i = 0; i < 2; i++) {
  490. hwif->drives[i].io_32bit = 1;
  491. hwif->drives[i].unmask = (via_config->flags & VIA_NO_UNMASK) ? 0 : 1;
  492. hwif->drives[i].autotune = 1;
  493. hwif->drives[i].dn = hwif->channel * 2 + i;
  494. }
  495. if (!hwif->dma_base)
  496. return;
  497. hwif->atapi_dma = 1;
  498. hwif->ultra_mask = 0x7f;
  499. hwif->mwdma_mask = 0x07;
  500. hwif->swdma_mask = 0x07;
  501. if (!hwif->udma_four)
  502. hwif->udma_four = (via_80w >> hwif->channel) & 1;
  503. hwif->ide_dma_check = &via82cxxx_ide_dma_check;
  504. if (!noautodma)
  505. hwif->autodma = 1;
  506. hwif->drives[0].autodma = hwif->autodma;
  507. hwif->drives[1].autodma = hwif->autodma;
  508. }
  509. static ide_pci_device_t via82cxxx_chipset __devinitdata = {
  510. .name = "VP_IDE",
  511. .init_chipset = init_chipset_via82cxxx,
  512. .init_hwif = init_hwif_via82cxxx,
  513. .channels = 2,
  514. .autodma = NOAUTODMA,
  515. .enablebits = {{0x40,0x02,0x02}, {0x40,0x01,0x01}},
  516. .bootable = ON_BOARD,
  517. };
  518. static int __devinit via_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  519. {
  520. return ide_setup_pci_device(dev, &via82cxxx_chipset);
  521. }
  522. static struct pci_device_id via_pci_tbl[] = {
  523. { PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  524. { PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  525. { 0, },
  526. };
  527. MODULE_DEVICE_TABLE(pci, via_pci_tbl);
  528. static struct pci_driver driver = {
  529. .name = "VIA_IDE",
  530. .id_table = via_pci_tbl,
  531. .probe = via_init_one,
  532. };
  533. static int via_ide_init(void)
  534. {
  535. return ide_pci_register_driver(&driver);
  536. }
  537. module_init(via_ide_init);
  538. MODULE_AUTHOR("Vojtech Pavlik, Michel Aubry, Jeff Garzik, Andre Hedrick");
  539. MODULE_DESCRIPTION("PCI driver module for VIA IDE");
  540. MODULE_LICENSE("GPL");