piix.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674
  1. /*
  2. * linux/drivers/ide/pci/piix.c Version 0.44 March 20, 2003
  3. *
  4. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  5. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  6. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  7. *
  8. * May be copied or modified under the terms of the GNU General Public License
  9. *
  10. * PIO mode setting function for Intel chipsets.
  11. * For use instead of BIOS settings.
  12. *
  13. * 40-41
  14. * 42-43
  15. *
  16. * 41
  17. * 43
  18. *
  19. * | PIO 0 | c0 | 80 | 0 | piix_tune_drive(drive, 0);
  20. * | PIO 2 | SW2 | d0 | 90 | 4 | piix_tune_drive(drive, 2);
  21. * | PIO 3 | MW1 | e1 | a1 | 9 | piix_tune_drive(drive, 3);
  22. * | PIO 4 | MW2 | e3 | a3 | b | piix_tune_drive(drive, 4);
  23. *
  24. * sitre = word40 & 0x4000; primary
  25. * sitre = word42 & 0x4000; secondary
  26. *
  27. * 44 8421|8421 hdd|hdb
  28. *
  29. * 48 8421 hdd|hdc|hdb|hda udma enabled
  30. *
  31. * 0001 hda
  32. * 0010 hdb
  33. * 0100 hdc
  34. * 1000 hdd
  35. *
  36. * 4a 84|21 hdb|hda
  37. * 4b 84|21 hdd|hdc
  38. *
  39. * ata-33/82371AB
  40. * ata-33/82371EB
  41. * ata-33/82801AB ata-66/82801AA
  42. * 00|00 udma 0 00|00 reserved
  43. * 01|01 udma 1 01|01 udma 3
  44. * 10|10 udma 2 10|10 udma 4
  45. * 11|11 reserved 11|11 reserved
  46. *
  47. * 54 8421|8421 ata66 drive|ata66 enable
  48. *
  49. * pci_read_config_word(HWIF(drive)->pci_dev, 0x40, &reg40);
  50. * pci_read_config_word(HWIF(drive)->pci_dev, 0x42, &reg42);
  51. * pci_read_config_word(HWIF(drive)->pci_dev, 0x44, &reg44);
  52. * pci_read_config_byte(HWIF(drive)->pci_dev, 0x48, &reg48);
  53. * pci_read_config_word(HWIF(drive)->pci_dev, 0x4a, &reg4a);
  54. * pci_read_config_byte(HWIF(drive)->pci_dev, 0x54, &reg54);
  55. *
  56. * Documentation
  57. * Publically available from Intel web site. Errata documentation
  58. * is also publically available. As an aide to anyone hacking on this
  59. * driver the list of errata that are relevant is below.going back to
  60. * PIIX4. Older device documentation is now a bit tricky to find.
  61. *
  62. * Errata of note:
  63. *
  64. * Unfixable
  65. * PIIX4 errata #9 - Only on ultra obscure hw
  66. * ICH3 errata #13 - Not observed to affect real hw
  67. * by Intel
  68. *
  69. * Things we must deal with
  70. * PIIX4 errata #10 - BM IDE hang with non UDMA
  71. * (must stop/start dma to recover)
  72. * 440MX errata #15 - As PIIX4 errata #10
  73. * PIIX4 errata #15 - Must not read control registers
  74. * during a PIO transfer
  75. * 440MX errata #13 - As PIIX4 errata #15
  76. * ICH2 errata #21 - DMA mode 0 doesn't work right
  77. * ICH0/1 errata #55 - As ICH2 errata #21
  78. * ICH2 spec c #9 - Extra operations needed to handle
  79. * drive hotswap [NOT YET SUPPORTED]
  80. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  81. * and must be dword aligned
  82. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  83. *
  84. * Should have been BIOS fixed:
  85. * 450NX: errata #19 - DMA hangs on old 450NX
  86. * 450NX: errata #20 - DMA hangs on old 450NX
  87. * 450NX: errata #25 - Corruption with DMA on old 450NX
  88. * ICH3 errata #15 - IDE deadlock under high load
  89. * (BIOS must set dev 31 fn 0 bit 23)
  90. * ICH3 errata #18 - Don't use native mode
  91. */
  92. #include <linux/config.h>
  93. #include <linux/types.h>
  94. #include <linux/module.h>
  95. #include <linux/kernel.h>
  96. #include <linux/ioport.h>
  97. #include <linux/pci.h>
  98. #include <linux/hdreg.h>
  99. #include <linux/ide.h>
  100. #include <linux/delay.h>
  101. #include <linux/init.h>
  102. #include <asm/io.h>
  103. static int no_piix_dma;
  104. /**
  105. * piix_ratemask - compute rate mask for PIIX IDE
  106. * @drive: IDE drive to compute for
  107. *
  108. * Returns the available modes for the PIIX IDE controller.
  109. */
  110. static u8 piix_ratemask (ide_drive_t *drive)
  111. {
  112. struct pci_dev *dev = HWIF(drive)->pci_dev;
  113. u8 mode;
  114. switch(dev->device) {
  115. case PCI_DEVICE_ID_INTEL_82801EB_1:
  116. mode = 3;
  117. break;
  118. /* UDMA 100 capable */
  119. case PCI_DEVICE_ID_INTEL_82801BA_8:
  120. case PCI_DEVICE_ID_INTEL_82801BA_9:
  121. case PCI_DEVICE_ID_INTEL_82801CA_10:
  122. case PCI_DEVICE_ID_INTEL_82801CA_11:
  123. case PCI_DEVICE_ID_INTEL_82801E_11:
  124. case PCI_DEVICE_ID_INTEL_82801DB_1:
  125. case PCI_DEVICE_ID_INTEL_82801DB_10:
  126. case PCI_DEVICE_ID_INTEL_82801DB_11:
  127. case PCI_DEVICE_ID_INTEL_82801EB_11:
  128. case PCI_DEVICE_ID_INTEL_ESB_2:
  129. case PCI_DEVICE_ID_INTEL_ICH6_19:
  130. case PCI_DEVICE_ID_INTEL_ICH7_21:
  131. case PCI_DEVICE_ID_INTEL_ESB2_18:
  132. mode = 3;
  133. break;
  134. /* UDMA 66 capable */
  135. case PCI_DEVICE_ID_INTEL_82801AA_1:
  136. case PCI_DEVICE_ID_INTEL_82372FB_1:
  137. mode = 2;
  138. break;
  139. /* UDMA 33 capable */
  140. case PCI_DEVICE_ID_INTEL_82371AB:
  141. case PCI_DEVICE_ID_INTEL_82443MX_1:
  142. case PCI_DEVICE_ID_INTEL_82451NX:
  143. case PCI_DEVICE_ID_INTEL_82801AB_1:
  144. return 1;
  145. /* Non UDMA capable (MWDMA2) */
  146. case PCI_DEVICE_ID_INTEL_82371SB_1:
  147. case PCI_DEVICE_ID_INTEL_82371FB_1:
  148. case PCI_DEVICE_ID_INTEL_82371FB_0:
  149. case PCI_DEVICE_ID_INTEL_82371MX:
  150. default:
  151. return 0;
  152. }
  153. /*
  154. * If we are UDMA66 capable fall back to UDMA33
  155. * if the drive cannot see an 80pin cable.
  156. */
  157. if (!eighty_ninty_three(drive))
  158. mode = min(mode, (u8)1);
  159. return mode;
  160. }
  161. /**
  162. * piix_dma_2_pio - return the PIO mode matching DMA
  163. * @xfer_rate: transfer speed
  164. *
  165. * Returns the nearest equivalent PIO timing for the PIO or DMA
  166. * mode requested by the controller.
  167. */
  168. static u8 piix_dma_2_pio (u8 xfer_rate) {
  169. switch(xfer_rate) {
  170. case XFER_UDMA_6:
  171. case XFER_UDMA_5:
  172. case XFER_UDMA_4:
  173. case XFER_UDMA_3:
  174. case XFER_UDMA_2:
  175. case XFER_UDMA_1:
  176. case XFER_UDMA_0:
  177. case XFER_MW_DMA_2:
  178. case XFER_PIO_4:
  179. return 4;
  180. case XFER_MW_DMA_1:
  181. case XFER_PIO_3:
  182. return 3;
  183. case XFER_SW_DMA_2:
  184. case XFER_PIO_2:
  185. return 2;
  186. case XFER_MW_DMA_0:
  187. case XFER_SW_DMA_1:
  188. case XFER_SW_DMA_0:
  189. case XFER_PIO_1:
  190. case XFER_PIO_0:
  191. case XFER_PIO_SLOW:
  192. default:
  193. return 0;
  194. }
  195. }
  196. /**
  197. * piix_tune_drive - tune a drive attached to a PIIX
  198. * @drive: drive to tune
  199. * @pio: desired PIO mode
  200. *
  201. * Set the interface PIO mode based upon the settings done by AMI BIOS
  202. * (might be useful if drive is not registered in CMOS for any reason).
  203. */
  204. static void piix_tune_drive (ide_drive_t *drive, u8 pio)
  205. {
  206. ide_hwif_t *hwif = HWIF(drive);
  207. struct pci_dev *dev = hwif->pci_dev;
  208. int is_slave = (&hwif->drives[1] == drive);
  209. int master_port = hwif->channel ? 0x42 : 0x40;
  210. int slave_port = 0x44;
  211. unsigned long flags;
  212. u16 master_data;
  213. u8 slave_data;
  214. /* ISP RTC */
  215. u8 timings[][2] = { { 0, 0 },
  216. { 0, 0 },
  217. { 1, 0 },
  218. { 2, 1 },
  219. { 2, 3 }, };
  220. pio = ide_get_best_pio_mode(drive, pio, 5, NULL);
  221. spin_lock_irqsave(&ide_lock, flags);
  222. pci_read_config_word(dev, master_port, &master_data);
  223. if (is_slave) {
  224. master_data = master_data | 0x4000;
  225. if (pio > 1)
  226. /* enable PPE, IE and TIME */
  227. master_data = master_data | 0x0070;
  228. pci_read_config_byte(dev, slave_port, &slave_data);
  229. slave_data = slave_data & (hwif->channel ? 0x0f : 0xf0);
  230. slave_data = slave_data | (((timings[pio][0] << 2) | timings[pio][1]) << (hwif->channel ? 4 : 0));
  231. } else {
  232. master_data = master_data & 0xccf8;
  233. if (pio > 1)
  234. /* enable PPE, IE and TIME */
  235. master_data = master_data | 0x0007;
  236. master_data = master_data | (timings[pio][0] << 12) | (timings[pio][1] << 8);
  237. }
  238. pci_write_config_word(dev, master_port, master_data);
  239. if (is_slave)
  240. pci_write_config_byte(dev, slave_port, slave_data);
  241. spin_unlock_irqrestore(&ide_lock, flags);
  242. }
  243. /**
  244. * piix_tune_chipset - tune a PIIX interface
  245. * @drive: IDE drive to tune
  246. * @xferspeed: speed to configure
  247. *
  248. * Set a PIIX interface channel to the desired speeds. This involves
  249. * requires the right timing data into the PIIX configuration space
  250. * then setting the drive parameters appropriately
  251. */
  252. static int piix_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  253. {
  254. ide_hwif_t *hwif = HWIF(drive);
  255. struct pci_dev *dev = hwif->pci_dev;
  256. u8 maslave = hwif->channel ? 0x42 : 0x40;
  257. u8 speed = ide_rate_filter(piix_ratemask(drive), xferspeed);
  258. int a_speed = 3 << (drive->dn * 4);
  259. int u_flag = 1 << drive->dn;
  260. int v_flag = 0x01 << drive->dn;
  261. int w_flag = 0x10 << drive->dn;
  262. int u_speed = 0;
  263. int sitre;
  264. u16 reg4042, reg4a;
  265. u8 reg48, reg54, reg55;
  266. pci_read_config_word(dev, maslave, &reg4042);
  267. sitre = (reg4042 & 0x4000) ? 1 : 0;
  268. pci_read_config_byte(dev, 0x48, &reg48);
  269. pci_read_config_word(dev, 0x4a, &reg4a);
  270. pci_read_config_byte(dev, 0x54, &reg54);
  271. pci_read_config_byte(dev, 0x55, &reg55);
  272. switch(speed) {
  273. case XFER_UDMA_4:
  274. case XFER_UDMA_2: u_speed = 2 << (drive->dn * 4); break;
  275. case XFER_UDMA_5:
  276. case XFER_UDMA_3:
  277. case XFER_UDMA_1: u_speed = 1 << (drive->dn * 4); break;
  278. case XFER_UDMA_0: u_speed = 0 << (drive->dn * 4); break;
  279. case XFER_MW_DMA_2:
  280. case XFER_MW_DMA_1:
  281. case XFER_SW_DMA_2: break;
  282. case XFER_PIO_4:
  283. case XFER_PIO_3:
  284. case XFER_PIO_2:
  285. case XFER_PIO_0: break;
  286. default: return -1;
  287. }
  288. if (speed >= XFER_UDMA_0) {
  289. if (!(reg48 & u_flag))
  290. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  291. if (speed == XFER_UDMA_5) {
  292. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  293. } else {
  294. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  295. }
  296. if ((reg4a & a_speed) != u_speed)
  297. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  298. if (speed > XFER_UDMA_2) {
  299. if (!(reg54 & v_flag))
  300. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  301. } else
  302. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  303. } else {
  304. if (reg48 & u_flag)
  305. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  306. if (reg4a & a_speed)
  307. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  308. if (reg54 & v_flag)
  309. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  310. if (reg55 & w_flag)
  311. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  312. }
  313. piix_tune_drive(drive, piix_dma_2_pio(speed));
  314. return (ide_config_drive_speed(drive, speed));
  315. }
  316. /**
  317. * piix_faulty_dma0 - check for DMA0 errata
  318. * @hwif: IDE interface to check
  319. *
  320. * If an ICH/ICH0/ICH2 interface is is operating in multi-word
  321. * DMA mode with 600nS cycle time the IDE PIO prefetch buffer will
  322. * inadvertently provide an extra piece of secondary data to the primary
  323. * device resulting in data corruption.
  324. *
  325. * With such a device this test function returns true. This allows
  326. * our tuning code to follow Intel recommendations and use PIO on
  327. * such devices.
  328. */
  329. static int piix_faulty_dma0(ide_hwif_t *hwif)
  330. {
  331. switch(hwif->pci_dev->device)
  332. {
  333. case PCI_DEVICE_ID_INTEL_82801AA_1: /* ICH */
  334. case PCI_DEVICE_ID_INTEL_82801AB_1: /* ICH0 */
  335. case PCI_DEVICE_ID_INTEL_82801BA_8: /* ICH2 */
  336. case PCI_DEVICE_ID_INTEL_82801BA_9: /* ICH2 */
  337. return 1;
  338. }
  339. return 0;
  340. }
  341. /**
  342. * piix_config_drive_for_dma - configure drive for DMA
  343. * @drive: IDE drive to configure
  344. *
  345. * Set up a PIIX interface channel for the best available speed.
  346. * We prefer UDMA if it is available and then MWDMA. If DMA is
  347. * not available we switch to PIO and return 0.
  348. */
  349. static int piix_config_drive_for_dma (ide_drive_t *drive)
  350. {
  351. u8 speed = ide_dma_speed(drive, piix_ratemask(drive));
  352. /* Some ICH devices cannot support DMA mode 0 */
  353. if(speed == XFER_MW_DMA_0 && piix_faulty_dma0(HWIF(drive)))
  354. speed = 0;
  355. /* If no DMA speed was available or the chipset has DMA bugs
  356. then disable DMA and use PIO */
  357. if (!speed || no_piix_dma) {
  358. u8 tspeed = ide_get_best_pio_mode(drive, 255, 5, NULL);
  359. speed = piix_dma_2_pio(XFER_PIO_0 + tspeed);
  360. }
  361. (void) piix_tune_chipset(drive, speed);
  362. return ide_dma_enable(drive);
  363. }
  364. /**
  365. * piix_config_drive_xfer_rate - set up an IDE device
  366. * @drive: IDE drive to configure
  367. *
  368. * Set up the PIIX interface for the best available speed on this
  369. * interface, preferring DMA to PIO.
  370. */
  371. static int piix_config_drive_xfer_rate (ide_drive_t *drive)
  372. {
  373. ide_hwif_t *hwif = HWIF(drive);
  374. struct hd_driveid *id = drive->id;
  375. drive->init_speed = 0;
  376. if ((id->capability & 1) && drive->autodma) {
  377. if (ide_use_dma(drive)) {
  378. if (piix_config_drive_for_dma(drive))
  379. return hwif->ide_dma_on(drive);
  380. }
  381. goto fast_ata_pio;
  382. } else if ((id->capability & 8) || (id->field_valid & 2)) {
  383. fast_ata_pio:
  384. /* Find best PIO mode. */
  385. hwif->tuneproc(drive, 255);
  386. return hwif->ide_dma_off_quietly(drive);
  387. }
  388. /* IORDY not supported */
  389. return 0;
  390. }
  391. /**
  392. * init_chipset_piix - set up the PIIX chipset
  393. * @dev: PCI device to set up
  394. * @name: Name of the device
  395. *
  396. * Initialize the PCI device as required. For the PIIX this turns
  397. * out to be nice and simple
  398. */
  399. static unsigned int __devinit init_chipset_piix (struct pci_dev *dev, const char *name)
  400. {
  401. switch(dev->device) {
  402. case PCI_DEVICE_ID_INTEL_82801EB_1:
  403. case PCI_DEVICE_ID_INTEL_82801AA_1:
  404. case PCI_DEVICE_ID_INTEL_82801AB_1:
  405. case PCI_DEVICE_ID_INTEL_82801BA_8:
  406. case PCI_DEVICE_ID_INTEL_82801BA_9:
  407. case PCI_DEVICE_ID_INTEL_82801CA_10:
  408. case PCI_DEVICE_ID_INTEL_82801CA_11:
  409. case PCI_DEVICE_ID_INTEL_82801DB_1:
  410. case PCI_DEVICE_ID_INTEL_82801DB_10:
  411. case PCI_DEVICE_ID_INTEL_82801DB_11:
  412. case PCI_DEVICE_ID_INTEL_82801EB_11:
  413. case PCI_DEVICE_ID_INTEL_82801E_11:
  414. case PCI_DEVICE_ID_INTEL_ESB_2:
  415. case PCI_DEVICE_ID_INTEL_ICH6_19:
  416. case PCI_DEVICE_ID_INTEL_ICH7_21:
  417. case PCI_DEVICE_ID_INTEL_ESB2_18:
  418. {
  419. unsigned int extra = 0;
  420. pci_read_config_dword(dev, 0x54, &extra);
  421. pci_write_config_dword(dev, 0x54, extra|0x400);
  422. }
  423. default:
  424. break;
  425. }
  426. return 0;
  427. }
  428. /**
  429. * init_hwif_piix - fill in the hwif for the PIIX
  430. * @hwif: IDE interface
  431. *
  432. * Set up the ide_hwif_t for the PIIX interface according to the
  433. * capabilities of the hardware.
  434. */
  435. static void __devinit init_hwif_piix(ide_hwif_t *hwif)
  436. {
  437. u8 reg54h = 0, reg55h = 0, ata66 = 0;
  438. u8 mask = hwif->channel ? 0xc0 : 0x30;
  439. #ifndef CONFIG_IA64
  440. if (!hwif->irq)
  441. hwif->irq = hwif->channel ? 15 : 14;
  442. #endif /* CONFIG_IA64 */
  443. if (hwif->pci_dev->device == PCI_DEVICE_ID_INTEL_82371MX) {
  444. /* This is a painful system best to let it self tune for now */
  445. return;
  446. }
  447. hwif->autodma = 0;
  448. hwif->tuneproc = &piix_tune_drive;
  449. hwif->speedproc = &piix_tune_chipset;
  450. hwif->drives[0].autotune = 1;
  451. hwif->drives[1].autotune = 1;
  452. if (!hwif->dma_base)
  453. return;
  454. hwif->atapi_dma = 1;
  455. hwif->ultra_mask = 0x3f;
  456. hwif->mwdma_mask = 0x06;
  457. hwif->swdma_mask = 0x04;
  458. switch(hwif->pci_dev->device) {
  459. case PCI_DEVICE_ID_INTEL_82371MX:
  460. hwif->mwdma_mask = 0x80;
  461. hwif->swdma_mask = 0x80;
  462. case PCI_DEVICE_ID_INTEL_82371FB_0:
  463. case PCI_DEVICE_ID_INTEL_82371FB_1:
  464. case PCI_DEVICE_ID_INTEL_82371SB_1:
  465. hwif->ultra_mask = 0x80;
  466. break;
  467. case PCI_DEVICE_ID_INTEL_82371AB:
  468. case PCI_DEVICE_ID_INTEL_82443MX_1:
  469. case PCI_DEVICE_ID_INTEL_82451NX:
  470. case PCI_DEVICE_ID_INTEL_82801AB_1:
  471. hwif->ultra_mask = 0x07;
  472. break;
  473. default:
  474. pci_read_config_byte(hwif->pci_dev, 0x54, &reg54h);
  475. pci_read_config_byte(hwif->pci_dev, 0x55, &reg55h);
  476. ata66 = (reg54h & mask) ? 1 : 0;
  477. break;
  478. }
  479. if (!(hwif->udma_four))
  480. hwif->udma_four = ata66;
  481. hwif->ide_dma_check = &piix_config_drive_xfer_rate;
  482. if (!noautodma)
  483. hwif->autodma = 1;
  484. hwif->drives[1].autodma = hwif->autodma;
  485. hwif->drives[0].autodma = hwif->autodma;
  486. }
  487. #define DECLARE_PIIX_DEV(name_str) \
  488. { \
  489. .name = name_str, \
  490. .init_chipset = init_chipset_piix, \
  491. .init_hwif = init_hwif_piix, \
  492. .channels = 2, \
  493. .autodma = AUTODMA, \
  494. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}}, \
  495. .bootable = ON_BOARD, \
  496. }
  497. static ide_pci_device_t piix_pci_info[] __devinitdata = {
  498. /* 0 */ DECLARE_PIIX_DEV("PIIXa"),
  499. /* 1 */ DECLARE_PIIX_DEV("PIIXb"),
  500. { /* 2 */
  501. .name = "MPIIX",
  502. .init_hwif = init_hwif_piix,
  503. .channels = 2,
  504. .autodma = NODMA,
  505. .enablebits = {{0x6D,0x80,0x80}, {0x6F,0x80,0x80}},
  506. .bootable = ON_BOARD,
  507. },
  508. /* 3 */ DECLARE_PIIX_DEV("PIIX3"),
  509. /* 4 */ DECLARE_PIIX_DEV("PIIX4"),
  510. /* 5 */ DECLARE_PIIX_DEV("ICH0"),
  511. /* 6 */ DECLARE_PIIX_DEV("PIIX4"),
  512. /* 7 */ DECLARE_PIIX_DEV("ICH"),
  513. /* 8 */ DECLARE_PIIX_DEV("PIIX4"),
  514. /* 9 */ DECLARE_PIIX_DEV("PIIX4"),
  515. /* 10 */ DECLARE_PIIX_DEV("ICH2"),
  516. /* 11 */ DECLARE_PIIX_DEV("ICH2M"),
  517. /* 12 */ DECLARE_PIIX_DEV("ICH3M"),
  518. /* 13 */ DECLARE_PIIX_DEV("ICH3"),
  519. /* 14 */ DECLARE_PIIX_DEV("ICH4"),
  520. /* 15 */ DECLARE_PIIX_DEV("ICH5"),
  521. /* 16 */ DECLARE_PIIX_DEV("C-ICH"),
  522. /* 17 */ DECLARE_PIIX_DEV("ICH4"),
  523. /* 18 */ DECLARE_PIIX_DEV("ICH5-SATA"),
  524. /* 19 */ DECLARE_PIIX_DEV("ICH5"),
  525. /* 20 */ DECLARE_PIIX_DEV("ICH6"),
  526. /* 21 */ DECLARE_PIIX_DEV("ICH7"),
  527. /* 22 */ DECLARE_PIIX_DEV("ICH4"),
  528. /* 23 */ DECLARE_PIIX_DEV("ESB2"),
  529. };
  530. /**
  531. * piix_init_one - called when a PIIX is found
  532. * @dev: the piix device
  533. * @id: the matching pci id
  534. *
  535. * Called when the PCI registration layer (or the IDE initialization)
  536. * finds a device matching our IDE device tables.
  537. */
  538. static int __devinit piix_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  539. {
  540. ide_pci_device_t *d = &piix_pci_info[id->driver_data];
  541. return ide_setup_pci_device(dev, d);
  542. }
  543. /**
  544. * piix_check_450nx - Check for problem 450NX setup
  545. *
  546. * Check for the present of 450NX errata #19 and errata #25. If
  547. * they are found, disable use of DMA IDE
  548. */
  549. static void __devinit piix_check_450nx(void)
  550. {
  551. struct pci_dev *pdev = NULL;
  552. u16 cfg;
  553. u8 rev;
  554. while((pdev=pci_find_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev))!=NULL)
  555. {
  556. /* Look for 450NX PXB. Check for problem configurations
  557. A PCI quirk checks bit 6 already */
  558. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  559. pci_read_config_word(pdev, 0x41, &cfg);
  560. /* Only on the original revision: IDE DMA can hang */
  561. if(rev == 0x00)
  562. no_piix_dma = 1;
  563. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  564. else if(cfg & (1<<14) && rev < 5)
  565. no_piix_dma = 2;
  566. }
  567. if(no_piix_dma)
  568. printk(KERN_WARNING "piix: 450NX errata present, disabling IDE DMA.\n");
  569. if(no_piix_dma == 2)
  570. printk(KERN_WARNING "piix: A BIOS update may resolve this.\n");
  571. }
  572. static struct pci_device_id piix_pci_tbl[] = {
  573. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371FB_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  574. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371FB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
  575. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371MX, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
  576. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
  577. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
  578. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
  579. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6},
  580. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 7},
  581. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82372FB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 8},
  582. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 9},
  583. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 10},
  584. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 11},
  585. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 12},
  586. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 13},
  587. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 14},
  588. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 15},
  589. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801E_11, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 16},
  590. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_10,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 17},
  591. #ifdef CONFIG_BLK_DEV_IDE_SATA
  592. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 18},
  593. #endif
  594. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 19},
  595. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_19, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 20},
  596. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 21},
  597. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 22},
  598. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 23},
  599. { 0, },
  600. };
  601. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  602. static struct pci_driver driver = {
  603. .name = "PIIX_IDE",
  604. .id_table = piix_pci_tbl,
  605. .probe = piix_init_one,
  606. };
  607. static int __init piix_ide_init(void)
  608. {
  609. piix_check_450nx();
  610. return ide_pci_register_driver(&driver);
  611. }
  612. module_init(piix_ide_init);
  613. MODULE_AUTHOR("Andre Hedrick, Andrzej Krzysztofowicz");
  614. MODULE_DESCRIPTION("PCI driver module for Intel PIIX IDE");
  615. MODULE_LICENSE("GPL");