it821x.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812
  1. /*
  2. * linux/drivers/ide/pci/it821x.c Version 0.09 December 2004
  3. *
  4. * Copyright (C) 2004 Red Hat <alan@redhat.com>
  5. *
  6. * May be copied or modified under the terms of the GNU General Public License
  7. * Based in part on the ITE vendor provided SCSI driver.
  8. *
  9. * Documentation available from
  10. * http://www.ite.com.tw/pc/IT8212F_V04.pdf
  11. * Some other documents are NDA.
  12. *
  13. * The ITE8212 isn't exactly a standard IDE controller. It has two
  14. * modes. In pass through mode then it is an IDE controller. In its smart
  15. * mode its actually quite a capable hardware raid controller disguised
  16. * as an IDE controller. Smart mode only understands DMA read/write and
  17. * identify, none of the fancier commands apply. The IT8211 is identical
  18. * in other respects but lacks the raid mode.
  19. *
  20. * Errata:
  21. * o Rev 0x10 also requires master/slave hold the same DMA timings and
  22. * cannot do ATAPI MWDMA.
  23. * o The identify data for raid volumes lacks CHS info (technically ok)
  24. * but also fails to set the LBA28 and other bits. We fix these in
  25. * the IDE probe quirk code.
  26. * o If you write LBA48 sized I/O's (ie > 256 sector) in smart mode
  27. * raid then the controller firmware dies
  28. * o Smart mode without RAID doesn't clear all the necessary identify
  29. * bits to reduce the command set to the one used
  30. *
  31. * This has a few impacts on the driver
  32. * - In pass through mode we do all the work you would expect
  33. * - In smart mode the clocking set up is done by the controller generally
  34. * but we must watch the other limits and filter.
  35. * - There are a few extra vendor commands that actually talk to the
  36. * controller but only work PIO with no IRQ.
  37. *
  38. * Vendor areas of the identify block in smart mode are used for the
  39. * timing and policy set up. Each HDD in raid mode also has a serial
  40. * block on the disk. The hardware extra commands are get/set chip status,
  41. * rebuild, get rebuild status.
  42. *
  43. * In Linux the driver supports pass through mode as if the device was
  44. * just another IDE controller. If the smart mode is running then
  45. * volumes are managed by the controller firmware and each IDE "disk"
  46. * is a raid volume. Even more cute - the controller can do automated
  47. * hotplug and rebuild.
  48. *
  49. * The pass through controller itself is a little demented. It has a
  50. * flaw that it has a single set of PIO/MWDMA timings per channel so
  51. * non UDMA devices restrict each others performance. It also has a
  52. * single clock source per channel so mixed UDMA100/133 performance
  53. * isn't perfect and we have to pick a clock. Thankfully none of this
  54. * matters in smart mode. ATAPI DMA is not currently supported.
  55. *
  56. * It seems the smart mode is a win for RAID1/RAID10 but otherwise not.
  57. *
  58. * TODO
  59. * - ATAPI UDMA is ok but not MWDMA it seems
  60. * - RAID configuration ioctls
  61. * - Move to libata once it grows up
  62. */
  63. #include <linux/config.h>
  64. #include <linux/types.h>
  65. #include <linux/module.h>
  66. #include <linux/pci.h>
  67. #include <linux/delay.h>
  68. #include <linux/hdreg.h>
  69. #include <linux/ide.h>
  70. #include <linux/init.h>
  71. #include <asm/io.h>
  72. struct it821x_dev
  73. {
  74. unsigned int smart:1, /* Are we in smart raid mode */
  75. timing10:1; /* Rev 0x10 */
  76. u8 clock_mode; /* 0, ATA_50 or ATA_66 */
  77. u8 want[2][2]; /* Mode/Pri log for master slave */
  78. /* We need these for switching the clock when DMA goes on/off
  79. The high byte is the 66Mhz timing */
  80. u16 pio[2]; /* Cached PIO values */
  81. u16 mwdma[2]; /* Cached MWDMA values */
  82. u16 udma[2]; /* Cached UDMA values (per drive) */
  83. };
  84. #define ATA_66 0
  85. #define ATA_50 1
  86. #define ATA_ANY 2
  87. #define UDMA_OFF 0
  88. #define MWDMA_OFF 0
  89. /*
  90. * We allow users to force the card into non raid mode without
  91. * flashing the alternative BIOS. This is also neccessary right now
  92. * for embedded platforms that cannot run a PC BIOS but are using this
  93. * device.
  94. */
  95. static int it8212_noraid;
  96. /**
  97. * it821x_program - program the PIO/MWDMA registers
  98. * @drive: drive to tune
  99. *
  100. * Program the PIO/MWDMA timing for this channel according to the
  101. * current clock.
  102. */
  103. static void it821x_program(ide_drive_t *drive, u16 timing)
  104. {
  105. ide_hwif_t *hwif = drive->hwif;
  106. struct it821x_dev *itdev = ide_get_hwifdata(hwif);
  107. int channel = hwif->channel;
  108. u8 conf;
  109. /* Program PIO/MWDMA timing bits */
  110. if(itdev->clock_mode == ATA_66)
  111. conf = timing >> 8;
  112. else
  113. conf = timing & 0xFF;
  114. pci_write_config_byte(hwif->pci_dev, 0x54 + 4 * channel, conf);
  115. }
  116. /**
  117. * it821x_program_udma - program the UDMA registers
  118. * @drive: drive to tune
  119. *
  120. * Program the UDMA timing for this drive according to the
  121. * current clock.
  122. */
  123. static void it821x_program_udma(ide_drive_t *drive, u16 timing)
  124. {
  125. ide_hwif_t *hwif = drive->hwif;
  126. struct it821x_dev *itdev = ide_get_hwifdata(hwif);
  127. int channel = hwif->channel;
  128. int unit = drive->select.b.unit;
  129. u8 conf;
  130. /* Program UDMA timing bits */
  131. if(itdev->clock_mode == ATA_66)
  132. conf = timing >> 8;
  133. else
  134. conf = timing & 0xFF;
  135. if(itdev->timing10 == 0)
  136. pci_write_config_byte(hwif->pci_dev, 0x56 + 4 * channel + unit, conf);
  137. else {
  138. pci_write_config_byte(hwif->pci_dev, 0x56 + 4 * channel, conf);
  139. pci_write_config_byte(hwif->pci_dev, 0x56 + 4 * channel + 1, conf);
  140. }
  141. }
  142. /**
  143. * it821x_clock_strategy
  144. * @hwif: hardware interface
  145. *
  146. * Select between the 50 and 66Mhz base clocks to get the best
  147. * results for this interface.
  148. */
  149. static void it821x_clock_strategy(ide_drive_t *drive)
  150. {
  151. ide_hwif_t *hwif = drive->hwif;
  152. struct it821x_dev *itdev = ide_get_hwifdata(hwif);
  153. u8 unit = drive->select.b.unit;
  154. ide_drive_t *pair = &hwif->drives[1-unit];
  155. int clock, altclock;
  156. u8 v;
  157. int sel = 0;
  158. if(itdev->want[0][0] > itdev->want[1][0]) {
  159. clock = itdev->want[0][1];
  160. altclock = itdev->want[1][1];
  161. } else {
  162. clock = itdev->want[1][1];
  163. altclock = itdev->want[0][1];
  164. }
  165. /* Master doesn't care does the slave ? */
  166. if(clock == ATA_ANY)
  167. clock = altclock;
  168. /* Nobody cares - keep the same clock */
  169. if(clock == ATA_ANY)
  170. return;
  171. /* No change */
  172. if(clock == itdev->clock_mode)
  173. return;
  174. /* Load this into the controller ? */
  175. if(clock == ATA_66)
  176. itdev->clock_mode = ATA_66;
  177. else {
  178. itdev->clock_mode = ATA_50;
  179. sel = 1;
  180. }
  181. pci_read_config_byte(hwif->pci_dev, 0x50, &v);
  182. v &= ~(1 << (1 + hwif->channel));
  183. v |= sel << (1 + hwif->channel);
  184. pci_write_config_byte(hwif->pci_dev, 0x50, v);
  185. /*
  186. * Reprogram the UDMA/PIO of the pair drive for the switch
  187. * MWDMA will be dealt with by the dma switcher
  188. */
  189. if(pair && itdev->udma[1-unit] != UDMA_OFF) {
  190. it821x_program_udma(pair, itdev->udma[1-unit]);
  191. it821x_program(pair, itdev->pio[1-unit]);
  192. }
  193. /*
  194. * Reprogram the UDMA/PIO of our drive for the switch.
  195. * MWDMA will be dealt with by the dma switcher
  196. */
  197. if(itdev->udma[unit] != UDMA_OFF) {
  198. it821x_program_udma(drive, itdev->udma[unit]);
  199. it821x_program(drive, itdev->pio[unit]);
  200. }
  201. }
  202. /**
  203. * it821x_ratemask - Compute available modes
  204. * @drive: IDE drive
  205. *
  206. * Compute the available speeds for the devices on the interface. This
  207. * is all modes to ATA133 clipped by drive cable setup.
  208. */
  209. static u8 it821x_ratemask (ide_drive_t *drive)
  210. {
  211. u8 mode = 4;
  212. if (!eighty_ninty_three(drive))
  213. mode = min(mode, (u8)1);
  214. return mode;
  215. }
  216. /**
  217. * it821x_tuneproc - tune a drive
  218. * @drive: drive to tune
  219. * @mode_wanted: the target operating mode
  220. *
  221. * Load the timing settings for this device mode into the
  222. * controller. By the time we are called the mode has been
  223. * modified as neccessary to handle the absence of seperate
  224. * master/slave timers for MWDMA/PIO.
  225. *
  226. * This code is only used in pass through mode.
  227. */
  228. static void it821x_tuneproc (ide_drive_t *drive, byte mode_wanted)
  229. {
  230. ide_hwif_t *hwif = drive->hwif;
  231. struct it821x_dev *itdev = ide_get_hwifdata(hwif);
  232. int unit = drive->select.b.unit;
  233. /* Spec says 89 ref driver uses 88 */
  234. static u16 pio[] = { 0xAA88, 0xA382, 0xA181, 0x3332, 0x3121 };
  235. static u8 pio_want[] = { ATA_66, ATA_66, ATA_66, ATA_66, ATA_ANY };
  236. if(itdev->smart)
  237. return;
  238. /* We prefer 66Mhz clock for PIO 0-3, don't care for PIO4 */
  239. itdev->want[unit][1] = pio_want[mode_wanted];
  240. itdev->want[unit][0] = 1; /* PIO is lowest priority */
  241. itdev->pio[unit] = pio[mode_wanted];
  242. it821x_clock_strategy(drive);
  243. it821x_program(drive, itdev->pio[unit]);
  244. }
  245. /**
  246. * it821x_tune_mwdma - tune a channel for MWDMA
  247. * @drive: drive to set up
  248. * @mode_wanted: the target operating mode
  249. *
  250. * Load the timing settings for this device mode into the
  251. * controller when doing MWDMA in pass through mode. The caller
  252. * must manage the whole lack of per device MWDMA/PIO timings and
  253. * the shared MWDMA/PIO timing register.
  254. */
  255. static void it821x_tune_mwdma (ide_drive_t *drive, byte mode_wanted)
  256. {
  257. ide_hwif_t *hwif = drive->hwif;
  258. struct it821x_dev *itdev = (void *)ide_get_hwifdata(hwif);
  259. int unit = drive->select.b.unit;
  260. int channel = hwif->channel;
  261. u8 conf;
  262. static u16 dma[] = { 0x8866, 0x3222, 0x3121 };
  263. static u8 mwdma_want[] = { ATA_ANY, ATA_66, ATA_ANY };
  264. itdev->want[unit][1] = mwdma_want[mode_wanted];
  265. itdev->want[unit][0] = 2; /* MWDMA is low priority */
  266. itdev->mwdma[unit] = dma[mode_wanted];
  267. itdev->udma[unit] = UDMA_OFF;
  268. /* UDMA bits off - Revision 0x10 do them in pairs */
  269. pci_read_config_byte(hwif->pci_dev, 0x50, &conf);
  270. if(itdev->timing10)
  271. conf |= channel ? 0x60: 0x18;
  272. else
  273. conf |= 1 << (3 + 2 * channel + unit);
  274. pci_write_config_byte(hwif->pci_dev, 0x50, conf);
  275. it821x_clock_strategy(drive);
  276. /* FIXME: do we need to program this ? */
  277. /* it821x_program(drive, itdev->mwdma[unit]); */
  278. }
  279. /**
  280. * it821x_tune_udma - tune a channel for UDMA
  281. * @drive: drive to set up
  282. * @mode_wanted: the target operating mode
  283. *
  284. * Load the timing settings for this device mode into the
  285. * controller when doing UDMA modes in pass through.
  286. */
  287. static void it821x_tune_udma (ide_drive_t *drive, byte mode_wanted)
  288. {
  289. ide_hwif_t *hwif = drive->hwif;
  290. struct it821x_dev *itdev = ide_get_hwifdata(hwif);
  291. int unit = drive->select.b.unit;
  292. int channel = hwif->channel;
  293. u8 conf;
  294. static u16 udma[] = { 0x4433, 0x4231, 0x3121, 0x2121, 0x1111, 0x2211, 0x1111 };
  295. static u8 udma_want[] = { ATA_ANY, ATA_50, ATA_ANY, ATA_66, ATA_66, ATA_50, ATA_66 };
  296. itdev->want[unit][1] = udma_want[mode_wanted];
  297. itdev->want[unit][0] = 3; /* UDMA is high priority */
  298. itdev->mwdma[unit] = MWDMA_OFF;
  299. itdev->udma[unit] = udma[mode_wanted];
  300. if(mode_wanted >= 5)
  301. itdev->udma[unit] |= 0x8080; /* UDMA 5/6 select on */
  302. /* UDMA on. Again revision 0x10 must do the pair */
  303. pci_read_config_byte(hwif->pci_dev, 0x50, &conf);
  304. if(itdev->timing10)
  305. conf &= channel ? 0x9F: 0xE7;
  306. else
  307. conf &= ~ (1 << (3 + 2 * channel + unit));
  308. pci_write_config_byte(hwif->pci_dev, 0x50, conf);
  309. it821x_clock_strategy(drive);
  310. it821x_program_udma(drive, itdev->udma[unit]);
  311. }
  312. /**
  313. * config_it821x_chipset_for_pio - set drive timings
  314. * @drive: drive to tune
  315. * @speed we want
  316. *
  317. * Compute the best pio mode we can for a given device. We must
  318. * pick a speed that does not cause problems with the other device
  319. * on the cable.
  320. */
  321. static void config_it821x_chipset_for_pio (ide_drive_t *drive, byte set_speed)
  322. {
  323. u8 unit = drive->select.b.unit;
  324. ide_hwif_t *hwif = drive->hwif;
  325. ide_drive_t *pair = &hwif->drives[1-unit];
  326. u8 speed = 0, set_pio = ide_get_best_pio_mode(drive, 255, 5, NULL);
  327. u8 pair_pio;
  328. /* We have to deal with this mess in pairs */
  329. if(pair != NULL) {
  330. pair_pio = ide_get_best_pio_mode(pair, 255, 5, NULL);
  331. /* Trim PIO to the slowest of the master/slave */
  332. if(pair_pio < set_pio)
  333. set_pio = pair_pio;
  334. }
  335. it821x_tuneproc(drive, set_pio);
  336. speed = XFER_PIO_0 + set_pio;
  337. /* XXX - We trim to the lowest of the pair so the other drive
  338. will always be fine at this point until we do hotplug passthru */
  339. if (set_speed)
  340. (void) ide_config_drive_speed(drive, speed);
  341. }
  342. /**
  343. * it821x_dma_read - DMA hook
  344. * @drive: drive for DMA
  345. *
  346. * The IT821x has a single timing register for MWDMA and for PIO
  347. * operations. As we flip back and forth we have to reload the
  348. * clock. In addition the rev 0x10 device only works if the same
  349. * timing value is loaded into the master and slave UDMA clock
  350. * so we must also reload that.
  351. *
  352. * FIXME: we could figure out in advance if we need to do reloads
  353. */
  354. static void it821x_dma_start(ide_drive_t *drive)
  355. {
  356. ide_hwif_t *hwif = drive->hwif;
  357. struct it821x_dev *itdev = ide_get_hwifdata(hwif);
  358. int unit = drive->select.b.unit;
  359. if(itdev->mwdma[unit] != MWDMA_OFF)
  360. it821x_program(drive, itdev->mwdma[unit]);
  361. else if(itdev->udma[unit] != UDMA_OFF && itdev->timing10)
  362. it821x_program_udma(drive, itdev->udma[unit]);
  363. ide_dma_start(drive);
  364. }
  365. /**
  366. * it821x_dma_write - DMA hook
  367. * @drive: drive for DMA stop
  368. *
  369. * The IT821x has a single timing register for MWDMA and for PIO
  370. * operations. As we flip back and forth we have to reload the
  371. * clock.
  372. */
  373. static int it821x_dma_end(ide_drive_t *drive)
  374. {
  375. ide_hwif_t *hwif = drive->hwif;
  376. int unit = drive->select.b.unit;
  377. struct it821x_dev *itdev = ide_get_hwifdata(hwif);
  378. int ret = __ide_dma_end(drive);
  379. if(itdev->mwdma[unit] != MWDMA_OFF)
  380. it821x_program(drive, itdev->pio[unit]);
  381. return ret;
  382. }
  383. /**
  384. * it821x_tune_chipset - set controller timings
  385. * @drive: Drive to set up
  386. * @xferspeed: speed we want to achieve
  387. *
  388. * Tune the ITE chipset for the desired mode. If we can't achieve
  389. * the desired mode then tune for a lower one, but ultimately
  390. * make the thing work.
  391. */
  392. static int it821x_tune_chipset (ide_drive_t *drive, byte xferspeed)
  393. {
  394. ide_hwif_t *hwif = drive->hwif;
  395. struct it821x_dev *itdev = ide_get_hwifdata(hwif);
  396. u8 speed = ide_rate_filter(it821x_ratemask(drive), xferspeed);
  397. if(!itdev->smart) {
  398. switch(speed) {
  399. case XFER_PIO_4:
  400. case XFER_PIO_3:
  401. case XFER_PIO_2:
  402. case XFER_PIO_1:
  403. case XFER_PIO_0:
  404. it821x_tuneproc(drive, (speed - XFER_PIO_0));
  405. break;
  406. /* MWDMA tuning is really hard because our MWDMA and PIO
  407. timings are kept in the same place. We can switch in the
  408. host dma on/off callbacks */
  409. case XFER_MW_DMA_2:
  410. case XFER_MW_DMA_1:
  411. case XFER_MW_DMA_0:
  412. it821x_tune_mwdma(drive, (speed - XFER_MW_DMA_0));
  413. break;
  414. case XFER_UDMA_6:
  415. case XFER_UDMA_5:
  416. case XFER_UDMA_4:
  417. case XFER_UDMA_3:
  418. case XFER_UDMA_2:
  419. case XFER_UDMA_1:
  420. case XFER_UDMA_0:
  421. it821x_tune_udma(drive, (speed - XFER_UDMA_0));
  422. break;
  423. default:
  424. return 1;
  425. }
  426. }
  427. /*
  428. * In smart mode the clocking is done by the host controller
  429. * snooping the mode we picked. The rest of it is not our problem
  430. */
  431. return ide_config_drive_speed(drive, speed);
  432. }
  433. /**
  434. * config_chipset_for_dma - configure for DMA
  435. * @drive: drive to configure
  436. *
  437. * Called by the IDE layer when it wants the timings set up.
  438. */
  439. static int config_chipset_for_dma (ide_drive_t *drive)
  440. {
  441. u8 speed = ide_dma_speed(drive, it821x_ratemask(drive));
  442. config_it821x_chipset_for_pio(drive, !speed);
  443. it821x_tune_chipset(drive, speed);
  444. return ide_dma_enable(drive);
  445. }
  446. /**
  447. * it821x_configure_drive_for_dma - set up for DMA transfers
  448. * @drive: drive we are going to set up
  449. *
  450. * Set up the drive for DMA, tune the controller and drive as
  451. * required. If the drive isn't suitable for DMA or we hit
  452. * other problems then we will drop down to PIO and set up
  453. * PIO appropriately
  454. */
  455. static int it821x_config_drive_for_dma (ide_drive_t *drive)
  456. {
  457. ide_hwif_t *hwif = drive->hwif;
  458. if (ide_use_dma(drive)) {
  459. if (config_chipset_for_dma(drive))
  460. return hwif->ide_dma_on(drive);
  461. }
  462. config_it821x_chipset_for_pio(drive, 1);
  463. return hwif->ide_dma_off_quietly(drive);
  464. }
  465. /**
  466. * ata66_it821x - check for 80 pin cable
  467. * @hwif: interface to check
  468. *
  469. * Check for the presence of an ATA66 capable cable on the
  470. * interface. Problematic as it seems some cards don't have
  471. * the needed logic onboard.
  472. */
  473. static unsigned int __devinit ata66_it821x(ide_hwif_t *hwif)
  474. {
  475. /* The reference driver also only does disk side */
  476. return 1;
  477. }
  478. /**
  479. * it821x_fixup - post init callback
  480. * @hwif: interface
  481. *
  482. * This callback is run after the drives have been probed but
  483. * before anything gets attached. It allows drivers to do any
  484. * final tuning that is needed, or fixups to work around bugs.
  485. */
  486. static void __devinit it821x_fixups(ide_hwif_t *hwif)
  487. {
  488. struct it821x_dev *itdev = ide_get_hwifdata(hwif);
  489. int i;
  490. if(!itdev->smart) {
  491. /*
  492. * If we are in pass through mode then not much
  493. * needs to be done, but we do bother to clear the
  494. * IRQ mask as we may well be in PIO (eg rev 0x10)
  495. * for now and we know unmasking is safe on this chipset.
  496. */
  497. for (i = 0; i < 2; i++) {
  498. ide_drive_t *drive = &hwif->drives[i];
  499. if(drive->present)
  500. drive->unmask = 1;
  501. }
  502. return;
  503. }
  504. /*
  505. * Perform fixups on smart mode. We need to "lose" some
  506. * capabilities the firmware lacks but does not filter, and
  507. * also patch up some capability bits that it forgets to set
  508. * in RAID mode.
  509. */
  510. for(i = 0; i < 2; i++) {
  511. ide_drive_t *drive = &hwif->drives[i];
  512. struct hd_driveid *id;
  513. u16 *idbits;
  514. if(!drive->present)
  515. continue;
  516. id = drive->id;
  517. idbits = (u16 *)drive->id;
  518. /* Check for RAID v native */
  519. if(strstr(id->model, "Integrated Technology Express")) {
  520. /* In raid mode the ident block is slightly buggy
  521. We need to set the bits so that the IDE layer knows
  522. LBA28. LBA48 and DMA ar valid */
  523. id->capability |= 3; /* LBA28, DMA */
  524. id->command_set_2 |= 0x0400; /* LBA48 valid */
  525. id->cfs_enable_2 |= 0x0400; /* LBA48 on */
  526. /* Reporting logic */
  527. printk(KERN_INFO "%s: IT8212 %sRAID %d volume",
  528. drive->name,
  529. idbits[147] ? "Bootable ":"",
  530. idbits[129]);
  531. if(idbits[129] != 1)
  532. printk("(%dK stripe)", idbits[146]);
  533. printk(".\n");
  534. /* Now the core code will have wrongly decided no DMA
  535. so we need to fix this */
  536. hwif->ide_dma_off_quietly(drive);
  537. #ifdef CONFIG_IDEDMA_ONLYDISK
  538. if (drive->media == ide_disk)
  539. #endif
  540. hwif->ide_dma_check(drive);
  541. } else {
  542. /* Non RAID volume. Fixups to stop the core code
  543. doing unsupported things */
  544. id->field_valid &= 1;
  545. id->queue_depth = 0;
  546. id->command_set_1 = 0;
  547. id->command_set_2 &= 0xC400;
  548. id->cfsse &= 0xC000;
  549. id->cfs_enable_1 = 0;
  550. id->cfs_enable_2 &= 0xC400;
  551. id->csf_default &= 0xC000;
  552. id->word127 = 0;
  553. id->dlf = 0;
  554. id->csfo = 0;
  555. id->cfa_power = 0;
  556. printk(KERN_INFO "%s: Performing identify fixups.\n",
  557. drive->name);
  558. }
  559. }
  560. }
  561. /**
  562. * init_hwif_it821x - set up hwif structs
  563. * @hwif: interface to set up
  564. *
  565. * We do the basic set up of the interface structure. The IT8212
  566. * requires several custom handlers so we override the default
  567. * ide DMA handlers appropriately
  568. */
  569. static void __devinit init_hwif_it821x(ide_hwif_t *hwif)
  570. {
  571. struct it821x_dev *idev = kmalloc(sizeof(struct it821x_dev), GFP_KERNEL);
  572. u8 conf;
  573. if(idev == NULL) {
  574. printk(KERN_ERR "it821x: out of memory, falling back to legacy behaviour.\n");
  575. goto fallback;
  576. }
  577. memset(idev, 0, sizeof(struct it821x_dev));
  578. ide_set_hwifdata(hwif, idev);
  579. pci_read_config_byte(hwif->pci_dev, 0x50, &conf);
  580. if(conf & 1) {
  581. idev->smart = 1;
  582. hwif->atapi_dma = 0;
  583. /* Long I/O's although allowed in LBA48 space cause the
  584. onboard firmware to enter the twighlight zone */
  585. hwif->rqsize = 256;
  586. }
  587. /* Pull the current clocks from 0x50 also */
  588. if (conf & (1 << (1 + hwif->channel)))
  589. idev->clock_mode = ATA_50;
  590. else
  591. idev->clock_mode = ATA_66;
  592. idev->want[0][1] = ATA_ANY;
  593. idev->want[1][1] = ATA_ANY;
  594. /*
  595. * Not in the docs but according to the reference driver
  596. * this is neccessary.
  597. */
  598. pci_read_config_byte(hwif->pci_dev, 0x08, &conf);
  599. if(conf == 0x10) {
  600. idev->timing10 = 1;
  601. hwif->atapi_dma = 0;
  602. if(!idev->smart)
  603. printk(KERN_WARNING "it821x: Revision 0x10, workarounds activated.\n");
  604. }
  605. hwif->speedproc = &it821x_tune_chipset;
  606. hwif->tuneproc = &it821x_tuneproc;
  607. /* MWDMA/PIO clock switching for pass through mode */
  608. if(!idev->smart) {
  609. hwif->dma_start = &it821x_dma_start;
  610. hwif->ide_dma_end = &it821x_dma_end;
  611. }
  612. hwif->drives[0].autotune = 1;
  613. hwif->drives[1].autotune = 1;
  614. if (!hwif->dma_base)
  615. goto fallback;
  616. hwif->ultra_mask = 0x7f;
  617. hwif->mwdma_mask = 0x07;
  618. hwif->swdma_mask = 0x07;
  619. hwif->ide_dma_check = &it821x_config_drive_for_dma;
  620. if (!(hwif->udma_four))
  621. hwif->udma_four = ata66_it821x(hwif);
  622. /*
  623. * The BIOS often doesn't set up DMA on this controller
  624. * so we always do it.
  625. */
  626. hwif->autodma = 1;
  627. hwif->drives[0].autodma = hwif->autodma;
  628. hwif->drives[1].autodma = hwif->autodma;
  629. return;
  630. fallback:
  631. hwif->autodma = 0;
  632. return;
  633. }
  634. static void __devinit it8212_disable_raid(struct pci_dev *dev)
  635. {
  636. /* Reset local CPU, and set BIOS not ready */
  637. pci_write_config_byte(dev, 0x5E, 0x01);
  638. /* Set to bypass mode, and reset PCI bus */
  639. pci_write_config_byte(dev, 0x50, 0x00);
  640. pci_write_config_word(dev, PCI_COMMAND,
  641. PCI_COMMAND_PARITY | PCI_COMMAND_IO |
  642. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  643. pci_write_config_word(dev, 0x40, 0xA0F3);
  644. pci_write_config_dword(dev,0x4C, 0x02040204);
  645. pci_write_config_byte(dev, 0x42, 0x36);
  646. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0);
  647. }
  648. static unsigned int __devinit init_chipset_it821x(struct pci_dev *dev, const char *name)
  649. {
  650. u8 conf;
  651. static char *mode[2] = { "pass through", "smart" };
  652. /* Force the card into bypass mode if so requested */
  653. if (it8212_noraid) {
  654. printk(KERN_INFO "it8212: forcing bypass mode.\n");
  655. it8212_disable_raid(dev);
  656. }
  657. pci_read_config_byte(dev, 0x50, &conf);
  658. printk(KERN_INFO "it821x: controller in %s mode.\n", mode[conf & 1]);
  659. return 0;
  660. }
  661. #define DECLARE_ITE_DEV(name_str) \
  662. { \
  663. .name = name_str, \
  664. .init_chipset = init_chipset_it821x, \
  665. .init_hwif = init_hwif_it821x, \
  666. .channels = 2, \
  667. .autodma = AUTODMA, \
  668. .bootable = ON_BOARD, \
  669. .fixup = it821x_fixups \
  670. }
  671. static ide_pci_device_t it821x_chipsets[] __devinitdata = {
  672. /* 0 */ DECLARE_ITE_DEV("IT8212"),
  673. };
  674. /**
  675. * it821x_init_one - pci layer discovery entry
  676. * @dev: PCI device
  677. * @id: ident table entry
  678. *
  679. * Called by the PCI code when it finds an ITE821x controller.
  680. * We then use the IDE PCI generic helper to do most of the work.
  681. */
  682. static int __devinit it821x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  683. {
  684. ide_setup_pci_device(dev, &it821x_chipsets[id->driver_data]);
  685. return 0;
  686. }
  687. static struct pci_device_id it821x_pci_tbl[] = {
  688. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8211, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  689. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8212, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  690. { 0, },
  691. };
  692. MODULE_DEVICE_TABLE(pci, it821x_pci_tbl);
  693. static struct pci_driver driver = {
  694. .name = "ITE821x IDE",
  695. .id_table = it821x_pci_tbl,
  696. .probe = it821x_init_one,
  697. };
  698. static int __init it821x_ide_init(void)
  699. {
  700. return ide_pci_register_driver(&driver);
  701. }
  702. module_init(it821x_ide_init);
  703. module_param_named(noraid, it8212_noraid, int, S_IRUGO);
  704. MODULE_PARM_DESC(it8212_noraid, "Force card into bypass mode");
  705. MODULE_AUTHOR("Alan Cox");
  706. MODULE_DESCRIPTION("PCI driver module for the ITE 821x");
  707. MODULE_LICENSE("GPL");