cs5530.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384
  1. /*
  2. * linux/drivers/ide/pci/cs5530.c Version 0.7 Sept 10, 2002
  3. *
  4. * Copyright (C) 2000 Andre Hedrick <andre@linux-ide.org>
  5. * Ditto of GNU General Public License.
  6. *
  7. * Copyright (C) 2000 Mark Lord <mlord@pobox.com>
  8. * May be copied or modified under the terms of the GNU General Public License
  9. *
  10. * Development of this chipset driver was funded
  11. * by the nice folks at National Semiconductor.
  12. *
  13. * Documentation:
  14. * CS5530 documentation available from National Semiconductor.
  15. */
  16. #include <linux/config.h>
  17. #include <linux/module.h>
  18. #include <linux/types.h>
  19. #include <linux/kernel.h>
  20. #include <linux/delay.h>
  21. #include <linux/timer.h>
  22. #include <linux/mm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/blkdev.h>
  25. #include <linux/hdreg.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/ide.h>
  30. #include <asm/io.h>
  31. #include <asm/irq.h>
  32. /**
  33. * cs5530_xfer_set_mode - set a new transfer mode at the drive
  34. * @drive: drive to tune
  35. * @mode: new mode
  36. *
  37. * Logging wrapper to the IDE driver speed configuration. This can
  38. * probably go away now.
  39. */
  40. static int cs5530_set_xfer_mode (ide_drive_t *drive, u8 mode)
  41. {
  42. printk(KERN_DEBUG "%s: cs5530_set_xfer_mode(%s)\n",
  43. drive->name, ide_xfer_verbose(mode));
  44. return (ide_config_drive_speed(drive, mode));
  45. }
  46. /*
  47. * Here are the standard PIO mode 0-4 timings for each "format".
  48. * Format-0 uses fast data reg timings, with slower command reg timings.
  49. * Format-1 uses fast timings for all registers, but won't work with all drives.
  50. */
  51. static unsigned int cs5530_pio_timings[2][5] = {
  52. {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
  53. {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
  54. };
  55. /*
  56. * After chip reset, the PIO timings are set to 0x0000e132, which is not valid.
  57. */
  58. #define CS5530_BAD_PIO(timings) (((timings)&~0x80000000)==0x0000e132)
  59. #define CS5530_BASEREG(hwif) (((hwif)->dma_base & ~0xf) + ((hwif)->channel ? 0x30 : 0x20))
  60. /**
  61. * cs5530_tuneproc - select/set PIO modes
  62. *
  63. * cs5530_tuneproc() handles selection/setting of PIO modes
  64. * for both the chipset and drive.
  65. *
  66. * The ide_init_cs5530() routine guarantees that all drives
  67. * will have valid default PIO timings set up before we get here.
  68. */
  69. static void cs5530_tuneproc (ide_drive_t *drive, u8 pio) /* pio=255 means "autotune" */
  70. {
  71. ide_hwif_t *hwif = HWIF(drive);
  72. unsigned int format;
  73. unsigned long basereg = CS5530_BASEREG(hwif);
  74. static u8 modes[5] = { XFER_PIO_0, XFER_PIO_1, XFER_PIO_2, XFER_PIO_3, XFER_PIO_4};
  75. pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
  76. if (!cs5530_set_xfer_mode(drive, modes[pio])) {
  77. format = (hwif->INL(basereg+4) >> 31) & 1;
  78. hwif->OUTL(cs5530_pio_timings[format][pio],
  79. basereg+(drive->select.b.unit<<3));
  80. }
  81. }
  82. /**
  83. * cs5530_config_dma - select/set DMA and UDMA modes
  84. * @drive: drive to tune
  85. *
  86. * cs5530_config_dma() handles selection/setting of DMA/UDMA modes
  87. * for both the chipset and drive. The CS5530 has limitations about
  88. * mixing DMA/UDMA on the same cable.
  89. */
  90. static int cs5530_config_dma (ide_drive_t *drive)
  91. {
  92. int udma_ok = 1, mode = 0;
  93. ide_hwif_t *hwif = HWIF(drive);
  94. int unit = drive->select.b.unit;
  95. ide_drive_t *mate = &hwif->drives[unit^1];
  96. struct hd_driveid *id = drive->id;
  97. unsigned int reg, timings;
  98. unsigned long basereg;
  99. /*
  100. * Default to DMA-off in case we run into trouble here.
  101. */
  102. hwif->ide_dma_off_quietly(drive);
  103. /* turn off DMA while we fiddle */
  104. hwif->ide_dma_host_off(drive);
  105. /* clear DMA_capable bit */
  106. /*
  107. * The CS5530 specifies that two drives sharing a cable cannot
  108. * mix UDMA/MDMA. It has to be one or the other, for the pair,
  109. * though different timings can still be chosen for each drive.
  110. * We could set the appropriate timing bits on the fly,
  111. * but that might be a bit confusing. So, for now we statically
  112. * handle this requirement by looking at our mate drive to see
  113. * what it is capable of, before choosing a mode for our own drive.
  114. *
  115. * Note: This relies on the fact we never fail from UDMA to MWDMA_2
  116. * but instead drop to PIO
  117. */
  118. if (mate->present) {
  119. struct hd_driveid *mateid = mate->id;
  120. if (mateid && (mateid->capability & 1) &&
  121. !__ide_dma_bad_drive(mate)) {
  122. if ((mateid->field_valid & 4) &&
  123. (mateid->dma_ultra & 7))
  124. udma_ok = 1;
  125. else if ((mateid->field_valid & 2) &&
  126. (mateid->dma_mword & 7))
  127. udma_ok = 0;
  128. else
  129. udma_ok = 1;
  130. }
  131. }
  132. /*
  133. * Now see what the current drive is capable of,
  134. * selecting UDMA only if the mate said it was ok.
  135. */
  136. if (id && (id->capability & 1) && drive->autodma &&
  137. !__ide_dma_bad_drive(drive)) {
  138. if (udma_ok && (id->field_valid & 4) && (id->dma_ultra & 7)) {
  139. if (id->dma_ultra & 4)
  140. mode = XFER_UDMA_2;
  141. else if (id->dma_ultra & 2)
  142. mode = XFER_UDMA_1;
  143. else if (id->dma_ultra & 1)
  144. mode = XFER_UDMA_0;
  145. }
  146. if (!mode && (id->field_valid & 2) && (id->dma_mword & 7)) {
  147. if (id->dma_mword & 4)
  148. mode = XFER_MW_DMA_2;
  149. else if (id->dma_mword & 2)
  150. mode = XFER_MW_DMA_1;
  151. else if (id->dma_mword & 1)
  152. mode = XFER_MW_DMA_0;
  153. }
  154. }
  155. /*
  156. * Tell the drive to switch to the new mode; abort on failure.
  157. */
  158. if (!mode || cs5530_set_xfer_mode(drive, mode))
  159. return 1; /* failure */
  160. /*
  161. * Now tune the chipset to match the drive:
  162. */
  163. switch (mode) {
  164. case XFER_UDMA_0: timings = 0x00921250; break;
  165. case XFER_UDMA_1: timings = 0x00911140; break;
  166. case XFER_UDMA_2: timings = 0x00911030; break;
  167. case XFER_MW_DMA_0: timings = 0x00077771; break;
  168. case XFER_MW_DMA_1: timings = 0x00012121; break;
  169. case XFER_MW_DMA_2: timings = 0x00002020; break;
  170. default:
  171. printk(KERN_ERR "%s: cs5530_config_dma: huh? mode=%02x\n",
  172. drive->name, mode);
  173. return 1; /* failure */
  174. }
  175. basereg = CS5530_BASEREG(hwif);
  176. reg = hwif->INL(basereg+4); /* get drive0 config register */
  177. timings |= reg & 0x80000000; /* preserve PIO format bit */
  178. if (unit == 0) { /* are we configuring drive0? */
  179. hwif->OUTL(timings, basereg+4); /* write drive0 config register */
  180. } else {
  181. if (timings & 0x00100000)
  182. reg |= 0x00100000; /* enable UDMA timings for both drives */
  183. else
  184. reg &= ~0x00100000; /* disable UDMA timings for both drives */
  185. hwif->OUTL(reg, basereg+4); /* write drive0 config register */
  186. hwif->OUTL(timings, basereg+12); /* write drive1 config register */
  187. }
  188. (void) hwif->ide_dma_host_on(drive);
  189. /* set DMA_capable bit */
  190. /*
  191. * Finally, turn DMA on in software, and exit.
  192. */
  193. return hwif->ide_dma_on(drive); /* success */
  194. }
  195. /**
  196. * init_chipset_5530 - set up 5530 bridge
  197. * @dev: PCI device
  198. * @name: device name
  199. *
  200. * Initialize the cs5530 bridge for reliable IDE DMA operation.
  201. */
  202. static unsigned int __devinit init_chipset_cs5530 (struct pci_dev *dev, const char *name)
  203. {
  204. struct pci_dev *master_0 = NULL, *cs5530_0 = NULL;
  205. unsigned long flags;
  206. dev = NULL;
  207. while ((dev = pci_find_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
  208. switch (dev->device) {
  209. case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
  210. master_0 = dev;
  211. break;
  212. case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
  213. cs5530_0 = dev;
  214. break;
  215. }
  216. }
  217. if (!master_0) {
  218. printk(KERN_ERR "%s: unable to locate PCI MASTER function\n", name);
  219. return 0;
  220. }
  221. if (!cs5530_0) {
  222. printk(KERN_ERR "%s: unable to locate CS5530 LEGACY function\n", name);
  223. return 0;
  224. }
  225. spin_lock_irqsave(&ide_lock, flags);
  226. /* all CPUs (there should only be one CPU with this chipset) */
  227. /*
  228. * Enable BusMaster and MemoryWriteAndInvalidate for the cs5530:
  229. * --> OR 0x14 into 16-bit PCI COMMAND reg of function 0 of the cs5530
  230. */
  231. pci_set_master(cs5530_0);
  232. pci_set_mwi(cs5530_0);
  233. /*
  234. * Set PCI CacheLineSize to 16-bytes:
  235. * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
  236. */
  237. pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
  238. /*
  239. * Disable trapping of UDMA register accesses (Win98 hack):
  240. * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
  241. */
  242. pci_write_config_word(cs5530_0, 0xd0, 0x5006);
  243. /*
  244. * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
  245. * The other settings are what is necessary to get the register
  246. * into a sane state for IDE DMA operation.
  247. */
  248. pci_write_config_byte(master_0, 0x40, 0x1e);
  249. /*
  250. * Set max PCI burst size (16-bytes seems to work best):
  251. * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
  252. * all others: clear bit-1 at 0x41, and do:
  253. * 128bytes: OR 0x00 at 0x41
  254. * 256bytes: OR 0x04 at 0x41
  255. * 512bytes: OR 0x08 at 0x41
  256. * 1024bytes: OR 0x0c at 0x41
  257. */
  258. pci_write_config_byte(master_0, 0x41, 0x14);
  259. /*
  260. * These settings are necessary to get the chip
  261. * into a sane state for IDE DMA operation.
  262. */
  263. pci_write_config_byte(master_0, 0x42, 0x00);
  264. pci_write_config_byte(master_0, 0x43, 0xc1);
  265. spin_unlock_irqrestore(&ide_lock, flags);
  266. return 0;
  267. }
  268. /**
  269. * init_hwif_cs5530 - initialise an IDE channel
  270. * @hwif: IDE to initialize
  271. *
  272. * This gets invoked by the IDE driver once for each channel. It
  273. * performs channel-specific pre-initialization before drive probing.
  274. */
  275. static void __devinit init_hwif_cs5530 (ide_hwif_t *hwif)
  276. {
  277. unsigned long basereg;
  278. u32 d0_timings;
  279. hwif->autodma = 0;
  280. if (hwif->mate)
  281. hwif->serialized = hwif->mate->serialized = 1;
  282. hwif->tuneproc = &cs5530_tuneproc;
  283. basereg = CS5530_BASEREG(hwif);
  284. d0_timings = hwif->INL(basereg+0);
  285. if (CS5530_BAD_PIO(d0_timings)) {
  286. /* PIO timings not initialized? */
  287. hwif->OUTL(cs5530_pio_timings[(d0_timings>>31)&1][0], basereg+0);
  288. if (!hwif->drives[0].autotune)
  289. hwif->drives[0].autotune = 1;
  290. /* needs autotuning later */
  291. }
  292. if (CS5530_BAD_PIO(hwif->INL(basereg+8))) {
  293. /* PIO timings not initialized? */
  294. hwif->OUTL(cs5530_pio_timings[(d0_timings>>31)&1][0], basereg+8);
  295. if (!hwif->drives[1].autotune)
  296. hwif->drives[1].autotune = 1;
  297. /* needs autotuning later */
  298. }
  299. hwif->atapi_dma = 1;
  300. hwif->ultra_mask = 0x07;
  301. hwif->mwdma_mask = 0x07;
  302. hwif->ide_dma_check = &cs5530_config_dma;
  303. if (!noautodma)
  304. hwif->autodma = 1;
  305. hwif->drives[0].autodma = hwif->autodma;
  306. hwif->drives[1].autodma = hwif->autodma;
  307. }
  308. static ide_pci_device_t cs5530_chipset __devinitdata = {
  309. .name = "CS5530",
  310. .init_chipset = init_chipset_cs5530,
  311. .init_hwif = init_hwif_cs5530,
  312. .channels = 2,
  313. .autodma = AUTODMA,
  314. .bootable = ON_BOARD,
  315. };
  316. static int __devinit cs5530_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  317. {
  318. return ide_setup_pci_device(dev, &cs5530_chipset);
  319. }
  320. static struct pci_device_id cs5530_pci_tbl[] = {
  321. { PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  322. { 0, },
  323. };
  324. MODULE_DEVICE_TABLE(pci, cs5530_pci_tbl);
  325. static struct pci_driver driver = {
  326. .name = "CS5530 IDE",
  327. .id_table = cs5530_pci_tbl,
  328. .probe = cs5530_init_one,
  329. };
  330. static int cs5530_ide_init(void)
  331. {
  332. return ide_pci_register_driver(&driver);
  333. }
  334. module_init(cs5530_ide_init);
  335. MODULE_AUTHOR("Mark Lord");
  336. MODULE_DESCRIPTION("PCI driver module for Cyrix/NS 5530 IDE");
  337. MODULE_LICENSE("GPL");