amd74xx.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. /*
  2. * Version 2.13
  3. *
  4. * AMD 755/756/766/8111 and nVidia nForce/2/2s/3/3s/CK804/MCP04
  5. * IDE driver for Linux.
  6. *
  7. * Copyright (c) 2000-2002 Vojtech Pavlik
  8. *
  9. * Based on the work of:
  10. * Andre Hedrick
  11. */
  12. /*
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License version 2 as published by
  15. * the Free Software Foundation.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/ioport.h>
  21. #include <linux/blkdev.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/ide.h>
  25. #include <asm/io.h>
  26. #include "ide-timing.h"
  27. #define DISPLAY_AMD_TIMINGS
  28. #define AMD_IDE_ENABLE (0x00 + amd_config->base)
  29. #define AMD_IDE_CONFIG (0x01 + amd_config->base)
  30. #define AMD_CABLE_DETECT (0x02 + amd_config->base)
  31. #define AMD_DRIVE_TIMING (0x08 + amd_config->base)
  32. #define AMD_8BIT_TIMING (0x0e + amd_config->base)
  33. #define AMD_ADDRESS_SETUP (0x0c + amd_config->base)
  34. #define AMD_UDMA_TIMING (0x10 + amd_config->base)
  35. #define AMD_UDMA 0x07
  36. #define AMD_UDMA_33 0x01
  37. #define AMD_UDMA_66 0x02
  38. #define AMD_UDMA_100 0x03
  39. #define AMD_UDMA_133 0x04
  40. #define AMD_CHECK_SWDMA 0x08
  41. #define AMD_BAD_SWDMA 0x10
  42. #define AMD_BAD_FIFO 0x20
  43. #define AMD_CHECK_SERENADE 0x40
  44. /*
  45. * AMD SouthBridge chips.
  46. */
  47. static struct amd_ide_chip {
  48. unsigned short id;
  49. unsigned long base;
  50. unsigned char flags;
  51. } amd_ide_chips[] = {
  52. { PCI_DEVICE_ID_AMD_COBRA_7401, 0x40, AMD_UDMA_33 | AMD_BAD_SWDMA },
  53. { PCI_DEVICE_ID_AMD_VIPER_7409, 0x40, AMD_UDMA_66 | AMD_CHECK_SWDMA },
  54. { PCI_DEVICE_ID_AMD_VIPER_7411, 0x40, AMD_UDMA_100 | AMD_BAD_FIFO },
  55. { PCI_DEVICE_ID_AMD_OPUS_7441, 0x40, AMD_UDMA_100 },
  56. { PCI_DEVICE_ID_AMD_8111_IDE, 0x40, AMD_UDMA_133 | AMD_CHECK_SERENADE },
  57. { PCI_DEVICE_ID_NVIDIA_NFORCE_IDE, 0x50, AMD_UDMA_100 },
  58. { PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE, 0x50, AMD_UDMA_133 },
  59. { PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE, 0x50, AMD_UDMA_133 },
  60. { PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA, 0x50, AMD_UDMA_133 },
  61. { PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE, 0x50, AMD_UDMA_133 },
  62. { PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE, 0x50, AMD_UDMA_133 },
  63. { PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA, 0x50, AMD_UDMA_133 },
  64. { PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2, 0x50, AMD_UDMA_133 },
  65. { PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE, 0x50, AMD_UDMA_133 },
  66. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE, 0x50, AMD_UDMA_133 },
  67. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE, 0x50, AMD_UDMA_133 },
  68. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE, 0x50, AMD_UDMA_133 },
  69. { 0 }
  70. };
  71. static struct amd_ide_chip *amd_config;
  72. static ide_pci_device_t *amd_chipset;
  73. static unsigned int amd_80w;
  74. static unsigned int amd_clock;
  75. static char *amd_dma[] = { "MWDMA16", "UDMA33", "UDMA66", "UDMA100", "UDMA133" };
  76. static unsigned char amd_cyc2udma[] = { 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7 };
  77. /*
  78. * AMD /proc entry.
  79. */
  80. #ifdef CONFIG_PROC_FS
  81. #include <linux/stat.h>
  82. #include <linux/proc_fs.h>
  83. static u8 amd74xx_proc;
  84. static unsigned char amd_udma2cyc[] = { 4, 6, 8, 10, 3, 2, 1, 15 };
  85. static unsigned long amd_base;
  86. static struct pci_dev *bmide_dev;
  87. extern int (*amd74xx_display_info)(char *, char **, off_t, int); /* ide-proc.c */
  88. #define amd_print(format, arg...) p += sprintf(p, format "\n" , ## arg)
  89. #define amd_print_drive(name, format, arg...)\
  90. p += sprintf(p, name); for (i = 0; i < 4; i++) p += sprintf(p, format, ## arg); p += sprintf(p, "\n");
  91. static int amd74xx_get_info(char *buffer, char **addr, off_t offset, int count)
  92. {
  93. int speed[4], cycle[4], setup[4], active[4], recover[4], den[4],
  94. uen[4], udma[4], active8b[4], recover8b[4];
  95. struct pci_dev *dev = bmide_dev;
  96. unsigned int v, u, i;
  97. unsigned short c, w;
  98. unsigned char t;
  99. int len;
  100. char *p = buffer;
  101. amd_print("----------AMD BusMastering IDE Configuration----------------");
  102. amd_print("Driver Version: 2.13");
  103. amd_print("South Bridge: %s", pci_name(bmide_dev));
  104. pci_read_config_byte(dev, PCI_REVISION_ID, &t);
  105. amd_print("Revision: IDE %#x", t);
  106. amd_print("Highest DMA rate: %s", amd_dma[amd_config->flags & AMD_UDMA]);
  107. amd_print("BM-DMA base: %#lx", amd_base);
  108. amd_print("PCI clock: %d.%dMHz", amd_clock / 1000, amd_clock / 100 % 10);
  109. amd_print("-----------------------Primary IDE-------Secondary IDE------");
  110. pci_read_config_byte(dev, AMD_IDE_CONFIG, &t);
  111. amd_print("Prefetch Buffer: %10s%20s", (t & 0x80) ? "yes" : "no", (t & 0x20) ? "yes" : "no");
  112. amd_print("Post Write Buffer: %10s%20s", (t & 0x40) ? "yes" : "no", (t & 0x10) ? "yes" : "no");
  113. pci_read_config_byte(dev, AMD_IDE_ENABLE, &t);
  114. amd_print("Enabled: %10s%20s", (t & 0x02) ? "yes" : "no", (t & 0x01) ? "yes" : "no");
  115. c = inb(amd_base + 0x02) | (inb(amd_base + 0x0a) << 8);
  116. amd_print("Simplex only: %10s%20s", (c & 0x80) ? "yes" : "no", (c & 0x8000) ? "yes" : "no");
  117. amd_print("Cable Type: %10s%20s", (amd_80w & 1) ? "80w" : "40w", (amd_80w & 2) ? "80w" : "40w");
  118. if (!amd_clock)
  119. return p - buffer;
  120. amd_print("-------------------drive0----drive1----drive2----drive3-----");
  121. pci_read_config_byte(dev, AMD_ADDRESS_SETUP, &t);
  122. pci_read_config_dword(dev, AMD_DRIVE_TIMING, &v);
  123. pci_read_config_word(dev, AMD_8BIT_TIMING, &w);
  124. pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
  125. for (i = 0; i < 4; i++) {
  126. setup[i] = ((t >> ((3 - i) << 1)) & 0x3) + 1;
  127. recover8b[i] = ((w >> ((1 - (i >> 1)) << 3)) & 0xf) + 1;
  128. active8b[i] = ((w >> (((1 - (i >> 1)) << 3) + 4)) & 0xf) + 1;
  129. active[i] = ((v >> (((3 - i) << 3) + 4)) & 0xf) + 1;
  130. recover[i] = ((v >> ((3 - i) << 3)) & 0xf) + 1;
  131. udma[i] = amd_udma2cyc[((u >> ((3 - i) << 3)) & 0x7)];
  132. uen[i] = ((u >> ((3 - i) << 3)) & 0x40) ? 1 : 0;
  133. den[i] = (c & ((i & 1) ? 0x40 : 0x20) << ((i & 2) << 2));
  134. if (den[i] && uen[i] && udma[i] == 1) {
  135. speed[i] = amd_clock * 3;
  136. cycle[i] = 666666 / amd_clock;
  137. continue;
  138. }
  139. if (den[i] && uen[i] && udma[i] == 15) {
  140. speed[i] = amd_clock * 4;
  141. cycle[i] = 500000 / amd_clock;
  142. continue;
  143. }
  144. speed[i] = 4 * amd_clock / ((den[i] && uen[i]) ? udma[i] : (active[i] + recover[i]) * 2);
  145. cycle[i] = 1000000 * ((den[i] && uen[i]) ? udma[i] : (active[i] + recover[i]) * 2) / amd_clock / 2;
  146. }
  147. amd_print_drive("Transfer Mode: ", "%10s", den[i] ? (uen[i] ? "UDMA" : "DMA") : "PIO");
  148. amd_print_drive("Address Setup: ", "%8dns", 1000000 * setup[i] / amd_clock);
  149. amd_print_drive("Cmd Active: ", "%8dns", 1000000 * active8b[i] / amd_clock);
  150. amd_print_drive("Cmd Recovery: ", "%8dns", 1000000 * recover8b[i] / amd_clock);
  151. amd_print_drive("Data Active: ", "%8dns", 1000000 * active[i] / amd_clock);
  152. amd_print_drive("Data Recovery: ", "%8dns", 1000000 * recover[i] / amd_clock);
  153. amd_print_drive("Cycle Time: ", "%8dns", cycle[i]);
  154. amd_print_drive("Transfer Rate: ", "%4d.%dMB/s", speed[i] / 1000, speed[i] / 100 % 10);
  155. /* hoping p - buffer is less than 4K... */
  156. len = (p - buffer) - offset;
  157. *addr = buffer + offset;
  158. return len > count ? count : len;
  159. }
  160. #endif
  161. /*
  162. * amd_set_speed() writes timing values to the chipset registers
  163. */
  164. static void amd_set_speed(struct pci_dev *dev, unsigned char dn, struct ide_timing *timing)
  165. {
  166. unsigned char t;
  167. pci_read_config_byte(dev, AMD_ADDRESS_SETUP, &t);
  168. t = (t & ~(3 << ((3 - dn) << 1))) | ((FIT(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
  169. pci_write_config_byte(dev, AMD_ADDRESS_SETUP, t);
  170. pci_write_config_byte(dev, AMD_8BIT_TIMING + (1 - (dn >> 1)),
  171. ((FIT(timing->act8b, 1, 16) - 1) << 4) | (FIT(timing->rec8b, 1, 16) - 1));
  172. pci_write_config_byte(dev, AMD_DRIVE_TIMING + (3 - dn),
  173. ((FIT(timing->active, 1, 16) - 1) << 4) | (FIT(timing->recover, 1, 16) - 1));
  174. switch (amd_config->flags & AMD_UDMA) {
  175. case AMD_UDMA_33: t = timing->udma ? (0xc0 | (FIT(timing->udma, 2, 5) - 2)) : 0x03; break;
  176. case AMD_UDMA_66: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 2, 10)]) : 0x03; break;
  177. case AMD_UDMA_100: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 10)]) : 0x03; break;
  178. case AMD_UDMA_133: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 15)]) : 0x03; break;
  179. default: return;
  180. }
  181. pci_write_config_byte(dev, AMD_UDMA_TIMING + (3 - dn), t);
  182. }
  183. /*
  184. * amd_set_drive() computes timing values configures the drive and
  185. * the chipset to a desired transfer mode. It also can be called
  186. * by upper layers.
  187. */
  188. static int amd_set_drive(ide_drive_t *drive, u8 speed)
  189. {
  190. ide_drive_t *peer = HWIF(drive)->drives + (~drive->dn & 1);
  191. struct ide_timing t, p;
  192. int T, UT;
  193. if (speed != XFER_PIO_SLOW && speed != drive->current_speed)
  194. if (ide_config_drive_speed(drive, speed))
  195. printk(KERN_WARNING "ide%d: Drive %d didn't accept speed setting. Oh, well.\n",
  196. drive->dn >> 1, drive->dn & 1);
  197. T = 1000000000 / amd_clock;
  198. UT = T / min_t(int, max_t(int, amd_config->flags & AMD_UDMA, 1), 2);
  199. ide_timing_compute(drive, speed, &t, T, UT);
  200. if (peer->present) {
  201. ide_timing_compute(peer, peer->current_speed, &p, T, UT);
  202. ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
  203. }
  204. if (speed == XFER_UDMA_5 && amd_clock <= 33333) t.udma = 1;
  205. if (speed == XFER_UDMA_6 && amd_clock <= 33333) t.udma = 15;
  206. amd_set_speed(HWIF(drive)->pci_dev, drive->dn, &t);
  207. if (!drive->init_speed)
  208. drive->init_speed = speed;
  209. drive->current_speed = speed;
  210. return 0;
  211. }
  212. /*
  213. * amd74xx_tune_drive() is a callback from upper layers for
  214. * PIO-only tuning.
  215. */
  216. static void amd74xx_tune_drive(ide_drive_t *drive, u8 pio)
  217. {
  218. if (pio == 255) {
  219. amd_set_drive(drive, ide_find_best_mode(drive, XFER_PIO | XFER_EPIO));
  220. return;
  221. }
  222. amd_set_drive(drive, XFER_PIO_0 + min_t(byte, pio, 5));
  223. }
  224. /*
  225. * amd74xx_dmaproc() is a callback from upper layers that can do
  226. * a lot, but we use it for DMA/PIO tuning only, delegating everything
  227. * else to the default ide_dmaproc().
  228. */
  229. static int amd74xx_ide_dma_check(ide_drive_t *drive)
  230. {
  231. int w80 = HWIF(drive)->udma_four;
  232. u8 speed = ide_find_best_mode(drive,
  233. XFER_PIO | XFER_EPIO | XFER_MWDMA | XFER_UDMA |
  234. ((amd_config->flags & AMD_BAD_SWDMA) ? 0 : XFER_SWDMA) |
  235. (w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_66 ? XFER_UDMA_66 : 0) |
  236. (w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_100 ? XFER_UDMA_100 : 0) |
  237. (w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_133 ? XFER_UDMA_133 : 0));
  238. amd_set_drive(drive, speed);
  239. if (drive->autodma && (speed & XFER_MODE) != XFER_PIO)
  240. return HWIF(drive)->ide_dma_on(drive);
  241. return HWIF(drive)->ide_dma_off_quietly(drive);
  242. }
  243. /*
  244. * The initialization callback. Here we determine the IDE chip type
  245. * and initialize its drive independent registers.
  246. */
  247. static unsigned int __devinit init_chipset_amd74xx(struct pci_dev *dev, const char *name)
  248. {
  249. unsigned char t;
  250. unsigned int u;
  251. int i;
  252. /*
  253. * Check for bad SWDMA.
  254. */
  255. if (amd_config->flags & AMD_CHECK_SWDMA) {
  256. pci_read_config_byte(dev, PCI_REVISION_ID, &t);
  257. if (t <= 7)
  258. amd_config->flags |= AMD_BAD_SWDMA;
  259. }
  260. /*
  261. * Check 80-wire cable presence.
  262. */
  263. switch (amd_config->flags & AMD_UDMA) {
  264. case AMD_UDMA_133:
  265. case AMD_UDMA_100:
  266. pci_read_config_byte(dev, AMD_CABLE_DETECT, &t);
  267. pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
  268. amd_80w = ((t & 0x3) ? 1 : 0) | ((t & 0xc) ? 2 : 0);
  269. for (i = 24; i >= 0; i -= 8)
  270. if (((u >> i) & 4) && !(amd_80w & (1 << (1 - (i >> 4))))) {
  271. printk(KERN_WARNING "%s: BIOS didn't set cable bits correctly. Enabling workaround.\n",
  272. amd_chipset->name);
  273. amd_80w |= (1 << (1 - (i >> 4)));
  274. }
  275. break;
  276. case AMD_UDMA_66:
  277. pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
  278. for (i = 24; i >= 0; i -= 8)
  279. if ((u >> i) & 4)
  280. amd_80w |= (1 << (1 - (i >> 4)));
  281. break;
  282. }
  283. /*
  284. * Take care of prefetch & postwrite.
  285. */
  286. pci_read_config_byte(dev, AMD_IDE_CONFIG, &t);
  287. pci_write_config_byte(dev, AMD_IDE_CONFIG,
  288. (amd_config->flags & AMD_BAD_FIFO) ? (t & 0x0f) : (t | 0xf0));
  289. /*
  290. * Take care of incorrectly wired Serenade mainboards.
  291. */
  292. if ((amd_config->flags & AMD_CHECK_SERENADE) &&
  293. dev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
  294. dev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
  295. amd_config->flags = AMD_UDMA_100;
  296. /*
  297. * Determine the system bus clock.
  298. */
  299. amd_clock = system_bus_clock() * 1000;
  300. switch (amd_clock) {
  301. case 33000: amd_clock = 33333; break;
  302. case 37000: amd_clock = 37500; break;
  303. case 41000: amd_clock = 41666; break;
  304. }
  305. if (amd_clock < 20000 || amd_clock > 50000) {
  306. printk(KERN_WARNING "%s: User given PCI clock speed impossible (%d), using 33 MHz instead.\n",
  307. amd_chipset->name, amd_clock);
  308. printk(KERN_WARNING "%s: Use ide0=ata66 if you want to assume 80-wire cable\n",
  309. amd_chipset->name);
  310. amd_clock = 33333;
  311. }
  312. /*
  313. * Print the boot message.
  314. */
  315. pci_read_config_byte(dev, PCI_REVISION_ID, &t);
  316. printk(KERN_INFO "%s: %s (rev %02x) %s controller\n",
  317. amd_chipset->name, pci_name(dev), t, amd_dma[amd_config->flags & AMD_UDMA]);
  318. /*
  319. * Register /proc/ide/amd74xx entry
  320. */
  321. #if defined(DISPLAY_AMD_TIMINGS) && defined(CONFIG_PROC_FS)
  322. if (!amd74xx_proc) {
  323. amd_base = pci_resource_start(dev, 4);
  324. bmide_dev = dev;
  325. ide_pci_create_host_proc("amd74xx", amd74xx_get_info);
  326. amd74xx_proc = 1;
  327. }
  328. #endif /* DISPLAY_AMD_TIMINGS && CONFIG_PROC_FS */
  329. return dev->irq;
  330. }
  331. static void __devinit init_hwif_amd74xx(ide_hwif_t *hwif)
  332. {
  333. int i;
  334. if (hwif->irq == 0) /* 0 is bogus but will do for now */
  335. hwif->irq = pci_get_legacy_ide_irq(hwif->pci_dev, hwif->channel);
  336. hwif->autodma = 0;
  337. hwif->tuneproc = &amd74xx_tune_drive;
  338. hwif->speedproc = &amd_set_drive;
  339. for (i = 0; i < 2; i++) {
  340. hwif->drives[i].io_32bit = 1;
  341. hwif->drives[i].unmask = 1;
  342. hwif->drives[i].autotune = 1;
  343. hwif->drives[i].dn = hwif->channel * 2 + i;
  344. }
  345. if (!hwif->dma_base)
  346. return;
  347. hwif->atapi_dma = 1;
  348. hwif->ultra_mask = 0x7f;
  349. hwif->mwdma_mask = 0x07;
  350. hwif->swdma_mask = 0x07;
  351. if (!hwif->udma_four)
  352. hwif->udma_four = (amd_80w >> hwif->channel) & 1;
  353. hwif->ide_dma_check = &amd74xx_ide_dma_check;
  354. if (!noautodma)
  355. hwif->autodma = 1;
  356. hwif->drives[0].autodma = hwif->autodma;
  357. hwif->drives[1].autodma = hwif->autodma;
  358. }
  359. #define DECLARE_AMD_DEV(name_str) \
  360. { \
  361. .name = name_str, \
  362. .init_chipset = init_chipset_amd74xx, \
  363. .init_hwif = init_hwif_amd74xx, \
  364. .channels = 2, \
  365. .autodma = AUTODMA, \
  366. .enablebits = {{0x40,0x02,0x02}, {0x40,0x01,0x01}}, \
  367. .bootable = ON_BOARD, \
  368. }
  369. #define DECLARE_NV_DEV(name_str) \
  370. { \
  371. .name = name_str, \
  372. .init_chipset = init_chipset_amd74xx, \
  373. .init_hwif = init_hwif_amd74xx, \
  374. .channels = 2, \
  375. .autodma = AUTODMA, \
  376. .enablebits = {{0x50,0x02,0x02}, {0x50,0x01,0x01}}, \
  377. .bootable = ON_BOARD, \
  378. }
  379. static ide_pci_device_t amd74xx_chipsets[] __devinitdata = {
  380. /* 0 */ DECLARE_AMD_DEV("AMD7401"),
  381. /* 1 */ DECLARE_AMD_DEV("AMD7409"),
  382. /* 2 */ DECLARE_AMD_DEV("AMD7411"),
  383. /* 3 */ DECLARE_AMD_DEV("AMD7441"),
  384. /* 4 */ DECLARE_AMD_DEV("AMD8111"),
  385. /* 5 */ DECLARE_NV_DEV("NFORCE"),
  386. /* 6 */ DECLARE_NV_DEV("NFORCE2"),
  387. /* 7 */ DECLARE_NV_DEV("NFORCE2-U400R"),
  388. /* 8 */ DECLARE_NV_DEV("NFORCE2-U400R-SATA"),
  389. /* 9 */ DECLARE_NV_DEV("NFORCE3-150"),
  390. /* 10 */ DECLARE_NV_DEV("NFORCE3-250"),
  391. /* 11 */ DECLARE_NV_DEV("NFORCE3-250-SATA"),
  392. /* 12 */ DECLARE_NV_DEV("NFORCE3-250-SATA2"),
  393. /* 13 */ DECLARE_NV_DEV("NFORCE-CK804"),
  394. /* 14 */ DECLARE_NV_DEV("NFORCE-MCP04"),
  395. /* 15 */ DECLARE_NV_DEV("NFORCE-MCP51"),
  396. /* 16 */ DECLARE_NV_DEV("NFORCE-MCP55"),
  397. };
  398. static int __devinit amd74xx_probe(struct pci_dev *dev, const struct pci_device_id *id)
  399. {
  400. amd_chipset = amd74xx_chipsets + id->driver_data;
  401. amd_config = amd_ide_chips + id->driver_data;
  402. if (dev->device != amd_config->id) {
  403. printk(KERN_ERR "%s: assertion 0x%02x == 0x%02x failed !\n",
  404. pci_name(dev), dev->device, amd_config->id);
  405. return -ENODEV;
  406. }
  407. return ide_setup_pci_device(dev, amd_chipset);
  408. }
  409. static struct pci_device_id amd74xx_pci_tbl[] = {
  410. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_COBRA_7401, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  411. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7409, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
  412. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
  413. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_OPUS_7441, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3 },
  414. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4 },
  415. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5 },
  416. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6 },
  417. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 7 },
  418. #ifdef CONFIG_BLK_DEV_IDE_SATA
  419. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 8 },
  420. #endif
  421. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 9 },
  422. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 10 },
  423. #ifdef CONFIG_BLK_DEV_IDE_SATA
  424. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 11 },
  425. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 12 },
  426. #endif
  427. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 13 },
  428. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 14 },
  429. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 15 },
  430. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 16 },
  431. { 0, },
  432. };
  433. MODULE_DEVICE_TABLE(pci, amd74xx_pci_tbl);
  434. static struct pci_driver driver = {
  435. .name = "AMD_IDE",
  436. .id_table = amd74xx_pci_tbl,
  437. .probe = amd74xx_probe,
  438. };
  439. static int amd74xx_ide_init(void)
  440. {
  441. return ide_pci_register_driver(&driver);
  442. }
  443. module_init(amd74xx_ide_init);
  444. MODULE_AUTHOR("Vojtech Pavlik");
  445. MODULE_DESCRIPTION("AMD PCI IDE driver");
  446. MODULE_LICENSE("GPL");