3780i.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729
  1. /*
  2. *
  3. * 3780i.c -- helper routines for the 3780i DSP
  4. *
  5. *
  6. * Written By: Mike Sullivan IBM Corporation
  7. *
  8. * Copyright (C) 1999 IBM Corporation
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * NO WARRANTY
  21. * THE PROGRAM IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OR
  22. * CONDITIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED INCLUDING, WITHOUT
  23. * LIMITATION, ANY WARRANTIES OR CONDITIONS OF TITLE, NON-INFRINGEMENT,
  24. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Each Recipient is
  25. * solely responsible for determining the appropriateness of using and
  26. * distributing the Program and assumes all risks associated with its
  27. * exercise of rights under this Agreement, including but not limited to
  28. * the risks and costs of program errors, damage to or loss of data,
  29. * programs or equipment, and unavailability or interruption of operations.
  30. *
  31. * DISCLAIMER OF LIABILITY
  32. * NEITHER RECIPIENT NOR ANY CONTRIBUTORS SHALL HAVE ANY LIABILITY FOR ANY
  33. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  34. * DAMAGES (INCLUDING WITHOUT LIMITATION LOST PROFITS), HOWEVER CAUSED AND
  35. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
  36. * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
  37. * USE OR DISTRIBUTION OF THE PROGRAM OR THE EXERCISE OF ANY RIGHTS GRANTED
  38. * HEREUNDER, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGES
  39. *
  40. * You should have received a copy of the GNU General Public License
  41. * along with this program; if not, write to the Free Software
  42. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  43. *
  44. *
  45. * 10/23/2000 - Alpha Release
  46. * First release to the public
  47. */
  48. #include <linux/config.h>
  49. #include <linux/kernel.h>
  50. #include <linux/unistd.h>
  51. #include <linux/delay.h>
  52. #include <linux/ioport.h>
  53. #include <linux/init.h>
  54. #include <linux/bitops.h>
  55. #include <asm/io.h>
  56. #include <asm/uaccess.h>
  57. #include <asm/system.h>
  58. #include <asm/irq.h>
  59. #include "smapi.h"
  60. #include "mwavedd.h"
  61. #include "3780i.h"
  62. static DEFINE_SPINLOCK(dsp_lock);
  63. static unsigned long flags;
  64. static void PaceMsaAccess(unsigned short usDspBaseIO)
  65. {
  66. cond_resched();
  67. udelay(100);
  68. cond_resched();
  69. }
  70. unsigned short dsp3780I_ReadMsaCfg(unsigned short usDspBaseIO,
  71. unsigned long ulMsaAddr)
  72. {
  73. unsigned short val;
  74. PRINTK_3(TRACE_3780I,
  75. "3780i::dsp3780I_ReadMsaCfg entry usDspBaseIO %x ulMsaAddr %lx\n",
  76. usDspBaseIO, ulMsaAddr);
  77. spin_lock_irqsave(&dsp_lock, flags);
  78. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulMsaAddr);
  79. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulMsaAddr >> 16));
  80. val = InWordDsp(DSP_MsaDataDSISHigh);
  81. spin_unlock_irqrestore(&dsp_lock, flags);
  82. PRINTK_2(TRACE_3780I, "3780i::dsp3780I_ReadMsaCfg exit val %x\n", val);
  83. return val;
  84. }
  85. void dsp3780I_WriteMsaCfg(unsigned short usDspBaseIO,
  86. unsigned long ulMsaAddr, unsigned short usValue)
  87. {
  88. PRINTK_4(TRACE_3780I,
  89. "3780i::dsp3780i_WriteMsaCfg entry usDspBaseIO %x ulMsaAddr %lx usValue %x\n",
  90. usDspBaseIO, ulMsaAddr, usValue);
  91. spin_lock_irqsave(&dsp_lock, flags);
  92. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulMsaAddr);
  93. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulMsaAddr >> 16));
  94. OutWordDsp(DSP_MsaDataDSISHigh, usValue);
  95. spin_unlock_irqrestore(&dsp_lock, flags);
  96. }
  97. static void dsp3780I_WriteGenCfg(unsigned short usDspBaseIO, unsigned uIndex,
  98. unsigned char ucValue)
  99. {
  100. DSP_ISA_SLAVE_CONTROL rSlaveControl;
  101. DSP_ISA_SLAVE_CONTROL rSlaveControl_Save;
  102. PRINTK_4(TRACE_3780I,
  103. "3780i::dsp3780i_WriteGenCfg entry usDspBaseIO %x uIndex %x ucValue %x\n",
  104. usDspBaseIO, uIndex, ucValue);
  105. MKBYTE(rSlaveControl) = InByteDsp(DSP_IsaSlaveControl);
  106. PRINTK_2(TRACE_3780I,
  107. "3780i::dsp3780i_WriteGenCfg rSlaveControl %x\n",
  108. MKBYTE(rSlaveControl));
  109. rSlaveControl_Save = rSlaveControl;
  110. rSlaveControl.ConfigMode = TRUE;
  111. PRINTK_2(TRACE_3780I,
  112. "3780i::dsp3780i_WriteGenCfg entry rSlaveControl+ConfigMode %x\n",
  113. MKBYTE(rSlaveControl));
  114. OutByteDsp(DSP_IsaSlaveControl, MKBYTE(rSlaveControl));
  115. OutByteDsp(DSP_ConfigAddress, (unsigned char) uIndex);
  116. OutByteDsp(DSP_ConfigData, ucValue);
  117. OutByteDsp(DSP_IsaSlaveControl, MKBYTE(rSlaveControl_Save));
  118. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_WriteGenCfg exit\n");
  119. }
  120. #if 0
  121. unsigned char dsp3780I_ReadGenCfg(unsigned short usDspBaseIO,
  122. unsigned uIndex)
  123. {
  124. DSP_ISA_SLAVE_CONTROL rSlaveControl;
  125. DSP_ISA_SLAVE_CONTROL rSlaveControl_Save;
  126. unsigned char ucValue;
  127. PRINTK_3(TRACE_3780I,
  128. "3780i::dsp3780i_ReadGenCfg entry usDspBaseIO %x uIndex %x\n",
  129. usDspBaseIO, uIndex);
  130. MKBYTE(rSlaveControl) = InByteDsp(DSP_IsaSlaveControl);
  131. rSlaveControl_Save = rSlaveControl;
  132. rSlaveControl.ConfigMode = TRUE;
  133. OutByteDsp(DSP_IsaSlaveControl, MKBYTE(rSlaveControl));
  134. OutByteDsp(DSP_ConfigAddress, (unsigned char) uIndex);
  135. ucValue = InByteDsp(DSP_ConfigData);
  136. OutByteDsp(DSP_IsaSlaveControl, MKBYTE(rSlaveControl_Save));
  137. PRINTK_2(TRACE_3780I,
  138. "3780i::dsp3780i_ReadGenCfg exit ucValue %x\n", ucValue);
  139. return ucValue;
  140. }
  141. #endif /* 0 */
  142. int dsp3780I_EnableDSP(DSP_3780I_CONFIG_SETTINGS * pSettings,
  143. unsigned short *pIrqMap,
  144. unsigned short *pDmaMap)
  145. {
  146. unsigned short usDspBaseIO = pSettings->usDspBaseIO;
  147. int i;
  148. DSP_UART_CFG_1 rUartCfg1;
  149. DSP_UART_CFG_2 rUartCfg2;
  150. DSP_HBRIDGE_CFG_1 rHBridgeCfg1;
  151. DSP_HBRIDGE_CFG_2 rHBridgeCfg2;
  152. DSP_BUSMASTER_CFG_1 rBusmasterCfg1;
  153. DSP_BUSMASTER_CFG_2 rBusmasterCfg2;
  154. DSP_ISA_PROT_CFG rIsaProtCfg;
  155. DSP_POWER_MGMT_CFG rPowerMgmtCfg;
  156. DSP_HBUS_TIMER_CFG rHBusTimerCfg;
  157. DSP_LBUS_TIMEOUT_DISABLE rLBusTimeoutDisable;
  158. DSP_CHIP_RESET rChipReset;
  159. DSP_CLOCK_CONTROL_1 rClockControl1;
  160. DSP_CLOCK_CONTROL_2 rClockControl2;
  161. DSP_ISA_SLAVE_CONTROL rSlaveControl;
  162. DSP_HBRIDGE_CONTROL rHBridgeControl;
  163. unsigned short ChipID = 0;
  164. unsigned short tval;
  165. PRINTK_2(TRACE_3780I,
  166. "3780i::dsp3780I_EnableDSP entry pSettings->bDSPEnabled %x\n",
  167. pSettings->bDSPEnabled);
  168. if (!pSettings->bDSPEnabled) {
  169. PRINTK_ERROR( KERN_ERR "3780i::dsp3780I_EnableDSP: Error: DSP not enabled. Aborting.\n" );
  170. return -EIO;
  171. }
  172. PRINTK_2(TRACE_3780I,
  173. "3780i::dsp3780i_EnableDSP entry pSettings->bModemEnabled %x\n",
  174. pSettings->bModemEnabled);
  175. if (pSettings->bModemEnabled) {
  176. rUartCfg1.Reserved = rUartCfg2.Reserved = 0;
  177. rUartCfg1.IrqActiveLow = pSettings->bUartIrqActiveLow;
  178. rUartCfg1.IrqPulse = pSettings->bUartIrqPulse;
  179. rUartCfg1.Irq =
  180. (unsigned char) pIrqMap[pSettings->usUartIrq];
  181. switch (pSettings->usUartBaseIO) {
  182. case 0x03F8:
  183. rUartCfg1.BaseIO = 0;
  184. break;
  185. case 0x02F8:
  186. rUartCfg1.BaseIO = 1;
  187. break;
  188. case 0x03E8:
  189. rUartCfg1.BaseIO = 2;
  190. break;
  191. case 0x02E8:
  192. rUartCfg1.BaseIO = 3;
  193. break;
  194. }
  195. rUartCfg2.Enable = TRUE;
  196. }
  197. rHBridgeCfg1.Reserved = rHBridgeCfg2.Reserved = 0;
  198. rHBridgeCfg1.IrqActiveLow = pSettings->bDspIrqActiveLow;
  199. rHBridgeCfg1.IrqPulse = pSettings->bDspIrqPulse;
  200. rHBridgeCfg1.Irq = (unsigned char) pIrqMap[pSettings->usDspIrq];
  201. rHBridgeCfg1.AccessMode = 1;
  202. rHBridgeCfg2.Enable = TRUE;
  203. rBusmasterCfg2.Reserved = 0;
  204. rBusmasterCfg1.Dma = (unsigned char) pDmaMap[pSettings->usDspDma];
  205. rBusmasterCfg1.NumTransfers =
  206. (unsigned char) pSettings->usNumTransfers;
  207. rBusmasterCfg1.ReRequest = (unsigned char) pSettings->usReRequest;
  208. rBusmasterCfg1.MEMCS16 = pSettings->bEnableMEMCS16;
  209. rBusmasterCfg2.IsaMemCmdWidth =
  210. (unsigned char) pSettings->usIsaMemCmdWidth;
  211. rIsaProtCfg.Reserved = 0;
  212. rIsaProtCfg.GateIOCHRDY = pSettings->bGateIOCHRDY;
  213. rPowerMgmtCfg.Reserved = 0;
  214. rPowerMgmtCfg.Enable = pSettings->bEnablePwrMgmt;
  215. rHBusTimerCfg.LoadValue =
  216. (unsigned char) pSettings->usHBusTimerLoadValue;
  217. rLBusTimeoutDisable.Reserved = 0;
  218. rLBusTimeoutDisable.DisableTimeout =
  219. pSettings->bDisableLBusTimeout;
  220. MKWORD(rChipReset) = ~pSettings->usChipletEnable;
  221. rClockControl1.Reserved1 = rClockControl1.Reserved2 = 0;
  222. rClockControl1.N_Divisor = pSettings->usN_Divisor;
  223. rClockControl1.M_Multiplier = pSettings->usM_Multiplier;
  224. rClockControl2.Reserved = 0;
  225. rClockControl2.PllBypass = pSettings->bPllBypass;
  226. /* Issue a soft reset to the chip */
  227. /* Note: Since we may be coming in with 3780i clocks suspended, we must keep
  228. * soft-reset active for 10ms.
  229. */
  230. rSlaveControl.ClockControl = 0;
  231. rSlaveControl.SoftReset = TRUE;
  232. rSlaveControl.ConfigMode = FALSE;
  233. rSlaveControl.Reserved = 0;
  234. PRINTK_4(TRACE_3780I,
  235. "3780i::dsp3780i_EnableDSP usDspBaseIO %x index %x taddr %x\n",
  236. usDspBaseIO, DSP_IsaSlaveControl,
  237. usDspBaseIO + DSP_IsaSlaveControl);
  238. PRINTK_2(TRACE_3780I,
  239. "3780i::dsp3780i_EnableDSP rSlaveContrl %x\n",
  240. MKWORD(rSlaveControl));
  241. spin_lock_irqsave(&dsp_lock, flags);
  242. OutWordDsp(DSP_IsaSlaveControl, MKWORD(rSlaveControl));
  243. MKWORD(tval) = InWordDsp(DSP_IsaSlaveControl);
  244. PRINTK_2(TRACE_3780I,
  245. "3780i::dsp3780i_EnableDSP rSlaveControl 2 %x\n", tval);
  246. for (i = 0; i < 11; i++)
  247. udelay(2000);
  248. rSlaveControl.SoftReset = FALSE;
  249. OutWordDsp(DSP_IsaSlaveControl, MKWORD(rSlaveControl));
  250. MKWORD(tval) = InWordDsp(DSP_IsaSlaveControl);
  251. PRINTK_2(TRACE_3780I,
  252. "3780i::dsp3780i_EnableDSP rSlaveControl 3 %x\n", tval);
  253. /* Program our general configuration registers */
  254. WriteGenCfg(DSP_HBridgeCfg1Index, MKBYTE(rHBridgeCfg1));
  255. WriteGenCfg(DSP_HBridgeCfg2Index, MKBYTE(rHBridgeCfg2));
  256. WriteGenCfg(DSP_BusMasterCfg1Index, MKBYTE(rBusmasterCfg1));
  257. WriteGenCfg(DSP_BusMasterCfg2Index, MKBYTE(rBusmasterCfg2));
  258. WriteGenCfg(DSP_IsaProtCfgIndex, MKBYTE(rIsaProtCfg));
  259. WriteGenCfg(DSP_PowerMgCfgIndex, MKBYTE(rPowerMgmtCfg));
  260. WriteGenCfg(DSP_HBusTimerCfgIndex, MKBYTE(rHBusTimerCfg));
  261. if (pSettings->bModemEnabled) {
  262. WriteGenCfg(DSP_UartCfg1Index, MKBYTE(rUartCfg1));
  263. WriteGenCfg(DSP_UartCfg2Index, MKBYTE(rUartCfg2));
  264. }
  265. rHBridgeControl.EnableDspInt = FALSE;
  266. rHBridgeControl.MemAutoInc = TRUE;
  267. rHBridgeControl.IoAutoInc = FALSE;
  268. rHBridgeControl.DiagnosticMode = FALSE;
  269. PRINTK_3(TRACE_3780I,
  270. "3780i::dsp3780i_EnableDSP DSP_HBridgeControl %x rHBridgeControl %x\n",
  271. DSP_HBridgeControl, MKWORD(rHBridgeControl));
  272. OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
  273. spin_unlock_irqrestore(&dsp_lock, flags);
  274. WriteMsaCfg(DSP_LBusTimeoutDisable, MKWORD(rLBusTimeoutDisable));
  275. WriteMsaCfg(DSP_ClockControl_1, MKWORD(rClockControl1));
  276. WriteMsaCfg(DSP_ClockControl_2, MKWORD(rClockControl2));
  277. WriteMsaCfg(DSP_ChipReset, MKWORD(rChipReset));
  278. ChipID = ReadMsaCfg(DSP_ChipID);
  279. PRINTK_2(TRACE_3780I,
  280. "3780i::dsp3780I_EnableDSP exiting bRC=TRUE, ChipID %x\n",
  281. ChipID);
  282. return 0;
  283. }
  284. int dsp3780I_DisableDSP(DSP_3780I_CONFIG_SETTINGS * pSettings)
  285. {
  286. unsigned short usDspBaseIO = pSettings->usDspBaseIO;
  287. DSP_ISA_SLAVE_CONTROL rSlaveControl;
  288. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_DisableDSP entry\n");
  289. rSlaveControl.ClockControl = 0;
  290. rSlaveControl.SoftReset = TRUE;
  291. rSlaveControl.ConfigMode = FALSE;
  292. rSlaveControl.Reserved = 0;
  293. spin_lock_irqsave(&dsp_lock, flags);
  294. OutWordDsp(DSP_IsaSlaveControl, MKWORD(rSlaveControl));
  295. udelay(5);
  296. rSlaveControl.ClockControl = 1;
  297. OutWordDsp(DSP_IsaSlaveControl, MKWORD(rSlaveControl));
  298. spin_unlock_irqrestore(&dsp_lock, flags);
  299. udelay(5);
  300. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_DisableDSP exit\n");
  301. return 0;
  302. }
  303. int dsp3780I_Reset(DSP_3780I_CONFIG_SETTINGS * pSettings)
  304. {
  305. unsigned short usDspBaseIO = pSettings->usDspBaseIO;
  306. DSP_BOOT_DOMAIN rBootDomain;
  307. DSP_HBRIDGE_CONTROL rHBridgeControl;
  308. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_Reset entry\n");
  309. spin_lock_irqsave(&dsp_lock, flags);
  310. /* Mask DSP to PC interrupt */
  311. MKWORD(rHBridgeControl) = InWordDsp(DSP_HBridgeControl);
  312. PRINTK_2(TRACE_3780I, "3780i::dsp3780i_Reset rHBridgeControl %x\n",
  313. MKWORD(rHBridgeControl));
  314. rHBridgeControl.EnableDspInt = FALSE;
  315. OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
  316. spin_unlock_irqrestore(&dsp_lock, flags);
  317. /* Reset the core via the boot domain register */
  318. rBootDomain.ResetCore = TRUE;
  319. rBootDomain.Halt = TRUE;
  320. rBootDomain.NMI = TRUE;
  321. rBootDomain.Reserved = 0;
  322. PRINTK_2(TRACE_3780I, "3780i::dsp3780i_Reset rBootDomain %x\n",
  323. MKWORD(rBootDomain));
  324. WriteMsaCfg(DSP_MspBootDomain, MKWORD(rBootDomain));
  325. /* Reset all the chiplets and then reactivate them */
  326. WriteMsaCfg(DSP_ChipReset, 0xFFFF);
  327. udelay(5);
  328. WriteMsaCfg(DSP_ChipReset,
  329. (unsigned short) (~pSettings->usChipletEnable));
  330. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_Reset exit bRC=0\n");
  331. return 0;
  332. }
  333. int dsp3780I_Run(DSP_3780I_CONFIG_SETTINGS * pSettings)
  334. {
  335. unsigned short usDspBaseIO = pSettings->usDspBaseIO;
  336. DSP_BOOT_DOMAIN rBootDomain;
  337. DSP_HBRIDGE_CONTROL rHBridgeControl;
  338. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_Run entry\n");
  339. /* Transition the core to a running state */
  340. rBootDomain.ResetCore = TRUE;
  341. rBootDomain.Halt = FALSE;
  342. rBootDomain.NMI = TRUE;
  343. rBootDomain.Reserved = 0;
  344. WriteMsaCfg(DSP_MspBootDomain, MKWORD(rBootDomain));
  345. udelay(5);
  346. rBootDomain.ResetCore = FALSE;
  347. WriteMsaCfg(DSP_MspBootDomain, MKWORD(rBootDomain));
  348. udelay(5);
  349. rBootDomain.NMI = FALSE;
  350. WriteMsaCfg(DSP_MspBootDomain, MKWORD(rBootDomain));
  351. udelay(5);
  352. /* Enable DSP to PC interrupt */
  353. spin_lock_irqsave(&dsp_lock, flags);
  354. MKWORD(rHBridgeControl) = InWordDsp(DSP_HBridgeControl);
  355. rHBridgeControl.EnableDspInt = TRUE;
  356. PRINTK_2(TRACE_3780I, "3780i::dsp3780i_Run rHBridgeControl %x\n",
  357. MKWORD(rHBridgeControl));
  358. OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
  359. spin_unlock_irqrestore(&dsp_lock, flags);
  360. PRINTK_1(TRACE_3780I, "3780i::dsp3780i_Run exit bRC=TRUE\n");
  361. return 0;
  362. }
  363. int dsp3780I_ReadDStore(unsigned short usDspBaseIO, void __user *pvBuffer,
  364. unsigned uCount, unsigned long ulDSPAddr)
  365. {
  366. unsigned short __user *pusBuffer = pvBuffer;
  367. unsigned short val;
  368. PRINTK_5(TRACE_3780I,
  369. "3780i::dsp3780I_ReadDStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
  370. usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
  371. /* Set the initial MSA address. No adjustments need to be made to data store addresses */
  372. spin_lock_irqsave(&dsp_lock, flags);
  373. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
  374. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
  375. spin_unlock_irqrestore(&dsp_lock, flags);
  376. /* Transfer the memory block */
  377. while (uCount-- != 0) {
  378. spin_lock_irqsave(&dsp_lock, flags);
  379. val = InWordDsp(DSP_MsaDataDSISHigh);
  380. spin_unlock_irqrestore(&dsp_lock, flags);
  381. if(put_user(val, pusBuffer++))
  382. return -EFAULT;
  383. PRINTK_3(TRACE_3780I,
  384. "3780I::dsp3780I_ReadDStore uCount %x val %x\n",
  385. uCount, val);
  386. PaceMsaAccess(usDspBaseIO);
  387. }
  388. PRINTK_1(TRACE_3780I,
  389. "3780I::dsp3780I_ReadDStore exit bRC=TRUE\n");
  390. return 0;
  391. }
  392. int dsp3780I_ReadAndClearDStore(unsigned short usDspBaseIO,
  393. void __user *pvBuffer, unsigned uCount,
  394. unsigned long ulDSPAddr)
  395. {
  396. unsigned short __user *pusBuffer = pvBuffer;
  397. unsigned short val;
  398. PRINTK_5(TRACE_3780I,
  399. "3780i::dsp3780I_ReadAndDStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
  400. usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
  401. /* Set the initial MSA address. No adjustments need to be made to data store addresses */
  402. spin_lock_irqsave(&dsp_lock, flags);
  403. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
  404. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
  405. spin_unlock_irqrestore(&dsp_lock, flags);
  406. /* Transfer the memory block */
  407. while (uCount-- != 0) {
  408. spin_lock_irqsave(&dsp_lock, flags);
  409. val = InWordDsp(DSP_ReadAndClear);
  410. spin_unlock_irqrestore(&dsp_lock, flags);
  411. if(put_user(val, pusBuffer++))
  412. return -EFAULT;
  413. PRINTK_3(TRACE_3780I,
  414. "3780I::dsp3780I_ReadAndCleanDStore uCount %x val %x\n",
  415. uCount, val);
  416. PaceMsaAccess(usDspBaseIO);
  417. }
  418. PRINTK_1(TRACE_3780I,
  419. "3780I::dsp3780I_ReadAndClearDStore exit bRC=TRUE\n");
  420. return 0;
  421. }
  422. int dsp3780I_WriteDStore(unsigned short usDspBaseIO, void __user *pvBuffer,
  423. unsigned uCount, unsigned long ulDSPAddr)
  424. {
  425. unsigned short __user *pusBuffer = pvBuffer;
  426. PRINTK_5(TRACE_3780I,
  427. "3780i::dsp3780D_WriteDStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
  428. usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
  429. /* Set the initial MSA address. No adjustments need to be made to data store addresses */
  430. spin_lock_irqsave(&dsp_lock, flags);
  431. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
  432. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
  433. spin_unlock_irqrestore(&dsp_lock, flags);
  434. /* Transfer the memory block */
  435. while (uCount-- != 0) {
  436. unsigned short val;
  437. if(get_user(val, pusBuffer++))
  438. return -EFAULT;
  439. spin_lock_irqsave(&dsp_lock, flags);
  440. OutWordDsp(DSP_MsaDataDSISHigh, val);
  441. spin_unlock_irqrestore(&dsp_lock, flags);
  442. PRINTK_3(TRACE_3780I,
  443. "3780I::dsp3780I_WriteDStore uCount %x val %x\n",
  444. uCount, val);
  445. PaceMsaAccess(usDspBaseIO);
  446. }
  447. PRINTK_1(TRACE_3780I,
  448. "3780I::dsp3780D_WriteDStore exit bRC=TRUE\n");
  449. return 0;
  450. }
  451. int dsp3780I_ReadIStore(unsigned short usDspBaseIO, void __user *pvBuffer,
  452. unsigned uCount, unsigned long ulDSPAddr)
  453. {
  454. unsigned short __user *pusBuffer = pvBuffer;
  455. PRINTK_5(TRACE_3780I,
  456. "3780i::dsp3780I_ReadIStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
  457. usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
  458. /*
  459. * Set the initial MSA address. To convert from an instruction store
  460. * address to an MSA address
  461. * shift the address two bits to the left and set bit 22
  462. */
  463. ulDSPAddr = (ulDSPAddr << 2) | (1 << 22);
  464. spin_lock_irqsave(&dsp_lock, flags);
  465. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
  466. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
  467. spin_unlock_irqrestore(&dsp_lock, flags);
  468. /* Transfer the memory block */
  469. while (uCount-- != 0) {
  470. unsigned short val_lo, val_hi;
  471. spin_lock_irqsave(&dsp_lock, flags);
  472. val_lo = InWordDsp(DSP_MsaDataISLow);
  473. val_hi = InWordDsp(DSP_MsaDataDSISHigh);
  474. spin_unlock_irqrestore(&dsp_lock, flags);
  475. if(put_user(val_lo, pusBuffer++))
  476. return -EFAULT;
  477. if(put_user(val_hi, pusBuffer++))
  478. return -EFAULT;
  479. PRINTK_4(TRACE_3780I,
  480. "3780I::dsp3780I_ReadIStore uCount %x val_lo %x val_hi %x\n",
  481. uCount, val_lo, val_hi);
  482. PaceMsaAccess(usDspBaseIO);
  483. }
  484. PRINTK_1(TRACE_3780I,
  485. "3780I::dsp3780I_ReadIStore exit bRC=TRUE\n");
  486. return 0;
  487. }
  488. int dsp3780I_WriteIStore(unsigned short usDspBaseIO, void __user *pvBuffer,
  489. unsigned uCount, unsigned long ulDSPAddr)
  490. {
  491. unsigned short __user *pusBuffer = pvBuffer;
  492. PRINTK_5(TRACE_3780I,
  493. "3780i::dsp3780I_WriteIStore entry usDspBaseIO %x, pusBuffer %p, uCount %x, ulDSPAddr %lx\n",
  494. usDspBaseIO, pusBuffer, uCount, ulDSPAddr);
  495. /*
  496. * Set the initial MSA address. To convert from an instruction store
  497. * address to an MSA address
  498. * shift the address two bits to the left and set bit 22
  499. */
  500. ulDSPAddr = (ulDSPAddr << 2) | (1 << 22);
  501. spin_lock_irqsave(&dsp_lock, flags);
  502. OutWordDsp(DSP_MsaAddrLow, (unsigned short) ulDSPAddr);
  503. OutWordDsp(DSP_MsaAddrHigh, (unsigned short) (ulDSPAddr >> 16));
  504. spin_unlock_irqrestore(&dsp_lock, flags);
  505. /* Transfer the memory block */
  506. while (uCount-- != 0) {
  507. unsigned short val_lo, val_hi;
  508. if(get_user(val_lo, pusBuffer++))
  509. return -EFAULT;
  510. if(get_user(val_hi, pusBuffer++))
  511. return -EFAULT;
  512. spin_lock_irqsave(&dsp_lock, flags);
  513. OutWordDsp(DSP_MsaDataISLow, val_lo);
  514. OutWordDsp(DSP_MsaDataDSISHigh, val_hi);
  515. spin_unlock_irqrestore(&dsp_lock, flags);
  516. PRINTK_4(TRACE_3780I,
  517. "3780I::dsp3780I_WriteIStore uCount %x val_lo %x val_hi %x\n",
  518. uCount, val_lo, val_hi);
  519. PaceMsaAccess(usDspBaseIO);
  520. }
  521. PRINTK_1(TRACE_3780I,
  522. "3780I::dsp3780I_WriteIStore exit bRC=TRUE\n");
  523. return 0;
  524. }
  525. int dsp3780I_GetIPCSource(unsigned short usDspBaseIO,
  526. unsigned short *pusIPCSource)
  527. {
  528. DSP_HBRIDGE_CONTROL rHBridgeControl;
  529. unsigned short temp;
  530. PRINTK_3(TRACE_3780I,
  531. "3780i::dsp3780I_GetIPCSource entry usDspBaseIO %x pusIPCSource %p\n",
  532. usDspBaseIO, pusIPCSource);
  533. /*
  534. * Disable DSP to PC interrupts, read the interrupt register,
  535. * clear the pending IPC bits, and reenable DSP to PC interrupts
  536. */
  537. spin_lock_irqsave(&dsp_lock, flags);
  538. MKWORD(rHBridgeControl) = InWordDsp(DSP_HBridgeControl);
  539. rHBridgeControl.EnableDspInt = FALSE;
  540. OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
  541. *pusIPCSource = InWordDsp(DSP_Interrupt);
  542. temp = (unsigned short) ~(*pusIPCSource);
  543. PRINTK_3(TRACE_3780I,
  544. "3780i::dsp3780I_GetIPCSource, usIPCSource %x ~ %x\n",
  545. *pusIPCSource, temp);
  546. OutWordDsp(DSP_Interrupt, (unsigned short) ~(*pusIPCSource));
  547. rHBridgeControl.EnableDspInt = TRUE;
  548. OutWordDsp(DSP_HBridgeControl, MKWORD(rHBridgeControl));
  549. spin_unlock_irqrestore(&dsp_lock, flags);
  550. PRINTK_2(TRACE_3780I,
  551. "3780i::dsp3780I_GetIPCSource exit usIPCSource %x\n",
  552. *pusIPCSource);
  553. return 0;
  554. }