via_dma.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741
  1. /* via_dma.c -- DMA support for the VIA Unichrome/Pro
  2. *
  3. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  4. * All Rights Reserved.
  5. *
  6. * Copyright 2004 Digeo, Inc., Palo Alto, CA, U.S.A.
  7. * All Rights Reserved.
  8. *
  9. * Copyright 2004 The Unichrome project.
  10. * All Rights Reserved.
  11. *
  12. * Permission is hereby granted, free of charge, to any person obtaining a
  13. * copy of this software and associated documentation files (the "Software"),
  14. * to deal in the Software without restriction, including without limitation
  15. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  16. * and/or sell copies of the Software, and to permit persons to whom the
  17. * Software is furnished to do so, subject to the following conditions:
  18. *
  19. * The above copyright notice and this permission notice (including the
  20. * next paragraph) shall be included in all copies or substantial portions
  21. * of the Software.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  24. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  25. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  26. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  27. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  28. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  29. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  30. *
  31. * Authors:
  32. * Tungsten Graphics,
  33. * Erdi Chen,
  34. * Thomas Hellstrom.
  35. */
  36. #include "drmP.h"
  37. #include "drm.h"
  38. #include "via_drm.h"
  39. #include "via_drv.h"
  40. #include "via_3d_reg.h"
  41. #define CMDBUF_ALIGNMENT_SIZE (0x100)
  42. #define CMDBUF_ALIGNMENT_MASK (0x0ff)
  43. /* defines for VIA 3D registers */
  44. #define VIA_REG_STATUS 0x400
  45. #define VIA_REG_TRANSET 0x43C
  46. #define VIA_REG_TRANSPACE 0x440
  47. /* VIA_REG_STATUS(0x400): Engine Status */
  48. #define VIA_CMD_RGTR_BUSY 0x00000080 /* Command Regulator is busy */
  49. #define VIA_2D_ENG_BUSY 0x00000001 /* 2D Engine is busy */
  50. #define VIA_3D_ENG_BUSY 0x00000002 /* 3D Engine is busy */
  51. #define VIA_VR_QUEUE_BUSY 0x00020000 /* Virtual Queue is busy */
  52. #define SetReg2DAGP(nReg, nData) { \
  53. *((uint32_t *)(vb)) = ((nReg) >> 2) | HALCYON_HEADER1; \
  54. *((uint32_t *)(vb) + 1) = (nData); \
  55. vb = ((uint32_t *)vb) + 2; \
  56. dev_priv->dma_low +=8; \
  57. }
  58. #define via_flush_write_combine() DRM_MEMORYBARRIER()
  59. #define VIA_OUT_RING_QW(w1,w2) \
  60. *vb++ = (w1); \
  61. *vb++ = (w2); \
  62. dev_priv->dma_low += 8;
  63. static void via_cmdbuf_start(drm_via_private_t * dev_priv);
  64. static void via_cmdbuf_pause(drm_via_private_t * dev_priv);
  65. static void via_cmdbuf_reset(drm_via_private_t * dev_priv);
  66. static void via_cmdbuf_rewind(drm_via_private_t * dev_priv);
  67. static int via_wait_idle(drm_via_private_t * dev_priv);
  68. static void via_pad_cache(drm_via_private_t *dev_priv, int qwords);
  69. /*
  70. * Free space in command buffer.
  71. */
  72. static uint32_t
  73. via_cmdbuf_space(drm_via_private_t *dev_priv)
  74. {
  75. uint32_t agp_base = dev_priv->dma_offset +
  76. (uint32_t) dev_priv->agpAddr;
  77. uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
  78. return ((hw_addr <= dev_priv->dma_low) ?
  79. (dev_priv->dma_high + hw_addr - dev_priv->dma_low) :
  80. (hw_addr - dev_priv->dma_low));
  81. }
  82. /*
  83. * How much does the command regulator lag behind?
  84. */
  85. static uint32_t
  86. via_cmdbuf_lag(drm_via_private_t *dev_priv)
  87. {
  88. uint32_t agp_base = dev_priv->dma_offset +
  89. (uint32_t) dev_priv->agpAddr;
  90. uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
  91. return ((hw_addr <= dev_priv->dma_low) ?
  92. (dev_priv->dma_low - hw_addr) :
  93. (dev_priv->dma_wrap + dev_priv->dma_low - hw_addr));
  94. }
  95. /*
  96. * Check that the given size fits in the buffer, otherwise wait.
  97. */
  98. static inline int
  99. via_cmdbuf_wait(drm_via_private_t * dev_priv, unsigned int size)
  100. {
  101. uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  102. uint32_t cur_addr, hw_addr, next_addr;
  103. volatile uint32_t *hw_addr_ptr;
  104. uint32_t count;
  105. hw_addr_ptr = dev_priv->hw_addr_ptr;
  106. cur_addr = dev_priv->dma_low;
  107. next_addr = cur_addr + size + 512*1024;
  108. count = 1000000;
  109. do {
  110. hw_addr = *hw_addr_ptr - agp_base;
  111. if (count-- == 0) {
  112. DRM_ERROR("via_cmdbuf_wait timed out hw %x cur_addr %x next_addr %x\n",
  113. hw_addr, cur_addr, next_addr);
  114. return -1;
  115. }
  116. } while ((cur_addr < hw_addr) && (next_addr >= hw_addr));
  117. return 0;
  118. }
  119. /*
  120. * Checks whether buffer head has reach the end. Rewind the ring buffer
  121. * when necessary.
  122. *
  123. * Returns virtual pointer to ring buffer.
  124. */
  125. static inline uint32_t *via_check_dma(drm_via_private_t * dev_priv,
  126. unsigned int size)
  127. {
  128. if ((dev_priv->dma_low + size + 4*CMDBUF_ALIGNMENT_SIZE) > dev_priv->dma_high) {
  129. via_cmdbuf_rewind(dev_priv);
  130. }
  131. if (via_cmdbuf_wait(dev_priv, size) != 0) {
  132. return NULL;
  133. }
  134. return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
  135. }
  136. int via_dma_cleanup(drm_device_t * dev)
  137. {
  138. if (dev->dev_private) {
  139. drm_via_private_t *dev_priv =
  140. (drm_via_private_t *) dev->dev_private;
  141. if (dev_priv->ring.virtual_start) {
  142. via_cmdbuf_reset(dev_priv);
  143. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  144. dev_priv->ring.virtual_start = NULL;
  145. }
  146. }
  147. return 0;
  148. }
  149. static int via_initialize(drm_device_t * dev,
  150. drm_via_private_t * dev_priv,
  151. drm_via_dma_init_t * init)
  152. {
  153. if (!dev_priv || !dev_priv->mmio) {
  154. DRM_ERROR("via_dma_init called before via_map_init\n");
  155. return DRM_ERR(EFAULT);
  156. }
  157. if (dev_priv->ring.virtual_start != NULL) {
  158. DRM_ERROR("%s called again without calling cleanup\n",
  159. __FUNCTION__);
  160. return DRM_ERR(EFAULT);
  161. }
  162. if (!dev->agp || !dev->agp->base) {
  163. DRM_ERROR("%s called with no agp memory available\n",
  164. __FUNCTION__);
  165. return DRM_ERR(EFAULT);
  166. }
  167. dev_priv->ring.map.offset = dev->agp->base + init->offset;
  168. dev_priv->ring.map.size = init->size;
  169. dev_priv->ring.map.type = 0;
  170. dev_priv->ring.map.flags = 0;
  171. dev_priv->ring.map.mtrr = 0;
  172. drm_core_ioremap(&dev_priv->ring.map, dev);
  173. if (dev_priv->ring.map.handle == NULL) {
  174. via_dma_cleanup(dev);
  175. DRM_ERROR("can not ioremap virtual address for"
  176. " ring buffer\n");
  177. return DRM_ERR(ENOMEM);
  178. }
  179. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  180. dev_priv->dma_ptr = dev_priv->ring.virtual_start;
  181. dev_priv->dma_low = 0;
  182. dev_priv->dma_high = init->size;
  183. dev_priv->dma_wrap = init->size;
  184. dev_priv->dma_offset = init->offset;
  185. dev_priv->last_pause_ptr = NULL;
  186. dev_priv->hw_addr_ptr = dev_priv->mmio->handle + init->reg_pause_addr;
  187. via_cmdbuf_start(dev_priv);
  188. return 0;
  189. }
  190. int via_dma_init(DRM_IOCTL_ARGS)
  191. {
  192. DRM_DEVICE;
  193. drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
  194. drm_via_dma_init_t init;
  195. int retcode = 0;
  196. DRM_COPY_FROM_USER_IOCTL(init, (drm_via_dma_init_t __user *) data,
  197. sizeof(init));
  198. switch (init.func) {
  199. case VIA_INIT_DMA:
  200. if (!capable(CAP_SYS_ADMIN))
  201. retcode = DRM_ERR(EPERM);
  202. else
  203. retcode = via_initialize(dev, dev_priv, &init);
  204. break;
  205. case VIA_CLEANUP_DMA:
  206. if (!capable(CAP_SYS_ADMIN))
  207. retcode = DRM_ERR(EPERM);
  208. else
  209. retcode = via_dma_cleanup(dev);
  210. break;
  211. case VIA_DMA_INITIALIZED:
  212. retcode = (dev_priv->ring.virtual_start != NULL) ?
  213. 0: DRM_ERR( EFAULT );
  214. break;
  215. default:
  216. retcode = DRM_ERR(EINVAL);
  217. break;
  218. }
  219. return retcode;
  220. }
  221. static int via_dispatch_cmdbuffer(drm_device_t * dev, drm_via_cmdbuffer_t * cmd)
  222. {
  223. drm_via_private_t *dev_priv;
  224. uint32_t *vb;
  225. int ret;
  226. dev_priv = (drm_via_private_t *) dev->dev_private;
  227. if (dev_priv->ring.virtual_start == NULL) {
  228. DRM_ERROR("%s called without initializing AGP ring buffer.\n",
  229. __FUNCTION__);
  230. return DRM_ERR(EFAULT);
  231. }
  232. if (cmd->size > VIA_PCI_BUF_SIZE) {
  233. return DRM_ERR(ENOMEM);
  234. }
  235. if (DRM_COPY_FROM_USER(dev_priv->pci_buf, cmd->buf, cmd->size))
  236. return DRM_ERR(EFAULT);
  237. /*
  238. * Running this function on AGP memory is dead slow. Therefore
  239. * we run it on a temporary cacheable system memory buffer and
  240. * copy it to AGP memory when ready.
  241. */
  242. if ((ret = via_verify_command_stream((uint32_t *)dev_priv->pci_buf, cmd->size, dev, 1))) {
  243. return ret;
  244. }
  245. vb = via_check_dma(dev_priv, (cmd->size < 0x100) ? 0x102 : cmd->size);
  246. if (vb == NULL) {
  247. return DRM_ERR(EAGAIN);
  248. }
  249. memcpy(vb, dev_priv->pci_buf, cmd->size);
  250. dev_priv->dma_low += cmd->size;
  251. /*
  252. * Small submissions somehow stalls the CPU. (AGP cache effects?)
  253. * pad to greater size.
  254. */
  255. if (cmd->size < 0x100)
  256. via_pad_cache(dev_priv,(0x100 - cmd->size) >> 3);
  257. via_cmdbuf_pause(dev_priv);
  258. return 0;
  259. }
  260. int via_driver_dma_quiescent(drm_device_t * dev)
  261. {
  262. drm_via_private_t *dev_priv = dev->dev_private;
  263. if (!via_wait_idle(dev_priv)) {
  264. return DRM_ERR(EBUSY);
  265. }
  266. return 0;
  267. }
  268. int via_flush_ioctl(DRM_IOCTL_ARGS)
  269. {
  270. DRM_DEVICE;
  271. LOCK_TEST_WITH_RETURN( dev, filp );
  272. return via_driver_dma_quiescent(dev);
  273. }
  274. int via_cmdbuffer(DRM_IOCTL_ARGS)
  275. {
  276. DRM_DEVICE;
  277. drm_via_cmdbuffer_t cmdbuf;
  278. int ret;
  279. LOCK_TEST_WITH_RETURN( dev, filp );
  280. DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_via_cmdbuffer_t __user *) data,
  281. sizeof(cmdbuf));
  282. DRM_DEBUG("via cmdbuffer, buf %p size %lu\n", cmdbuf.buf, cmdbuf.size);
  283. ret = via_dispatch_cmdbuffer(dev, &cmdbuf);
  284. if (ret) {
  285. return ret;
  286. }
  287. return 0;
  288. }
  289. extern int
  290. via_parse_command_stream(drm_device_t *dev, const uint32_t * buf, unsigned int size);
  291. static int via_dispatch_pci_cmdbuffer(drm_device_t * dev,
  292. drm_via_cmdbuffer_t * cmd)
  293. {
  294. drm_via_private_t *dev_priv = dev->dev_private;
  295. int ret;
  296. if (cmd->size > VIA_PCI_BUF_SIZE) {
  297. return DRM_ERR(ENOMEM);
  298. }
  299. if (DRM_COPY_FROM_USER(dev_priv->pci_buf, cmd->buf, cmd->size))
  300. return DRM_ERR(EFAULT);
  301. if ((ret = via_verify_command_stream((uint32_t *)dev_priv->pci_buf, cmd->size, dev, 0))) {
  302. return ret;
  303. }
  304. ret = via_parse_command_stream(dev, (const uint32_t *)dev_priv->pci_buf, cmd->size);
  305. return ret;
  306. }
  307. int via_pci_cmdbuffer(DRM_IOCTL_ARGS)
  308. {
  309. DRM_DEVICE;
  310. drm_via_cmdbuffer_t cmdbuf;
  311. int ret;
  312. LOCK_TEST_WITH_RETURN( dev, filp );
  313. DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_via_cmdbuffer_t __user *) data,
  314. sizeof(cmdbuf));
  315. DRM_DEBUG("via_pci_cmdbuffer, buf %p size %lu\n", cmdbuf.buf,
  316. cmdbuf.size);
  317. ret = via_dispatch_pci_cmdbuffer(dev, &cmdbuf);
  318. if (ret) {
  319. return ret;
  320. }
  321. return 0;
  322. }
  323. static inline uint32_t *via_align_buffer(drm_via_private_t * dev_priv,
  324. uint32_t * vb, int qw_count)
  325. {
  326. for (; qw_count > 0; --qw_count) {
  327. VIA_OUT_RING_QW(HC_DUMMY, HC_DUMMY);
  328. }
  329. return vb;
  330. }
  331. /*
  332. * This function is used internally by ring buffer mangement code.
  333. *
  334. * Returns virtual pointer to ring buffer.
  335. */
  336. static inline uint32_t *via_get_dma(drm_via_private_t * dev_priv)
  337. {
  338. return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
  339. }
  340. /*
  341. * Hooks a segment of data into the tail of the ring-buffer by
  342. * modifying the pause address stored in the buffer itself. If
  343. * the regulator has already paused, restart it.
  344. */
  345. static int via_hook_segment(drm_via_private_t *dev_priv,
  346. uint32_t pause_addr_hi, uint32_t pause_addr_lo,
  347. int no_pci_fire)
  348. {
  349. int paused, count;
  350. volatile uint32_t *paused_at = dev_priv->last_pause_ptr;
  351. via_flush_write_combine();
  352. while(! *(via_get_dma(dev_priv)-1));
  353. *dev_priv->last_pause_ptr = pause_addr_lo;
  354. via_flush_write_combine();
  355. /*
  356. * The below statement is inserted to really force the flush.
  357. * Not sure it is needed.
  358. */
  359. while(! *dev_priv->last_pause_ptr);
  360. dev_priv->last_pause_ptr = via_get_dma(dev_priv) - 1;
  361. while(! *dev_priv->last_pause_ptr);
  362. paused = 0;
  363. count = 20;
  364. while (!(paused = (VIA_READ(0x41c) & 0x80000000)) && count--);
  365. if ((count <= 8) && (count >= 0)) {
  366. uint32_t rgtr, ptr;
  367. rgtr = *(dev_priv->hw_addr_ptr);
  368. ptr = ((char *)dev_priv->last_pause_ptr - dev_priv->dma_ptr) +
  369. dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4 -
  370. CMDBUF_ALIGNMENT_SIZE;
  371. if (rgtr <= ptr) {
  372. DRM_ERROR("Command regulator\npaused at count %d, address %x, "
  373. "while current pause address is %x.\n"
  374. "Please mail this message to "
  375. "<unichrome-devel@lists.sourceforge.net>\n",
  376. count, rgtr, ptr);
  377. }
  378. }
  379. if (paused && !no_pci_fire) {
  380. uint32_t rgtr,ptr;
  381. uint32_t ptr_low;
  382. count = 1000000;
  383. while ((VIA_READ(VIA_REG_STATUS) & VIA_CMD_RGTR_BUSY) && count--);
  384. rgtr = *(dev_priv->hw_addr_ptr);
  385. ptr = ((char *)paused_at - dev_priv->dma_ptr) +
  386. dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
  387. ptr_low = (ptr > 3*CMDBUF_ALIGNMENT_SIZE) ?
  388. ptr - 3*CMDBUF_ALIGNMENT_SIZE : 0;
  389. if (rgtr <= ptr && rgtr >= ptr_low) {
  390. VIA_WRITE(VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
  391. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_hi);
  392. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_lo);
  393. }
  394. }
  395. return paused;
  396. }
  397. static int via_wait_idle(drm_via_private_t * dev_priv)
  398. {
  399. int count = 10000000;
  400. while (count-- && (VIA_READ(VIA_REG_STATUS) &
  401. (VIA_CMD_RGTR_BUSY | VIA_2D_ENG_BUSY |
  402. VIA_3D_ENG_BUSY))) ;
  403. return count;
  404. }
  405. static uint32_t *via_align_cmd(drm_via_private_t * dev_priv, uint32_t cmd_type,
  406. uint32_t addr, uint32_t *cmd_addr_hi,
  407. uint32_t *cmd_addr_lo,
  408. int skip_wait)
  409. {
  410. uint32_t agp_base;
  411. uint32_t cmd_addr, addr_lo, addr_hi;
  412. uint32_t *vb;
  413. uint32_t qw_pad_count;
  414. if (!skip_wait)
  415. via_cmdbuf_wait(dev_priv, 2*CMDBUF_ALIGNMENT_SIZE);
  416. vb = via_get_dma(dev_priv);
  417. VIA_OUT_RING_QW( HC_HEADER2 | ((VIA_REG_TRANSET >> 2) << 12) |
  418. (VIA_REG_TRANSPACE >> 2), HC_ParaType_PreCR << 16);
  419. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  420. qw_pad_count = (CMDBUF_ALIGNMENT_SIZE >> 3) -
  421. ((dev_priv->dma_low & CMDBUF_ALIGNMENT_MASK) >> 3);
  422. cmd_addr = (addr) ? addr :
  423. agp_base + dev_priv->dma_low - 8 + (qw_pad_count << 3);
  424. addr_lo = ((HC_SubA_HAGPBpL << 24) | (cmd_type & HC_HAGPBpID_MASK) |
  425. (cmd_addr & HC_HAGPBpL_MASK));
  426. addr_hi = ((HC_SubA_HAGPBpH << 24) | (cmd_addr >> 24));
  427. vb = via_align_buffer(dev_priv, vb, qw_pad_count - 1);
  428. VIA_OUT_RING_QW(*cmd_addr_hi = addr_hi,
  429. *cmd_addr_lo = addr_lo);
  430. return vb;
  431. }
  432. static void via_cmdbuf_start(drm_via_private_t * dev_priv)
  433. {
  434. uint32_t pause_addr_lo, pause_addr_hi;
  435. uint32_t start_addr, start_addr_lo;
  436. uint32_t end_addr, end_addr_lo;
  437. uint32_t command;
  438. uint32_t agp_base;
  439. dev_priv->dma_low = 0;
  440. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  441. start_addr = agp_base;
  442. end_addr = agp_base + dev_priv->dma_high;
  443. start_addr_lo = ((HC_SubA_HAGPBstL << 24) | (start_addr & 0xFFFFFF));
  444. end_addr_lo = ((HC_SubA_HAGPBendL << 24) | (end_addr & 0xFFFFFF));
  445. command = ((HC_SubA_HAGPCMNT << 24) | (start_addr >> 24) |
  446. ((end_addr & 0xff000000) >> 16));
  447. dev_priv->last_pause_ptr =
  448. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0,
  449. &pause_addr_hi, & pause_addr_lo, 1) - 1;
  450. via_flush_write_combine();
  451. while(! *dev_priv->last_pause_ptr);
  452. VIA_WRITE(VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
  453. VIA_WRITE(VIA_REG_TRANSPACE, command);
  454. VIA_WRITE(VIA_REG_TRANSPACE, start_addr_lo);
  455. VIA_WRITE(VIA_REG_TRANSPACE, end_addr_lo);
  456. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_hi);
  457. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_lo);
  458. VIA_WRITE(VIA_REG_TRANSPACE, command | HC_HAGPCMNT_MASK);
  459. }
  460. static void via_pad_cache(drm_via_private_t *dev_priv, int qwords)
  461. {
  462. uint32_t *vb;
  463. via_cmdbuf_wait(dev_priv, qwords + 2);
  464. vb = via_get_dma(dev_priv);
  465. VIA_OUT_RING_QW( HC_HEADER2, HC_ParaType_NotTex << 16);
  466. via_align_buffer(dev_priv,vb,qwords);
  467. }
  468. static inline void via_dummy_bitblt(drm_via_private_t * dev_priv)
  469. {
  470. uint32_t *vb = via_get_dma(dev_priv);
  471. SetReg2DAGP(0x0C, (0 | (0 << 16)));
  472. SetReg2DAGP(0x10, 0 | (0 << 16));
  473. SetReg2DAGP(0x0, 0x1 | 0x2000 | 0xAA000000);
  474. }
  475. static void via_cmdbuf_jump(drm_via_private_t * dev_priv)
  476. {
  477. uint32_t agp_base;
  478. uint32_t pause_addr_lo, pause_addr_hi;
  479. uint32_t jump_addr_lo, jump_addr_hi;
  480. volatile uint32_t *last_pause_ptr;
  481. uint32_t dma_low_save1, dma_low_save2;
  482. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  483. via_align_cmd(dev_priv, HC_HAGPBpID_JUMP, 0, &jump_addr_hi,
  484. &jump_addr_lo, 0);
  485. dev_priv->dma_wrap = dev_priv->dma_low;
  486. /*
  487. * Wrap command buffer to the beginning.
  488. */
  489. dev_priv->dma_low = 0;
  490. if (via_cmdbuf_wait(dev_priv, CMDBUF_ALIGNMENT_SIZE) != 0) {
  491. DRM_ERROR("via_cmdbuf_jump failed\n");
  492. }
  493. via_dummy_bitblt(dev_priv);
  494. via_dummy_bitblt(dev_priv);
  495. last_pause_ptr = via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  496. &pause_addr_lo, 0) -1;
  497. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  498. &pause_addr_lo, 0);
  499. *last_pause_ptr = pause_addr_lo;
  500. dma_low_save1 = dev_priv->dma_low;
  501. /*
  502. * Now, set a trap that will pause the regulator if it tries to rerun the old
  503. * command buffer. (Which may happen if via_hook_segment detecs a command regulator pause
  504. * and reissues the jump command over PCI, while the regulator has already taken the jump
  505. * and actually paused at the current buffer end).
  506. * There appears to be no other way to detect this condition, since the hw_addr_pointer
  507. * does not seem to get updated immediately when a jump occurs.
  508. */
  509. last_pause_ptr = via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  510. &pause_addr_lo, 0) -1;
  511. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  512. &pause_addr_lo, 0);
  513. *last_pause_ptr = pause_addr_lo;
  514. dma_low_save2 = dev_priv->dma_low;
  515. dev_priv->dma_low = dma_low_save1;
  516. via_hook_segment( dev_priv, jump_addr_hi, jump_addr_lo, 0);
  517. dev_priv->dma_low = dma_low_save2;
  518. via_hook_segment( dev_priv, pause_addr_hi, pause_addr_lo, 0);
  519. }
  520. static void via_cmdbuf_rewind(drm_via_private_t * dev_priv)
  521. {
  522. via_cmdbuf_jump(dev_priv);
  523. }
  524. static void via_cmdbuf_flush(drm_via_private_t * dev_priv, uint32_t cmd_type)
  525. {
  526. uint32_t pause_addr_lo, pause_addr_hi;
  527. via_align_cmd(dev_priv, cmd_type, 0, &pause_addr_hi, &pause_addr_lo, 0);
  528. via_hook_segment( dev_priv, pause_addr_hi, pause_addr_lo, 0);
  529. }
  530. static void via_cmdbuf_pause(drm_via_private_t * dev_priv)
  531. {
  532. via_cmdbuf_flush(dev_priv, HC_HAGPBpID_PAUSE);
  533. }
  534. static void via_cmdbuf_reset(drm_via_private_t * dev_priv)
  535. {
  536. via_cmdbuf_flush(dev_priv, HC_HAGPBpID_STOP);
  537. via_wait_idle(dev_priv);
  538. }
  539. /*
  540. * User interface to the space and lag functions.
  541. */
  542. int
  543. via_cmdbuf_size(DRM_IOCTL_ARGS)
  544. {
  545. DRM_DEVICE;
  546. drm_via_cmdbuf_size_t d_siz;
  547. int ret = 0;
  548. uint32_t tmp_size, count;
  549. drm_via_private_t *dev_priv;
  550. DRM_DEBUG("via cmdbuf_size\n");
  551. LOCK_TEST_WITH_RETURN( dev, filp );
  552. dev_priv = (drm_via_private_t *) dev->dev_private;
  553. if (dev_priv->ring.virtual_start == NULL) {
  554. DRM_ERROR("%s called without initializing AGP ring buffer.\n",
  555. __FUNCTION__);
  556. return DRM_ERR(EFAULT);
  557. }
  558. DRM_COPY_FROM_USER_IOCTL(d_siz, (drm_via_cmdbuf_size_t __user *) data,
  559. sizeof(d_siz));
  560. count = 1000000;
  561. tmp_size = d_siz.size;
  562. switch(d_siz.func) {
  563. case VIA_CMDBUF_SPACE:
  564. while (((tmp_size = via_cmdbuf_space(dev_priv)) < d_siz.size) && count--) {
  565. if (!d_siz.wait) {
  566. break;
  567. }
  568. }
  569. if (!count) {
  570. DRM_ERROR("VIA_CMDBUF_SPACE timed out.\n");
  571. ret = DRM_ERR(EAGAIN);
  572. }
  573. break;
  574. case VIA_CMDBUF_LAG:
  575. while (((tmp_size = via_cmdbuf_lag(dev_priv)) > d_siz.size) && count--) {
  576. if (!d_siz.wait) {
  577. break;
  578. }
  579. }
  580. if (!count) {
  581. DRM_ERROR("VIA_CMDBUF_LAG timed out.\n");
  582. ret = DRM_ERR(EAGAIN);
  583. }
  584. break;
  585. default:
  586. ret = DRM_ERR(EFAULT);
  587. }
  588. d_siz.size = tmp_size;
  589. DRM_COPY_TO_USER_IOCTL((drm_via_cmdbuf_size_t __user *) data, d_siz,
  590. sizeof(d_siz));
  591. return ret;
  592. }