savage_bci.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096
  1. /* savage_bci.c -- BCI support for Savage
  2. *
  3. * Copyright 2004 Felix Kuehling
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  20. * NON-INFRINGEMENT. IN NO EVENT SHALL FELIX KUEHLING BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF
  22. * CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. */
  25. #include "drmP.h"
  26. #include "savage_drm.h"
  27. #include "savage_drv.h"
  28. /* Need a long timeout for shadow status updates can take a while
  29. * and so can waiting for events when the queue is full. */
  30. #define SAVAGE_DEFAULT_USEC_TIMEOUT 1000000 /* 1s */
  31. #define SAVAGE_EVENT_USEC_TIMEOUT 5000000 /* 5s */
  32. #define SAVAGE_FREELIST_DEBUG 0
  33. static int
  34. savage_bci_wait_fifo_shadow(drm_savage_private_t *dev_priv, unsigned int n)
  35. {
  36. uint32_t mask = dev_priv->status_used_mask;
  37. uint32_t threshold = dev_priv->bci_threshold_hi;
  38. uint32_t status;
  39. int i;
  40. #if SAVAGE_BCI_DEBUG
  41. if (n > dev_priv->cob_size + SAVAGE_BCI_FIFO_SIZE - threshold)
  42. DRM_ERROR("Trying to emit %d words "
  43. "(more than guaranteed space in COB)\n", n);
  44. #endif
  45. for (i = 0; i < SAVAGE_DEFAULT_USEC_TIMEOUT; i++) {
  46. DRM_MEMORYBARRIER();
  47. status = dev_priv->status_ptr[0];
  48. if ((status & mask) < threshold)
  49. return 0;
  50. DRM_UDELAY(1);
  51. }
  52. #if SAVAGE_BCI_DEBUG
  53. DRM_ERROR("failed!\n");
  54. DRM_INFO(" status=0x%08x, threshold=0x%08x\n", status, threshold);
  55. #endif
  56. return DRM_ERR(EBUSY);
  57. }
  58. static int
  59. savage_bci_wait_fifo_s3d(drm_savage_private_t *dev_priv, unsigned int n)
  60. {
  61. uint32_t maxUsed = dev_priv->cob_size + SAVAGE_BCI_FIFO_SIZE - n;
  62. uint32_t status;
  63. int i;
  64. for (i = 0; i < SAVAGE_DEFAULT_USEC_TIMEOUT; i++) {
  65. status = SAVAGE_READ(SAVAGE_STATUS_WORD0);
  66. if ((status & SAVAGE_FIFO_USED_MASK_S3D) <= maxUsed)
  67. return 0;
  68. DRM_UDELAY(1);
  69. }
  70. #if SAVAGE_BCI_DEBUG
  71. DRM_ERROR("failed!\n");
  72. DRM_INFO(" status=0x%08x\n", status);
  73. #endif
  74. return DRM_ERR(EBUSY);
  75. }
  76. static int
  77. savage_bci_wait_fifo_s4(drm_savage_private_t *dev_priv, unsigned int n)
  78. {
  79. uint32_t maxUsed = dev_priv->cob_size + SAVAGE_BCI_FIFO_SIZE - n;
  80. uint32_t status;
  81. int i;
  82. for (i = 0; i < SAVAGE_DEFAULT_USEC_TIMEOUT; i++) {
  83. status = SAVAGE_READ(SAVAGE_ALT_STATUS_WORD0);
  84. if ((status & SAVAGE_FIFO_USED_MASK_S4) <= maxUsed)
  85. return 0;
  86. DRM_UDELAY(1);
  87. }
  88. #if SAVAGE_BCI_DEBUG
  89. DRM_ERROR("failed!\n");
  90. DRM_INFO(" status=0x%08x\n", status);
  91. #endif
  92. return DRM_ERR(EBUSY);
  93. }
  94. /*
  95. * Waiting for events.
  96. *
  97. * The BIOSresets the event tag to 0 on mode changes. Therefore we
  98. * never emit 0 to the event tag. If we find a 0 event tag we know the
  99. * BIOS stomped on it and return success assuming that the BIOS waited
  100. * for engine idle.
  101. *
  102. * Note: if the Xserver uses the event tag it has to follow the same
  103. * rule. Otherwise there may be glitches every 2^16 events.
  104. */
  105. static int
  106. savage_bci_wait_event_shadow(drm_savage_private_t *dev_priv, uint16_t e)
  107. {
  108. uint32_t status;
  109. int i;
  110. for (i = 0; i < SAVAGE_EVENT_USEC_TIMEOUT; i++) {
  111. DRM_MEMORYBARRIER();
  112. status = dev_priv->status_ptr[1];
  113. if ((((status & 0xffff) - e) & 0xffff) <= 0x7fff ||
  114. (status & 0xffff) == 0)
  115. return 0;
  116. DRM_UDELAY(1);
  117. }
  118. #if SAVAGE_BCI_DEBUG
  119. DRM_ERROR("failed!\n");
  120. DRM_INFO(" status=0x%08x, e=0x%04x\n", status, e);
  121. #endif
  122. return DRM_ERR(EBUSY);
  123. }
  124. static int
  125. savage_bci_wait_event_reg(drm_savage_private_t *dev_priv, uint16_t e)
  126. {
  127. uint32_t status;
  128. int i;
  129. for (i = 0; i < SAVAGE_EVENT_USEC_TIMEOUT; i++) {
  130. status = SAVAGE_READ(SAVAGE_STATUS_WORD1);
  131. if ((((status & 0xffff) - e) & 0xffff) <= 0x7fff ||
  132. (status & 0xffff) == 0)
  133. return 0;
  134. DRM_UDELAY(1);
  135. }
  136. #if SAVAGE_BCI_DEBUG
  137. DRM_ERROR("failed!\n");
  138. DRM_INFO(" status=0x%08x, e=0x%04x\n", status, e);
  139. #endif
  140. return DRM_ERR(EBUSY);
  141. }
  142. uint16_t savage_bci_emit_event(drm_savage_private_t *dev_priv,
  143. unsigned int flags)
  144. {
  145. uint16_t count;
  146. BCI_LOCALS;
  147. if (dev_priv->status_ptr) {
  148. /* coordinate with Xserver */
  149. count = dev_priv->status_ptr[1023];
  150. if (count < dev_priv->event_counter)
  151. dev_priv->event_wrap++;
  152. } else {
  153. count = dev_priv->event_counter;
  154. }
  155. count = (count + 1) & 0xffff;
  156. if (count == 0) {
  157. count++; /* See the comment above savage_wait_event_*. */
  158. dev_priv->event_wrap++;
  159. }
  160. dev_priv->event_counter = count;
  161. if (dev_priv->status_ptr)
  162. dev_priv->status_ptr[1023] = (uint32_t)count;
  163. if ((flags & (SAVAGE_WAIT_2D | SAVAGE_WAIT_3D))) {
  164. unsigned int wait_cmd = BCI_CMD_WAIT;
  165. if ((flags & SAVAGE_WAIT_2D))
  166. wait_cmd |= BCI_CMD_WAIT_2D;
  167. if ((flags & SAVAGE_WAIT_3D))
  168. wait_cmd |= BCI_CMD_WAIT_3D;
  169. BEGIN_BCI(2);
  170. BCI_WRITE(wait_cmd);
  171. } else {
  172. BEGIN_BCI(1);
  173. }
  174. BCI_WRITE(BCI_CMD_UPDATE_EVENT_TAG | (uint32_t)count);
  175. return count;
  176. }
  177. /*
  178. * Freelist management
  179. */
  180. static int savage_freelist_init(drm_device_t *dev)
  181. {
  182. drm_savage_private_t *dev_priv = dev->dev_private;
  183. drm_device_dma_t *dma = dev->dma;
  184. drm_buf_t *buf;
  185. drm_savage_buf_priv_t *entry;
  186. int i;
  187. DRM_DEBUG("count=%d\n", dma->buf_count);
  188. dev_priv->head.next = &dev_priv->tail;
  189. dev_priv->head.prev = NULL;
  190. dev_priv->head.buf = NULL;
  191. dev_priv->tail.next = NULL;
  192. dev_priv->tail.prev = &dev_priv->head;
  193. dev_priv->tail.buf = NULL;
  194. for (i = 0; i < dma->buf_count; i++) {
  195. buf = dma->buflist[i];
  196. entry = buf->dev_private;
  197. SET_AGE(&entry->age, 0, 0);
  198. entry->buf = buf;
  199. entry->next = dev_priv->head.next;
  200. entry->prev = &dev_priv->head;
  201. dev_priv->head.next->prev = entry;
  202. dev_priv->head.next = entry;
  203. }
  204. return 0;
  205. }
  206. static drm_buf_t *savage_freelist_get(drm_device_t *dev)
  207. {
  208. drm_savage_private_t *dev_priv = dev->dev_private;
  209. drm_savage_buf_priv_t *tail = dev_priv->tail.prev;
  210. uint16_t event;
  211. unsigned int wrap;
  212. DRM_DEBUG("\n");
  213. UPDATE_EVENT_COUNTER();
  214. if (dev_priv->status_ptr)
  215. event = dev_priv->status_ptr[1] & 0xffff;
  216. else
  217. event = SAVAGE_READ(SAVAGE_STATUS_WORD1) & 0xffff;
  218. wrap = dev_priv->event_wrap;
  219. if (event > dev_priv->event_counter)
  220. wrap--; /* hardware hasn't passed the last wrap yet */
  221. DRM_DEBUG(" tail=0x%04x %d\n", tail->age.event, tail->age.wrap);
  222. DRM_DEBUG(" head=0x%04x %d\n", event, wrap);
  223. if (tail->buf && (TEST_AGE(&tail->age, event, wrap) || event == 0)) {
  224. drm_savage_buf_priv_t *next = tail->next;
  225. drm_savage_buf_priv_t *prev = tail->prev;
  226. prev->next = next;
  227. next->prev = prev;
  228. tail->next = tail->prev = NULL;
  229. return tail->buf;
  230. }
  231. DRM_DEBUG("returning NULL, tail->buf=%p!\n", tail->buf);
  232. return NULL;
  233. }
  234. void savage_freelist_put(drm_device_t *dev, drm_buf_t *buf)
  235. {
  236. drm_savage_private_t *dev_priv = dev->dev_private;
  237. drm_savage_buf_priv_t *entry = buf->dev_private, *prev, *next;
  238. DRM_DEBUG("age=0x%04x wrap=%d\n", entry->age.event, entry->age.wrap);
  239. if (entry->next != NULL || entry->prev != NULL) {
  240. DRM_ERROR("entry already on freelist.\n");
  241. return;
  242. }
  243. prev = &dev_priv->head;
  244. next = prev->next;
  245. prev->next = entry;
  246. next->prev = entry;
  247. entry->prev = prev;
  248. entry->next = next;
  249. }
  250. /*
  251. * Command DMA
  252. */
  253. static int savage_dma_init(drm_savage_private_t *dev_priv)
  254. {
  255. unsigned int i;
  256. dev_priv->nr_dma_pages = dev_priv->cmd_dma->size /
  257. (SAVAGE_DMA_PAGE_SIZE*4);
  258. dev_priv->dma_pages = drm_alloc(sizeof(drm_savage_dma_page_t) *
  259. dev_priv->nr_dma_pages,
  260. DRM_MEM_DRIVER);
  261. if (dev_priv->dma_pages == NULL)
  262. return DRM_ERR(ENOMEM);
  263. for (i = 0; i < dev_priv->nr_dma_pages; ++i) {
  264. SET_AGE(&dev_priv->dma_pages[i].age, 0, 0);
  265. dev_priv->dma_pages[i].used = 0;
  266. dev_priv->dma_pages[i].flushed = 0;
  267. }
  268. SET_AGE(&dev_priv->last_dma_age, 0, 0);
  269. dev_priv->first_dma_page = 0;
  270. dev_priv->current_dma_page = 0;
  271. return 0;
  272. }
  273. void savage_dma_reset(drm_savage_private_t *dev_priv)
  274. {
  275. uint16_t event;
  276. unsigned int wrap, i;
  277. event = savage_bci_emit_event(dev_priv, 0);
  278. wrap = dev_priv->event_wrap;
  279. for (i = 0; i < dev_priv->nr_dma_pages; ++i) {
  280. SET_AGE(&dev_priv->dma_pages[i].age, event, wrap);
  281. dev_priv->dma_pages[i].used = 0;
  282. dev_priv->dma_pages[i].flushed = 0;
  283. }
  284. SET_AGE(&dev_priv->last_dma_age, event, wrap);
  285. dev_priv->first_dma_page = dev_priv->current_dma_page = 0;
  286. }
  287. void savage_dma_wait(drm_savage_private_t *dev_priv, unsigned int page)
  288. {
  289. uint16_t event;
  290. unsigned int wrap;
  291. /* Faked DMA buffer pages don't age. */
  292. if (dev_priv->cmd_dma == &dev_priv->fake_dma)
  293. return;
  294. UPDATE_EVENT_COUNTER();
  295. if (dev_priv->status_ptr)
  296. event = dev_priv->status_ptr[1] & 0xffff;
  297. else
  298. event = SAVAGE_READ(SAVAGE_STATUS_WORD1) & 0xffff;
  299. wrap = dev_priv->event_wrap;
  300. if (event > dev_priv->event_counter)
  301. wrap--; /* hardware hasn't passed the last wrap yet */
  302. if (dev_priv->dma_pages[page].age.wrap > wrap ||
  303. (dev_priv->dma_pages[page].age.wrap == wrap &&
  304. dev_priv->dma_pages[page].age.event > event)) {
  305. if (dev_priv->wait_evnt(dev_priv,
  306. dev_priv->dma_pages[page].age.event)
  307. < 0)
  308. DRM_ERROR("wait_evnt failed!\n");
  309. }
  310. }
  311. uint32_t *savage_dma_alloc(drm_savage_private_t *dev_priv, unsigned int n)
  312. {
  313. unsigned int cur = dev_priv->current_dma_page;
  314. unsigned int rest = SAVAGE_DMA_PAGE_SIZE -
  315. dev_priv->dma_pages[cur].used;
  316. unsigned int nr_pages = (n - rest + SAVAGE_DMA_PAGE_SIZE-1) /
  317. SAVAGE_DMA_PAGE_SIZE;
  318. uint32_t *dma_ptr;
  319. unsigned int i;
  320. DRM_DEBUG("cur=%u, cur->used=%u, n=%u, rest=%u, nr_pages=%u\n",
  321. cur, dev_priv->dma_pages[cur].used, n, rest, nr_pages);
  322. if (cur + nr_pages < dev_priv->nr_dma_pages) {
  323. dma_ptr = (uint32_t *)dev_priv->cmd_dma->handle +
  324. cur*SAVAGE_DMA_PAGE_SIZE +
  325. dev_priv->dma_pages[cur].used;
  326. if (n < rest)
  327. rest = n;
  328. dev_priv->dma_pages[cur].used += rest;
  329. n -= rest;
  330. cur++;
  331. } else {
  332. dev_priv->dma_flush(dev_priv);
  333. nr_pages = (n + SAVAGE_DMA_PAGE_SIZE-1) / SAVAGE_DMA_PAGE_SIZE;
  334. for (i = cur; i < dev_priv->nr_dma_pages; ++i) {
  335. dev_priv->dma_pages[i].age = dev_priv->last_dma_age;
  336. dev_priv->dma_pages[i].used = 0;
  337. dev_priv->dma_pages[i].flushed = 0;
  338. }
  339. dma_ptr = (uint32_t *)dev_priv->cmd_dma->handle;
  340. dev_priv->first_dma_page = cur = 0;
  341. }
  342. for (i = cur; nr_pages > 0; ++i, --nr_pages) {
  343. #if SAVAGE_DMA_DEBUG
  344. if (dev_priv->dma_pages[i].used) {
  345. DRM_ERROR("unflushed page %u: used=%u\n",
  346. i, dev_priv->dma_pages[i].used);
  347. }
  348. #endif
  349. if (n > SAVAGE_DMA_PAGE_SIZE)
  350. dev_priv->dma_pages[i].used = SAVAGE_DMA_PAGE_SIZE;
  351. else
  352. dev_priv->dma_pages[i].used = n;
  353. n -= SAVAGE_DMA_PAGE_SIZE;
  354. }
  355. dev_priv->current_dma_page = --i;
  356. DRM_DEBUG("cur=%u, cur->used=%u, n=%u\n",
  357. i, dev_priv->dma_pages[i].used, n);
  358. savage_dma_wait(dev_priv, dev_priv->current_dma_page);
  359. return dma_ptr;
  360. }
  361. static void savage_dma_flush(drm_savage_private_t *dev_priv)
  362. {
  363. unsigned int first = dev_priv->first_dma_page;
  364. unsigned int cur = dev_priv->current_dma_page;
  365. uint16_t event;
  366. unsigned int wrap, pad, align, len, i;
  367. unsigned long phys_addr;
  368. BCI_LOCALS;
  369. if (first == cur &&
  370. dev_priv->dma_pages[cur].used == dev_priv->dma_pages[cur].flushed)
  371. return;
  372. /* pad length to multiples of 2 entries
  373. * align start of next DMA block to multiles of 8 entries */
  374. pad = -dev_priv->dma_pages[cur].used & 1;
  375. align = -(dev_priv->dma_pages[cur].used + pad) & 7;
  376. DRM_DEBUG("first=%u, cur=%u, first->flushed=%u, cur->used=%u, "
  377. "pad=%u, align=%u\n",
  378. first, cur, dev_priv->dma_pages[first].flushed,
  379. dev_priv->dma_pages[cur].used, pad, align);
  380. /* pad with noops */
  381. if (pad) {
  382. uint32_t *dma_ptr = (uint32_t *)dev_priv->cmd_dma->handle +
  383. cur * SAVAGE_DMA_PAGE_SIZE +
  384. dev_priv->dma_pages[cur].used;
  385. dev_priv->dma_pages[cur].used += pad;
  386. while(pad != 0) {
  387. *dma_ptr++ = BCI_CMD_WAIT;
  388. pad--;
  389. }
  390. }
  391. DRM_MEMORYBARRIER();
  392. /* do flush ... */
  393. phys_addr = dev_priv->cmd_dma->offset +
  394. (first * SAVAGE_DMA_PAGE_SIZE +
  395. dev_priv->dma_pages[first].flushed) * 4;
  396. len = (cur - first) * SAVAGE_DMA_PAGE_SIZE +
  397. dev_priv->dma_pages[cur].used -
  398. dev_priv->dma_pages[first].flushed;
  399. DRM_DEBUG("phys_addr=%lx, len=%u\n",
  400. phys_addr | dev_priv->dma_type, len);
  401. BEGIN_BCI(3);
  402. BCI_SET_REGISTERS(SAVAGE_DMABUFADDR, 1);
  403. BCI_WRITE(phys_addr | dev_priv->dma_type);
  404. BCI_DMA(len);
  405. /* fix alignment of the start of the next block */
  406. dev_priv->dma_pages[cur].used += align;
  407. /* age DMA pages */
  408. event = savage_bci_emit_event(dev_priv, 0);
  409. wrap = dev_priv->event_wrap;
  410. for (i = first; i < cur; ++i) {
  411. SET_AGE(&dev_priv->dma_pages[i].age, event, wrap);
  412. dev_priv->dma_pages[i].used = 0;
  413. dev_priv->dma_pages[i].flushed = 0;
  414. }
  415. /* age the current page only when it's full */
  416. if (dev_priv->dma_pages[cur].used == SAVAGE_DMA_PAGE_SIZE) {
  417. SET_AGE(&dev_priv->dma_pages[cur].age, event, wrap);
  418. dev_priv->dma_pages[cur].used = 0;
  419. dev_priv->dma_pages[cur].flushed = 0;
  420. /* advance to next page */
  421. cur++;
  422. if (cur == dev_priv->nr_dma_pages)
  423. cur = 0;
  424. dev_priv->first_dma_page = dev_priv->current_dma_page = cur;
  425. } else {
  426. dev_priv->first_dma_page = cur;
  427. dev_priv->dma_pages[cur].flushed = dev_priv->dma_pages[i].used;
  428. }
  429. SET_AGE(&dev_priv->last_dma_age, event, wrap);
  430. DRM_DEBUG("first=cur=%u, cur->used=%u, cur->flushed=%u\n", cur,
  431. dev_priv->dma_pages[cur].used,
  432. dev_priv->dma_pages[cur].flushed);
  433. }
  434. static void savage_fake_dma_flush(drm_savage_private_t *dev_priv)
  435. {
  436. unsigned int i, j;
  437. BCI_LOCALS;
  438. if (dev_priv->first_dma_page == dev_priv->current_dma_page &&
  439. dev_priv->dma_pages[dev_priv->current_dma_page].used == 0)
  440. return;
  441. DRM_DEBUG("first=%u, cur=%u, cur->used=%u\n",
  442. dev_priv->first_dma_page, dev_priv->current_dma_page,
  443. dev_priv->dma_pages[dev_priv->current_dma_page].used);
  444. for (i = dev_priv->first_dma_page;
  445. i <= dev_priv->current_dma_page && dev_priv->dma_pages[i].used;
  446. ++i) {
  447. uint32_t *dma_ptr = (uint32_t *)dev_priv->cmd_dma->handle +
  448. i * SAVAGE_DMA_PAGE_SIZE;
  449. #if SAVAGE_DMA_DEBUG
  450. /* Sanity check: all pages except the last one must be full. */
  451. if (i < dev_priv->current_dma_page &&
  452. dev_priv->dma_pages[i].used != SAVAGE_DMA_PAGE_SIZE) {
  453. DRM_ERROR("partial DMA page %u: used=%u",
  454. i, dev_priv->dma_pages[i].used);
  455. }
  456. #endif
  457. BEGIN_BCI(dev_priv->dma_pages[i].used);
  458. for (j = 0; j < dev_priv->dma_pages[i].used; ++j) {
  459. BCI_WRITE(dma_ptr[j]);
  460. }
  461. dev_priv->dma_pages[i].used = 0;
  462. }
  463. /* reset to first page */
  464. dev_priv->first_dma_page = dev_priv->current_dma_page = 0;
  465. }
  466. /*
  467. * Initalize mappings. On Savage4 and SavageIX the alignment
  468. * and size of the aperture is not suitable for automatic MTRR setup
  469. * in drm_addmap. Therefore we do it manually before the maps are
  470. * initialized. We also need to take care of deleting the MTRRs in
  471. * postcleanup.
  472. */
  473. int savage_preinit(drm_device_t *dev, unsigned long chipset)
  474. {
  475. drm_savage_private_t *dev_priv;
  476. unsigned long mmio_base, fb_base, fb_size, aperture_base;
  477. /* fb_rsrc and aper_rsrc aren't really used currently, but still exist
  478. * in case we decide we need information on the BAR for BSD in the
  479. * future.
  480. */
  481. unsigned int fb_rsrc, aper_rsrc;
  482. int ret = 0;
  483. dev_priv = drm_alloc(sizeof(drm_savage_private_t), DRM_MEM_DRIVER);
  484. if (dev_priv == NULL)
  485. return DRM_ERR(ENOMEM);
  486. memset(dev_priv, 0, sizeof(drm_savage_private_t));
  487. dev->dev_private = (void *)dev_priv;
  488. dev_priv->chipset = (enum savage_family)chipset;
  489. dev_priv->mtrr[0].handle = -1;
  490. dev_priv->mtrr[1].handle = -1;
  491. dev_priv->mtrr[2].handle = -1;
  492. if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  493. fb_rsrc = 0;
  494. fb_base = drm_get_resource_start(dev, 0);
  495. fb_size = SAVAGE_FB_SIZE_S3;
  496. mmio_base = fb_base + SAVAGE_FB_SIZE_S3;
  497. aper_rsrc = 0;
  498. aperture_base = fb_base + SAVAGE_APERTURE_OFFSET;
  499. /* this should always be true */
  500. if (drm_get_resource_len(dev, 0) == 0x08000000) {
  501. /* Don't make MMIO write-cobining! We need 3
  502. * MTRRs. */
  503. dev_priv->mtrr[0].base = fb_base;
  504. dev_priv->mtrr[0].size = 0x01000000;
  505. dev_priv->mtrr[0].handle = mtrr_add(
  506. dev_priv->mtrr[0].base, dev_priv->mtrr[0].size,
  507. MTRR_TYPE_WRCOMB, 1);
  508. dev_priv->mtrr[1].base = fb_base+0x02000000;
  509. dev_priv->mtrr[1].size = 0x02000000;
  510. dev_priv->mtrr[1].handle = mtrr_add(
  511. dev_priv->mtrr[1].base, dev_priv->mtrr[1].size,
  512. MTRR_TYPE_WRCOMB, 1);
  513. dev_priv->mtrr[2].base = fb_base+0x04000000;
  514. dev_priv->mtrr[2].size = 0x04000000;
  515. dev_priv->mtrr[2].handle = mtrr_add(
  516. dev_priv->mtrr[2].base, dev_priv->mtrr[2].size,
  517. MTRR_TYPE_WRCOMB, 1);
  518. } else {
  519. DRM_ERROR("strange pci_resource_len %08lx\n",
  520. drm_get_resource_len(dev, 0));
  521. }
  522. } else if (chipset != S3_SUPERSAVAGE && chipset != S3_SAVAGE2000) {
  523. mmio_base = drm_get_resource_start(dev, 0);
  524. fb_rsrc = 1;
  525. fb_base = drm_get_resource_start(dev, 1);
  526. fb_size = SAVAGE_FB_SIZE_S4;
  527. aper_rsrc = 1;
  528. aperture_base = fb_base + SAVAGE_APERTURE_OFFSET;
  529. /* this should always be true */
  530. if (drm_get_resource_len(dev, 1) == 0x08000000) {
  531. /* Can use one MTRR to cover both fb and
  532. * aperture. */
  533. dev_priv->mtrr[0].base = fb_base;
  534. dev_priv->mtrr[0].size = 0x08000000;
  535. dev_priv->mtrr[0].handle = mtrr_add(
  536. dev_priv->mtrr[0].base, dev_priv->mtrr[0].size,
  537. MTRR_TYPE_WRCOMB, 1);
  538. } else {
  539. DRM_ERROR("strange pci_resource_len %08lx\n",
  540. drm_get_resource_len(dev, 1));
  541. }
  542. } else {
  543. mmio_base = drm_get_resource_start(dev, 0);
  544. fb_rsrc = 1;
  545. fb_base = drm_get_resource_start(dev, 1);
  546. fb_size = drm_get_resource_len(dev, 1);
  547. aper_rsrc = 2;
  548. aperture_base = drm_get_resource_start(dev, 2);
  549. /* Automatic MTRR setup will do the right thing. */
  550. }
  551. ret = drm_addmap(dev, mmio_base, SAVAGE_MMIO_SIZE, _DRM_REGISTERS,
  552. _DRM_READ_ONLY, &dev_priv->mmio);
  553. if (ret)
  554. return ret;
  555. ret = drm_addmap(dev, fb_base, fb_size, _DRM_FRAME_BUFFER,
  556. _DRM_WRITE_COMBINING, &dev_priv->fb);
  557. if (ret)
  558. return ret;
  559. ret = drm_addmap(dev, aperture_base, SAVAGE_APERTURE_SIZE,
  560. _DRM_FRAME_BUFFER, _DRM_WRITE_COMBINING,
  561. &dev_priv->aperture);
  562. if (ret)
  563. return ret;
  564. return ret;
  565. }
  566. /*
  567. * Delete MTRRs and free device-private data.
  568. */
  569. int savage_postcleanup(drm_device_t *dev)
  570. {
  571. drm_savage_private_t *dev_priv = dev->dev_private;
  572. int i;
  573. for (i = 0; i < 3; ++i)
  574. if (dev_priv->mtrr[i].handle >= 0)
  575. mtrr_del(dev_priv->mtrr[i].handle,
  576. dev_priv->mtrr[i].base,
  577. dev_priv->mtrr[i].size);
  578. drm_free(dev_priv, sizeof(drm_savage_private_t), DRM_MEM_DRIVER);
  579. return 0;
  580. }
  581. static int savage_do_init_bci(drm_device_t *dev, drm_savage_init_t *init)
  582. {
  583. drm_savage_private_t *dev_priv = dev->dev_private;
  584. if (init->fb_bpp != 16 && init->fb_bpp != 32) {
  585. DRM_ERROR("invalid frame buffer bpp %d!\n", init->fb_bpp);
  586. return DRM_ERR(EINVAL);
  587. }
  588. if (init->depth_bpp != 16 && init->depth_bpp != 32) {
  589. DRM_ERROR("invalid depth buffer bpp %d!\n", init->fb_bpp);
  590. return DRM_ERR(EINVAL);
  591. }
  592. if (init->dma_type != SAVAGE_DMA_AGP &&
  593. init->dma_type != SAVAGE_DMA_PCI) {
  594. DRM_ERROR("invalid dma memory type %d!\n", init->dma_type);
  595. return DRM_ERR(EINVAL);
  596. }
  597. dev_priv->cob_size = init->cob_size;
  598. dev_priv->bci_threshold_lo = init->bci_threshold_lo;
  599. dev_priv->bci_threshold_hi = init->bci_threshold_hi;
  600. dev_priv->dma_type = init->dma_type;
  601. dev_priv->fb_bpp = init->fb_bpp;
  602. dev_priv->front_offset = init->front_offset;
  603. dev_priv->front_pitch = init->front_pitch;
  604. dev_priv->back_offset = init->back_offset;
  605. dev_priv->back_pitch = init->back_pitch;
  606. dev_priv->depth_bpp = init->depth_bpp;
  607. dev_priv->depth_offset = init->depth_offset;
  608. dev_priv->depth_pitch = init->depth_pitch;
  609. dev_priv->texture_offset = init->texture_offset;
  610. dev_priv->texture_size = init->texture_size;
  611. DRM_GETSAREA();
  612. if (!dev_priv->sarea) {
  613. DRM_ERROR("could not find sarea!\n");
  614. savage_do_cleanup_bci(dev);
  615. return DRM_ERR(EINVAL);
  616. }
  617. if (init->status_offset != 0) {
  618. dev_priv->status = drm_core_findmap(dev, init->status_offset);
  619. if (!dev_priv->status) {
  620. DRM_ERROR("could not find shadow status region!\n");
  621. savage_do_cleanup_bci(dev);
  622. return DRM_ERR(EINVAL);
  623. }
  624. } else {
  625. dev_priv->status = NULL;
  626. }
  627. if (dev_priv->dma_type == SAVAGE_DMA_AGP && init->buffers_offset) {
  628. dev->agp_buffer_map = drm_core_findmap(dev,
  629. init->buffers_offset);
  630. if (!dev->agp_buffer_map) {
  631. DRM_ERROR("could not find DMA buffer region!\n");
  632. savage_do_cleanup_bci(dev);
  633. return DRM_ERR(EINVAL);
  634. }
  635. drm_core_ioremap(dev->agp_buffer_map, dev);
  636. if (!dev->agp_buffer_map) {
  637. DRM_ERROR("failed to ioremap DMA buffer region!\n");
  638. savage_do_cleanup_bci(dev);
  639. return DRM_ERR(ENOMEM);
  640. }
  641. }
  642. if (init->agp_textures_offset) {
  643. dev_priv->agp_textures =
  644. drm_core_findmap(dev, init->agp_textures_offset);
  645. if (!dev_priv->agp_textures) {
  646. DRM_ERROR("could not find agp texture region!\n");
  647. savage_do_cleanup_bci(dev);
  648. return DRM_ERR(EINVAL);
  649. }
  650. } else {
  651. dev_priv->agp_textures = NULL;
  652. }
  653. if (init->cmd_dma_offset) {
  654. if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  655. DRM_ERROR("command DMA not supported on "
  656. "Savage3D/MX/IX.\n");
  657. savage_do_cleanup_bci(dev);
  658. return DRM_ERR(EINVAL);
  659. }
  660. if (dev->dma && dev->dma->buflist) {
  661. DRM_ERROR("command and vertex DMA not supported "
  662. "at the same time.\n");
  663. savage_do_cleanup_bci(dev);
  664. return DRM_ERR(EINVAL);
  665. }
  666. dev_priv->cmd_dma = drm_core_findmap(dev, init->cmd_dma_offset);
  667. if (!dev_priv->cmd_dma) {
  668. DRM_ERROR("could not find command DMA region!\n");
  669. savage_do_cleanup_bci(dev);
  670. return DRM_ERR(EINVAL);
  671. }
  672. if (dev_priv->dma_type == SAVAGE_DMA_AGP) {
  673. if (dev_priv->cmd_dma->type != _DRM_AGP) {
  674. DRM_ERROR("AGP command DMA region is not a "
  675. "_DRM_AGP map!\n");
  676. savage_do_cleanup_bci(dev);
  677. return DRM_ERR(EINVAL);
  678. }
  679. drm_core_ioremap(dev_priv->cmd_dma, dev);
  680. if (!dev_priv->cmd_dma->handle) {
  681. DRM_ERROR("failed to ioremap command "
  682. "DMA region!\n");
  683. savage_do_cleanup_bci(dev);
  684. return DRM_ERR(ENOMEM);
  685. }
  686. } else if (dev_priv->cmd_dma->type != _DRM_CONSISTENT) {
  687. DRM_ERROR("PCI command DMA region is not a "
  688. "_DRM_CONSISTENT map!\n");
  689. savage_do_cleanup_bci(dev);
  690. return DRM_ERR(EINVAL);
  691. }
  692. } else {
  693. dev_priv->cmd_dma = NULL;
  694. }
  695. dev_priv->dma_flush = savage_dma_flush;
  696. if (!dev_priv->cmd_dma) {
  697. DRM_DEBUG("falling back to faked command DMA.\n");
  698. dev_priv->fake_dma.offset = 0;
  699. dev_priv->fake_dma.size = SAVAGE_FAKE_DMA_SIZE;
  700. dev_priv->fake_dma.type = _DRM_SHM;
  701. dev_priv->fake_dma.handle = drm_alloc(SAVAGE_FAKE_DMA_SIZE,
  702. DRM_MEM_DRIVER);
  703. if (!dev_priv->fake_dma.handle) {
  704. DRM_ERROR("could not allocate faked DMA buffer!\n");
  705. savage_do_cleanup_bci(dev);
  706. return DRM_ERR(ENOMEM);
  707. }
  708. dev_priv->cmd_dma = &dev_priv->fake_dma;
  709. dev_priv->dma_flush = savage_fake_dma_flush;
  710. }
  711. dev_priv->sarea_priv =
  712. (drm_savage_sarea_t *)((uint8_t *)dev_priv->sarea->handle +
  713. init->sarea_priv_offset);
  714. /* setup bitmap descriptors */
  715. {
  716. unsigned int color_tile_format;
  717. unsigned int depth_tile_format;
  718. unsigned int front_stride, back_stride, depth_stride;
  719. if (dev_priv->chipset <= S3_SAVAGE4) {
  720. color_tile_format = dev_priv->fb_bpp == 16 ?
  721. SAVAGE_BD_TILE_16BPP : SAVAGE_BD_TILE_32BPP;
  722. depth_tile_format = dev_priv->depth_bpp == 16 ?
  723. SAVAGE_BD_TILE_16BPP : SAVAGE_BD_TILE_32BPP;
  724. } else {
  725. color_tile_format = SAVAGE_BD_TILE_DEST;
  726. depth_tile_format = SAVAGE_BD_TILE_DEST;
  727. }
  728. front_stride = dev_priv->front_pitch / (dev_priv->fb_bpp/8);
  729. back_stride = dev_priv-> back_pitch / (dev_priv->fb_bpp/8);
  730. depth_stride = dev_priv->depth_pitch / (dev_priv->depth_bpp/8);
  731. dev_priv->front_bd = front_stride | SAVAGE_BD_BW_DISABLE |
  732. (dev_priv->fb_bpp << SAVAGE_BD_BPP_SHIFT) |
  733. (color_tile_format << SAVAGE_BD_TILE_SHIFT);
  734. dev_priv-> back_bd = back_stride | SAVAGE_BD_BW_DISABLE |
  735. (dev_priv->fb_bpp << SAVAGE_BD_BPP_SHIFT) |
  736. (color_tile_format << SAVAGE_BD_TILE_SHIFT);
  737. dev_priv->depth_bd = depth_stride | SAVAGE_BD_BW_DISABLE |
  738. (dev_priv->depth_bpp << SAVAGE_BD_BPP_SHIFT) |
  739. (depth_tile_format << SAVAGE_BD_TILE_SHIFT);
  740. }
  741. /* setup status and bci ptr */
  742. dev_priv->event_counter = 0;
  743. dev_priv->event_wrap = 0;
  744. dev_priv->bci_ptr = (volatile uint32_t *)
  745. ((uint8_t *)dev_priv->mmio->handle + SAVAGE_BCI_OFFSET);
  746. if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  747. dev_priv->status_used_mask = SAVAGE_FIFO_USED_MASK_S3D;
  748. } else {
  749. dev_priv->status_used_mask = SAVAGE_FIFO_USED_MASK_S4;
  750. }
  751. if (dev_priv->status != NULL) {
  752. dev_priv->status_ptr =
  753. (volatile uint32_t *)dev_priv->status->handle;
  754. dev_priv->wait_fifo = savage_bci_wait_fifo_shadow;
  755. dev_priv->wait_evnt = savage_bci_wait_event_shadow;
  756. dev_priv->status_ptr[1023] = dev_priv->event_counter;
  757. } else {
  758. dev_priv->status_ptr = NULL;
  759. if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  760. dev_priv->wait_fifo = savage_bci_wait_fifo_s3d;
  761. } else {
  762. dev_priv->wait_fifo = savage_bci_wait_fifo_s4;
  763. }
  764. dev_priv->wait_evnt = savage_bci_wait_event_reg;
  765. }
  766. /* cliprect functions */
  767. if (S3_SAVAGE3D_SERIES(dev_priv->chipset))
  768. dev_priv->emit_clip_rect = savage_emit_clip_rect_s3d;
  769. else
  770. dev_priv->emit_clip_rect = savage_emit_clip_rect_s4;
  771. if (savage_freelist_init(dev) < 0) {
  772. DRM_ERROR("could not initialize freelist\n");
  773. savage_do_cleanup_bci(dev);
  774. return DRM_ERR(ENOMEM);
  775. }
  776. if (savage_dma_init(dev_priv) < 0) {
  777. DRM_ERROR("could not initialize command DMA\n");
  778. savage_do_cleanup_bci(dev);
  779. return DRM_ERR(ENOMEM);
  780. }
  781. return 0;
  782. }
  783. int savage_do_cleanup_bci(drm_device_t *dev)
  784. {
  785. drm_savage_private_t *dev_priv = dev->dev_private;
  786. if (dev_priv->cmd_dma == &dev_priv->fake_dma) {
  787. if (dev_priv->fake_dma.handle)
  788. drm_free(dev_priv->fake_dma.handle,
  789. SAVAGE_FAKE_DMA_SIZE, DRM_MEM_DRIVER);
  790. } else if (dev_priv->cmd_dma && dev_priv->cmd_dma->handle &&
  791. dev_priv->cmd_dma->type == _DRM_AGP &&
  792. dev_priv->dma_type == SAVAGE_DMA_AGP)
  793. drm_core_ioremapfree(dev_priv->cmd_dma, dev);
  794. if (dev_priv->dma_type == SAVAGE_DMA_AGP &&
  795. dev->agp_buffer_map && dev->agp_buffer_map->handle) {
  796. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  797. /* make sure the next instance (which may be running
  798. * in PCI mode) doesn't try to use an old
  799. * agp_buffer_map. */
  800. dev->agp_buffer_map = NULL;
  801. }
  802. if (dev_priv->dma_pages)
  803. drm_free(dev_priv->dma_pages,
  804. sizeof(drm_savage_dma_page_t)*dev_priv->nr_dma_pages,
  805. DRM_MEM_DRIVER);
  806. return 0;
  807. }
  808. static int savage_bci_init(DRM_IOCTL_ARGS)
  809. {
  810. DRM_DEVICE;
  811. drm_savage_init_t init;
  812. LOCK_TEST_WITH_RETURN(dev, filp);
  813. DRM_COPY_FROM_USER_IOCTL(init, (drm_savage_init_t __user *)data,
  814. sizeof(init));
  815. switch (init.func) {
  816. case SAVAGE_INIT_BCI:
  817. return savage_do_init_bci(dev, &init);
  818. case SAVAGE_CLEANUP_BCI:
  819. return savage_do_cleanup_bci(dev);
  820. }
  821. return DRM_ERR(EINVAL);
  822. }
  823. static int savage_bci_event_emit(DRM_IOCTL_ARGS)
  824. {
  825. DRM_DEVICE;
  826. drm_savage_private_t *dev_priv = dev->dev_private;
  827. drm_savage_event_emit_t event;
  828. DRM_DEBUG("\n");
  829. LOCK_TEST_WITH_RETURN(dev, filp);
  830. DRM_COPY_FROM_USER_IOCTL(event, (drm_savage_event_emit_t __user *)data,
  831. sizeof(event));
  832. event.count = savage_bci_emit_event(dev_priv, event.flags);
  833. event.count |= dev_priv->event_wrap << 16;
  834. DRM_COPY_TO_USER_IOCTL(&((drm_savage_event_emit_t __user *)data)->count,
  835. event.count, sizeof(event.count));
  836. return 0;
  837. }
  838. static int savage_bci_event_wait(DRM_IOCTL_ARGS)
  839. {
  840. DRM_DEVICE;
  841. drm_savage_private_t *dev_priv = dev->dev_private;
  842. drm_savage_event_wait_t event;
  843. unsigned int event_e, hw_e;
  844. unsigned int event_w, hw_w;
  845. DRM_DEBUG("\n");
  846. DRM_COPY_FROM_USER_IOCTL(event, (drm_savage_event_wait_t __user *)data,
  847. sizeof(event));
  848. UPDATE_EVENT_COUNTER();
  849. if (dev_priv->status_ptr)
  850. hw_e = dev_priv->status_ptr[1] & 0xffff;
  851. else
  852. hw_e = SAVAGE_READ(SAVAGE_STATUS_WORD1) & 0xffff;
  853. hw_w = dev_priv->event_wrap;
  854. if (hw_e > dev_priv->event_counter)
  855. hw_w--; /* hardware hasn't passed the last wrap yet */
  856. event_e = event.count & 0xffff;
  857. event_w = event.count >> 16;
  858. /* Don't need to wait if
  859. * - event counter wrapped since the event was emitted or
  860. * - the hardware has advanced up to or over the event to wait for.
  861. */
  862. if (event_w < hw_w || (event_w == hw_w && event_e <= hw_e) )
  863. return 0;
  864. else
  865. return dev_priv->wait_evnt(dev_priv, event_e);
  866. }
  867. /*
  868. * DMA buffer management
  869. */
  870. static int savage_bci_get_buffers(DRMFILE filp, drm_device_t *dev, drm_dma_t *d)
  871. {
  872. drm_buf_t *buf;
  873. int i;
  874. for (i = d->granted_count; i < d->request_count; i++) {
  875. buf = savage_freelist_get(dev);
  876. if (!buf)
  877. return DRM_ERR(EAGAIN);
  878. buf->filp = filp;
  879. if (DRM_COPY_TO_USER(&d->request_indices[i],
  880. &buf->idx, sizeof(buf->idx)))
  881. return DRM_ERR(EFAULT);
  882. if (DRM_COPY_TO_USER(&d->request_sizes[i],
  883. &buf->total, sizeof(buf->total)))
  884. return DRM_ERR(EFAULT);
  885. d->granted_count++;
  886. }
  887. return 0;
  888. }
  889. int savage_bci_buffers(DRM_IOCTL_ARGS)
  890. {
  891. DRM_DEVICE;
  892. drm_device_dma_t *dma = dev->dma;
  893. drm_dma_t d;
  894. int ret = 0;
  895. LOCK_TEST_WITH_RETURN(dev, filp);
  896. DRM_COPY_FROM_USER_IOCTL(d, (drm_dma_t __user *)data, sizeof(d));
  897. /* Please don't send us buffers.
  898. */
  899. if (d.send_count != 0) {
  900. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  901. DRM_CURRENTPID, d.send_count);
  902. return DRM_ERR(EINVAL);
  903. }
  904. /* We'll send you buffers.
  905. */
  906. if (d.request_count < 0 || d.request_count > dma->buf_count) {
  907. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  908. DRM_CURRENTPID, d.request_count, dma->buf_count);
  909. return DRM_ERR(EINVAL);
  910. }
  911. d.granted_count = 0;
  912. if (d.request_count) {
  913. ret = savage_bci_get_buffers(filp, dev, &d);
  914. }
  915. DRM_COPY_TO_USER_IOCTL((drm_dma_t __user *)data, d, sizeof(d));
  916. return ret;
  917. }
  918. void savage_reclaim_buffers(drm_device_t *dev, DRMFILE filp) {
  919. drm_device_dma_t *dma = dev->dma;
  920. drm_savage_private_t *dev_priv = dev->dev_private;
  921. int i;
  922. if (!dma)
  923. return;
  924. if (!dev_priv)
  925. return;
  926. if (!dma->buflist)
  927. return;
  928. /*i830_flush_queue(dev);*/
  929. for (i = 0; i < dma->buf_count; i++) {
  930. drm_buf_t *buf = dma->buflist[i];
  931. drm_savage_buf_priv_t *buf_priv = buf->dev_private;
  932. if (buf->filp == filp && buf_priv &&
  933. buf_priv->next == NULL && buf_priv->prev == NULL) {
  934. uint16_t event;
  935. DRM_DEBUG("reclaimed from client\n");
  936. event = savage_bci_emit_event(dev_priv, SAVAGE_WAIT_3D);
  937. SET_AGE(&buf_priv->age, event, dev_priv->event_wrap);
  938. savage_freelist_put(dev, buf);
  939. }
  940. }
  941. drm_core_reclaim_buffers(dev, filp);
  942. }
  943. drm_ioctl_desc_t savage_ioctls[] = {
  944. [DRM_IOCTL_NR(DRM_SAVAGE_BCI_INIT)] = {savage_bci_init, 1, 1},
  945. [DRM_IOCTL_NR(DRM_SAVAGE_BCI_CMDBUF)] = {savage_bci_cmdbuf, 1, 0},
  946. [DRM_IOCTL_NR(DRM_SAVAGE_BCI_EVENT_EMIT)] = {savage_bci_event_emit, 1, 0},
  947. [DRM_IOCTL_NR(DRM_SAVAGE_BCI_EVENT_WAIT)] = {savage_bci_event_wait, 1, 0},
  948. };
  949. int savage_max_ioctl = DRM_ARRAY_SIZE(savage_ioctls);