radeon_irq.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /* radeon_irq.c -- IRQ handling for radeon -*- linux-c -*-
  2. *
  3. * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
  4. *
  5. * The Weather Channel (TM) funded Tungsten Graphics to develop the
  6. * initial release of the Radeon 8500 driver under the XFree86 license.
  7. * This notice must be preserved.
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the next
  17. * paragraph) shall be included in all copies or substantial portions of the
  18. * Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  24. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  25. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  26. * DEALINGS IN THE SOFTWARE.
  27. *
  28. * Authors:
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. * Michel D�zer <michel@daenzer.net>
  31. */
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. static __inline__ u32 radeon_acknowledge_irqs(drm_radeon_private_t *dev_priv, u32 mask)
  37. {
  38. u32 irqs = RADEON_READ(RADEON_GEN_INT_STATUS) & mask;
  39. if (irqs)
  40. RADEON_WRITE(RADEON_GEN_INT_STATUS, irqs);
  41. return irqs;
  42. }
  43. /* Interrupts - Used for device synchronization and flushing in the
  44. * following circumstances:
  45. *
  46. * - Exclusive FB access with hw idle:
  47. * - Wait for GUI Idle (?) interrupt, then do normal flush.
  48. *
  49. * - Frame throttling, NV_fence:
  50. * - Drop marker irq's into command stream ahead of time.
  51. * - Wait on irq's with lock *not held*
  52. * - Check each for termination condition
  53. *
  54. * - Internally in cp_getbuffer, etc:
  55. * - as above, but wait with lock held???
  56. *
  57. * NOTE: These functions are misleadingly named -- the irq's aren't
  58. * tied to dma at all, this is just a hangover from dri prehistory.
  59. */
  60. irqreturn_t radeon_driver_irq_handler( DRM_IRQ_ARGS )
  61. {
  62. drm_device_t *dev = (drm_device_t *) arg;
  63. drm_radeon_private_t *dev_priv =
  64. (drm_radeon_private_t *)dev->dev_private;
  65. u32 stat;
  66. /* Only consider the bits we're interested in - others could be used
  67. * outside the DRM
  68. */
  69. stat = radeon_acknowledge_irqs(dev_priv, (RADEON_SW_INT_TEST_ACK |
  70. RADEON_CRTC_VBLANK_STAT));
  71. if (!stat)
  72. return IRQ_NONE;
  73. /* SW interrupt */
  74. if (stat & RADEON_SW_INT_TEST) {
  75. DRM_WAKEUP( &dev_priv->swi_queue );
  76. }
  77. /* VBLANK interrupt */
  78. if (stat & RADEON_CRTC_VBLANK_STAT) {
  79. atomic_inc(&dev->vbl_received);
  80. DRM_WAKEUP(&dev->vbl_queue);
  81. drm_vbl_send_signals( dev );
  82. }
  83. return IRQ_HANDLED;
  84. }
  85. static int radeon_emit_irq(drm_device_t *dev)
  86. {
  87. drm_radeon_private_t *dev_priv = dev->dev_private;
  88. unsigned int ret;
  89. RING_LOCALS;
  90. atomic_inc(&dev_priv->swi_emitted);
  91. ret = atomic_read(&dev_priv->swi_emitted);
  92. BEGIN_RING( 4 );
  93. OUT_RING_REG( RADEON_LAST_SWI_REG, ret );
  94. OUT_RING_REG( RADEON_GEN_INT_STATUS, RADEON_SW_INT_FIRE );
  95. ADVANCE_RING();
  96. COMMIT_RING();
  97. return ret;
  98. }
  99. static int radeon_wait_irq(drm_device_t *dev, int swi_nr)
  100. {
  101. drm_radeon_private_t *dev_priv =
  102. (drm_radeon_private_t *)dev->dev_private;
  103. int ret = 0;
  104. if (RADEON_READ( RADEON_LAST_SWI_REG ) >= swi_nr)
  105. return 0;
  106. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  107. DRM_WAIT_ON( ret, dev_priv->swi_queue, 3 * DRM_HZ,
  108. RADEON_READ( RADEON_LAST_SWI_REG ) >= swi_nr );
  109. return ret;
  110. }
  111. int radeon_driver_vblank_wait(drm_device_t *dev, unsigned int *sequence)
  112. {
  113. drm_radeon_private_t *dev_priv =
  114. (drm_radeon_private_t *)dev->dev_private;
  115. unsigned int cur_vblank;
  116. int ret = 0;
  117. if ( !dev_priv ) {
  118. DRM_ERROR( "%s called with no initialization\n", __FUNCTION__ );
  119. return DRM_ERR(EINVAL);
  120. }
  121. radeon_acknowledge_irqs(dev_priv, RADEON_CRTC_VBLANK_STAT);
  122. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  123. /* Assume that the user has missed the current sequence number
  124. * by about a day rather than she wants to wait for years
  125. * using vertical blanks...
  126. */
  127. DRM_WAIT_ON( ret, dev->vbl_queue, 3*DRM_HZ,
  128. ( ( ( cur_vblank = atomic_read(&dev->vbl_received ) )
  129. - *sequence ) <= (1<<23) ) );
  130. *sequence = cur_vblank;
  131. return ret;
  132. }
  133. /* Needs the lock as it touches the ring.
  134. */
  135. int radeon_irq_emit( DRM_IOCTL_ARGS )
  136. {
  137. DRM_DEVICE;
  138. drm_radeon_private_t *dev_priv = dev->dev_private;
  139. drm_radeon_irq_emit_t emit;
  140. int result;
  141. LOCK_TEST_WITH_RETURN( dev, filp );
  142. if ( !dev_priv ) {
  143. DRM_ERROR( "%s called with no initialization\n", __FUNCTION__ );
  144. return DRM_ERR(EINVAL);
  145. }
  146. DRM_COPY_FROM_USER_IOCTL( emit, (drm_radeon_irq_emit_t __user *)data,
  147. sizeof(emit) );
  148. result = radeon_emit_irq( dev );
  149. if ( DRM_COPY_TO_USER( emit.irq_seq, &result, sizeof(int) ) ) {
  150. DRM_ERROR( "copy_to_user\n" );
  151. return DRM_ERR(EFAULT);
  152. }
  153. return 0;
  154. }
  155. /* Doesn't need the hardware lock.
  156. */
  157. int radeon_irq_wait( DRM_IOCTL_ARGS )
  158. {
  159. DRM_DEVICE;
  160. drm_radeon_private_t *dev_priv = dev->dev_private;
  161. drm_radeon_irq_wait_t irqwait;
  162. if ( !dev_priv ) {
  163. DRM_ERROR( "%s called with no initialization\n", __FUNCTION__ );
  164. return DRM_ERR(EINVAL);
  165. }
  166. DRM_COPY_FROM_USER_IOCTL( irqwait, (drm_radeon_irq_wait_t __user*)data,
  167. sizeof(irqwait) );
  168. return radeon_wait_irq( dev, irqwait.irq_seq );
  169. }
  170. /* drm_dma.h hooks
  171. */
  172. void radeon_driver_irq_preinstall( drm_device_t *dev ) {
  173. drm_radeon_private_t *dev_priv =
  174. (drm_radeon_private_t *)dev->dev_private;
  175. /* Disable *all* interrupts */
  176. RADEON_WRITE( RADEON_GEN_INT_CNTL, 0 );
  177. /* Clear bits if they're already high */
  178. radeon_acknowledge_irqs(dev_priv, (RADEON_SW_INT_TEST_ACK |
  179. RADEON_CRTC_VBLANK_STAT));
  180. }
  181. void radeon_driver_irq_postinstall( drm_device_t *dev ) {
  182. drm_radeon_private_t *dev_priv =
  183. (drm_radeon_private_t *)dev->dev_private;
  184. atomic_set(&dev_priv->swi_emitted, 0);
  185. DRM_INIT_WAITQUEUE( &dev_priv->swi_queue );
  186. /* Turn on SW and VBL ints */
  187. RADEON_WRITE( RADEON_GEN_INT_CNTL,
  188. RADEON_CRTC_VBLANK_MASK |
  189. RADEON_SW_INT_ENABLE );
  190. }
  191. void radeon_driver_irq_uninstall( drm_device_t *dev ) {
  192. drm_radeon_private_t *dev_priv =
  193. (drm_radeon_private_t *)dev->dev_private;
  194. if (!dev_priv)
  195. return;
  196. /* Disable *all* interrupts */
  197. RADEON_WRITE( RADEON_GEN_INT_CNTL, 0 );
  198. }