radeon_drv.h 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075
  1. /* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
  2. *
  3. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * All rights reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the next
  15. * paragraph) shall be included in all copies or substantial portions of the
  16. * Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  22. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  23. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  24. * DEALINGS IN THE SOFTWARE.
  25. *
  26. * Authors:
  27. * Kevin E. Martin <martin@valinux.com>
  28. * Gareth Hughes <gareth@valinux.com>
  29. */
  30. #ifndef __RADEON_DRV_H__
  31. #define __RADEON_DRV_H__
  32. /* General customization:
  33. */
  34. #define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
  35. #define DRIVER_NAME "radeon"
  36. #define DRIVER_DESC "ATI Radeon"
  37. #define DRIVER_DATE "20050311"
  38. /* Interface history:
  39. *
  40. * 1.1 - ??
  41. * 1.2 - Add vertex2 ioctl (keith)
  42. * - Add stencil capability to clear ioctl (gareth, keith)
  43. * - Increase MAX_TEXTURE_LEVELS (brian)
  44. * 1.3 - Add cmdbuf ioctl (keith)
  45. * - Add support for new radeon packets (keith)
  46. * - Add getparam ioctl (keith)
  47. * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
  48. * 1.4 - Add scratch registers to get_param ioctl.
  49. * 1.5 - Add r200 packets to cmdbuf ioctl
  50. * - Add r200 function to init ioctl
  51. * - Add 'scalar2' instruction to cmdbuf
  52. * 1.6 - Add static GART memory manager
  53. * Add irq handler (won't be turned on unless X server knows to)
  54. * Add irq ioctls and irq_active getparam.
  55. * Add wait command for cmdbuf ioctl
  56. * Add GART offset query for getparam
  57. * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
  58. * and R200_PP_CUBIC_OFFSET_F1_[0..5].
  59. * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
  60. * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
  61. * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
  62. * Add 'GET' queries for starting additional clients on different VT's.
  63. * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
  64. * Add texture rectangle support for r100.
  65. * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
  66. * clients use to tell the DRM where they think the framebuffer is
  67. * located in the card's address space
  68. * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
  69. * and GL_EXT_blend_[func|equation]_separate on r200
  70. * 1.12- Add R300 CP microcode support - this just loads the CP on r300
  71. * (No 3D support yet - just microcode loading)
  72. * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
  73. * - Add hyperz support, add hyperz flags to clear ioctl.
  74. * 1.14- Add support for color tiling
  75. * - Add R100/R200 surface allocation/free support
  76. * 1.15- Add support for texture micro tiling
  77. * - Add support for r100 cube maps
  78. * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
  79. * texture filtering on r200
  80. * 1.17- Add initial support for R300 (3D).
  81. */
  82. #define DRIVER_MAJOR 1
  83. #define DRIVER_MINOR 17
  84. #define DRIVER_PATCHLEVEL 0
  85. #define GET_RING_HEAD(dev_priv) DRM_READ32( (dev_priv)->ring_rptr, 0 )
  86. #define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
  87. /*
  88. * Radeon chip families
  89. */
  90. enum radeon_family {
  91. CHIP_R100,
  92. CHIP_RS100,
  93. CHIP_RV100,
  94. CHIP_R200,
  95. CHIP_RV200,
  96. CHIP_RS200,
  97. CHIP_R250,
  98. CHIP_RS250,
  99. CHIP_RV250,
  100. CHIP_RV280,
  101. CHIP_R300,
  102. CHIP_RS300,
  103. CHIP_R350,
  104. CHIP_RV350,
  105. CHIP_R420,
  106. CHIP_LAST,
  107. };
  108. enum radeon_cp_microcode_version {
  109. UCODE_R100,
  110. UCODE_R200,
  111. UCODE_R300,
  112. };
  113. /*
  114. * Chip flags
  115. */
  116. enum radeon_chip_flags {
  117. CHIP_FAMILY_MASK = 0x0000ffffUL,
  118. CHIP_FLAGS_MASK = 0xffff0000UL,
  119. CHIP_IS_MOBILITY = 0x00010000UL,
  120. CHIP_IS_IGP = 0x00020000UL,
  121. CHIP_SINGLE_CRTC = 0x00040000UL,
  122. CHIP_IS_AGP = 0x00080000UL,
  123. CHIP_HAS_HIERZ = 0x00100000UL,
  124. };
  125. typedef struct drm_radeon_freelist {
  126. unsigned int age;
  127. drm_buf_t *buf;
  128. struct drm_radeon_freelist *next;
  129. struct drm_radeon_freelist *prev;
  130. } drm_radeon_freelist_t;
  131. typedef struct drm_radeon_ring_buffer {
  132. u32 *start;
  133. u32 *end;
  134. int size;
  135. int size_l2qw;
  136. u32 tail;
  137. u32 tail_mask;
  138. int space;
  139. int high_mark;
  140. } drm_radeon_ring_buffer_t;
  141. typedef struct drm_radeon_depth_clear_t {
  142. u32 rb3d_cntl;
  143. u32 rb3d_zstencilcntl;
  144. u32 se_cntl;
  145. } drm_radeon_depth_clear_t;
  146. struct drm_radeon_driver_file_fields {
  147. int64_t radeon_fb_delta;
  148. };
  149. struct mem_block {
  150. struct mem_block *next;
  151. struct mem_block *prev;
  152. int start;
  153. int size;
  154. DRMFILE filp; /* 0: free, -1: heap, other: real files */
  155. };
  156. struct radeon_surface {
  157. int refcount;
  158. u32 lower;
  159. u32 upper;
  160. u32 flags;
  161. };
  162. struct radeon_virt_surface {
  163. int surface_index;
  164. u32 lower;
  165. u32 upper;
  166. u32 flags;
  167. DRMFILE filp;
  168. };
  169. typedef struct drm_radeon_private {
  170. drm_radeon_ring_buffer_t ring;
  171. drm_radeon_sarea_t *sarea_priv;
  172. u32 fb_location;
  173. int gart_size;
  174. u32 gart_vm_start;
  175. unsigned long gart_buffers_offset;
  176. int cp_mode;
  177. int cp_running;
  178. drm_radeon_freelist_t *head;
  179. drm_radeon_freelist_t *tail;
  180. int last_buf;
  181. volatile u32 *scratch;
  182. int writeback_works;
  183. int usec_timeout;
  184. int microcode_version;
  185. int is_pci;
  186. unsigned long phys_pci_gart;
  187. dma_addr_t bus_pci_gart;
  188. struct {
  189. u32 boxes;
  190. int freelist_timeouts;
  191. int freelist_loops;
  192. int requested_bufs;
  193. int last_frame_reads;
  194. int last_clear_reads;
  195. int clears;
  196. int texture_uploads;
  197. } stats;
  198. int do_boxes;
  199. int page_flipping;
  200. int current_page;
  201. u32 color_fmt;
  202. unsigned int front_offset;
  203. unsigned int front_pitch;
  204. unsigned int back_offset;
  205. unsigned int back_pitch;
  206. u32 depth_fmt;
  207. unsigned int depth_offset;
  208. unsigned int depth_pitch;
  209. u32 front_pitch_offset;
  210. u32 back_pitch_offset;
  211. u32 depth_pitch_offset;
  212. drm_radeon_depth_clear_t depth_clear;
  213. unsigned long fb_offset;
  214. unsigned long mmio_offset;
  215. unsigned long ring_offset;
  216. unsigned long ring_rptr_offset;
  217. unsigned long buffers_offset;
  218. unsigned long gart_textures_offset;
  219. drm_local_map_t *sarea;
  220. drm_local_map_t *mmio;
  221. drm_local_map_t *cp_ring;
  222. drm_local_map_t *ring_rptr;
  223. drm_local_map_t *gart_textures;
  224. struct mem_block *gart_heap;
  225. struct mem_block *fb_heap;
  226. /* SW interrupt */
  227. wait_queue_head_t swi_queue;
  228. atomic_t swi_emitted;
  229. struct radeon_surface surfaces[RADEON_MAX_SURFACES];
  230. struct radeon_virt_surface virt_surfaces[2*RADEON_MAX_SURFACES];
  231. /* starting from here on, data is preserved accross an open */
  232. uint32_t flags; /* see radeon_chip_flags */
  233. } drm_radeon_private_t;
  234. typedef struct drm_radeon_buf_priv {
  235. u32 age;
  236. } drm_radeon_buf_priv_t;
  237. /* radeon_cp.c */
  238. extern int radeon_cp_init( DRM_IOCTL_ARGS );
  239. extern int radeon_cp_start( DRM_IOCTL_ARGS );
  240. extern int radeon_cp_stop( DRM_IOCTL_ARGS );
  241. extern int radeon_cp_reset( DRM_IOCTL_ARGS );
  242. extern int radeon_cp_idle( DRM_IOCTL_ARGS );
  243. extern int radeon_cp_resume( DRM_IOCTL_ARGS );
  244. extern int radeon_engine_reset( DRM_IOCTL_ARGS );
  245. extern int radeon_fullscreen( DRM_IOCTL_ARGS );
  246. extern int radeon_cp_buffers( DRM_IOCTL_ARGS );
  247. extern void radeon_freelist_reset( drm_device_t *dev );
  248. extern drm_buf_t *radeon_freelist_get( drm_device_t *dev );
  249. extern int radeon_wait_ring( drm_radeon_private_t *dev_priv, int n );
  250. extern int radeon_do_cp_idle( drm_radeon_private_t *dev_priv );
  251. extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
  252. extern int radeon_presetup(struct drm_device *dev);
  253. extern int radeon_driver_postcleanup(struct drm_device *dev);
  254. extern int radeon_mem_alloc( DRM_IOCTL_ARGS );
  255. extern int radeon_mem_free( DRM_IOCTL_ARGS );
  256. extern int radeon_mem_init_heap( DRM_IOCTL_ARGS );
  257. extern void radeon_mem_takedown( struct mem_block **heap );
  258. extern void radeon_mem_release( DRMFILE filp, struct mem_block *heap );
  259. /* radeon_irq.c */
  260. extern int radeon_irq_emit( DRM_IOCTL_ARGS );
  261. extern int radeon_irq_wait( DRM_IOCTL_ARGS );
  262. extern void radeon_do_release(drm_device_t *dev);
  263. extern int radeon_driver_vblank_wait(drm_device_t *dev, unsigned int *sequence);
  264. extern irqreturn_t radeon_driver_irq_handler( DRM_IRQ_ARGS );
  265. extern void radeon_driver_irq_preinstall( drm_device_t *dev );
  266. extern void radeon_driver_irq_postinstall( drm_device_t *dev );
  267. extern void radeon_driver_irq_uninstall( drm_device_t *dev );
  268. extern void radeon_driver_prerelease(drm_device_t *dev, DRMFILE filp);
  269. extern void radeon_driver_pretakedown(drm_device_t *dev);
  270. extern int radeon_driver_open_helper(drm_device_t *dev, drm_file_t *filp_priv);
  271. extern void radeon_driver_free_filp_priv(drm_device_t *dev, drm_file_t *filp_priv);
  272. extern int radeon_preinit( struct drm_device *dev, unsigned long flags );
  273. extern int radeon_postinit( struct drm_device *dev, unsigned long flags );
  274. extern int radeon_postcleanup( struct drm_device *dev );
  275. extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
  276. unsigned long arg);
  277. /* r300_cmdbuf.c */
  278. extern void r300_init_reg_flags(void);
  279. extern int r300_do_cp_cmdbuf(drm_device_t* dev, DRMFILE filp,
  280. drm_file_t* filp_priv,
  281. drm_radeon_cmd_buffer_t* cmdbuf);
  282. /* Flags for stats.boxes
  283. */
  284. #define RADEON_BOX_DMA_IDLE 0x1
  285. #define RADEON_BOX_RING_FULL 0x2
  286. #define RADEON_BOX_FLIP 0x4
  287. #define RADEON_BOX_WAIT_IDLE 0x8
  288. #define RADEON_BOX_TEXTURE_LOAD 0x10
  289. /* Register definitions, register access macros and drmAddMap constants
  290. * for Radeon kernel driver.
  291. */
  292. #define RADEON_AGP_COMMAND 0x0f60
  293. #define RADEON_AUX_SCISSOR_CNTL 0x26f0
  294. # define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
  295. # define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
  296. # define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
  297. # define RADEON_SCISSOR_0_ENABLE (1 << 28)
  298. # define RADEON_SCISSOR_1_ENABLE (1 << 29)
  299. # define RADEON_SCISSOR_2_ENABLE (1 << 30)
  300. #define RADEON_BUS_CNTL 0x0030
  301. # define RADEON_BUS_MASTER_DIS (1 << 6)
  302. #define RADEON_CLOCK_CNTL_DATA 0x000c
  303. # define RADEON_PLL_WR_EN (1 << 7)
  304. #define RADEON_CLOCK_CNTL_INDEX 0x0008
  305. #define RADEON_CONFIG_APER_SIZE 0x0108
  306. #define RADEON_CRTC_OFFSET 0x0224
  307. #define RADEON_CRTC_OFFSET_CNTL 0x0228
  308. # define RADEON_CRTC_TILE_EN (1 << 15)
  309. # define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
  310. #define RADEON_CRTC2_OFFSET 0x0324
  311. #define RADEON_CRTC2_OFFSET_CNTL 0x0328
  312. #define RADEON_MPP_TB_CONFIG 0x01c0
  313. #define RADEON_MEM_CNTL 0x0140
  314. #define RADEON_MEM_SDRAM_MODE_REG 0x0158
  315. #define RADEON_AGP_BASE 0x0170
  316. #define RADEON_RB3D_COLOROFFSET 0x1c40
  317. #define RADEON_RB3D_COLORPITCH 0x1c48
  318. #define RADEON_DP_GUI_MASTER_CNTL 0x146c
  319. # define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
  320. # define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
  321. # define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
  322. # define RADEON_GMC_BRUSH_NONE (15 << 4)
  323. # define RADEON_GMC_DST_16BPP (4 << 8)
  324. # define RADEON_GMC_DST_24BPP (5 << 8)
  325. # define RADEON_GMC_DST_32BPP (6 << 8)
  326. # define RADEON_GMC_DST_DATATYPE_SHIFT 8
  327. # define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
  328. # define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
  329. # define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
  330. # define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
  331. # define RADEON_GMC_WR_MSK_DIS (1 << 30)
  332. # define RADEON_ROP3_S 0x00cc0000
  333. # define RADEON_ROP3_P 0x00f00000
  334. #define RADEON_DP_WRITE_MASK 0x16cc
  335. #define RADEON_DST_PITCH_OFFSET 0x142c
  336. #define RADEON_DST_PITCH_OFFSET_C 0x1c80
  337. # define RADEON_DST_TILE_LINEAR (0 << 30)
  338. # define RADEON_DST_TILE_MACRO (1 << 30)
  339. # define RADEON_DST_TILE_MICRO (2 << 30)
  340. # define RADEON_DST_TILE_BOTH (3 << 30)
  341. #define RADEON_SCRATCH_REG0 0x15e0
  342. #define RADEON_SCRATCH_REG1 0x15e4
  343. #define RADEON_SCRATCH_REG2 0x15e8
  344. #define RADEON_SCRATCH_REG3 0x15ec
  345. #define RADEON_SCRATCH_REG4 0x15f0
  346. #define RADEON_SCRATCH_REG5 0x15f4
  347. #define RADEON_SCRATCH_UMSK 0x0770
  348. #define RADEON_SCRATCH_ADDR 0x0774
  349. #define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
  350. #define GET_SCRATCH( x ) (dev_priv->writeback_works \
  351. ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
  352. : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
  353. #define RADEON_GEN_INT_CNTL 0x0040
  354. # define RADEON_CRTC_VBLANK_MASK (1 << 0)
  355. # define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
  356. # define RADEON_SW_INT_ENABLE (1 << 25)
  357. #define RADEON_GEN_INT_STATUS 0x0044
  358. # define RADEON_CRTC_VBLANK_STAT (1 << 0)
  359. # define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
  360. # define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
  361. # define RADEON_SW_INT_TEST (1 << 25)
  362. # define RADEON_SW_INT_TEST_ACK (1 << 25)
  363. # define RADEON_SW_INT_FIRE (1 << 26)
  364. #define RADEON_HOST_PATH_CNTL 0x0130
  365. # define RADEON_HDP_SOFT_RESET (1 << 26)
  366. # define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
  367. # define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
  368. #define RADEON_ISYNC_CNTL 0x1724
  369. # define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
  370. # define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
  371. # define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
  372. # define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
  373. # define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
  374. # define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
  375. #define RADEON_RBBM_GUICNTL 0x172c
  376. # define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
  377. # define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
  378. # define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
  379. # define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
  380. #define RADEON_MC_AGP_LOCATION 0x014c
  381. #define RADEON_MC_FB_LOCATION 0x0148
  382. #define RADEON_MCLK_CNTL 0x0012
  383. # define RADEON_FORCEON_MCLKA (1 << 16)
  384. # define RADEON_FORCEON_MCLKB (1 << 17)
  385. # define RADEON_FORCEON_YCLKA (1 << 18)
  386. # define RADEON_FORCEON_YCLKB (1 << 19)
  387. # define RADEON_FORCEON_MC (1 << 20)
  388. # define RADEON_FORCEON_AIC (1 << 21)
  389. #define RADEON_PP_BORDER_COLOR_0 0x1d40
  390. #define RADEON_PP_BORDER_COLOR_1 0x1d44
  391. #define RADEON_PP_BORDER_COLOR_2 0x1d48
  392. #define RADEON_PP_CNTL 0x1c38
  393. # define RADEON_SCISSOR_ENABLE (1 << 1)
  394. #define RADEON_PP_LUM_MATRIX 0x1d00
  395. #define RADEON_PP_MISC 0x1c14
  396. #define RADEON_PP_ROT_MATRIX_0 0x1d58
  397. #define RADEON_PP_TXFILTER_0 0x1c54
  398. #define RADEON_PP_TXOFFSET_0 0x1c5c
  399. #define RADEON_PP_TXFILTER_1 0x1c6c
  400. #define RADEON_PP_TXFILTER_2 0x1c84
  401. #define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c
  402. # define RADEON_RB2D_DC_FLUSH (3 << 0)
  403. # define RADEON_RB2D_DC_FREE (3 << 2)
  404. # define RADEON_RB2D_DC_FLUSH_ALL 0xf
  405. # define RADEON_RB2D_DC_BUSY (1 << 31)
  406. #define RADEON_RB3D_CNTL 0x1c3c
  407. # define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
  408. # define RADEON_PLANE_MASK_ENABLE (1 << 1)
  409. # define RADEON_DITHER_ENABLE (1 << 2)
  410. # define RADEON_ROUND_ENABLE (1 << 3)
  411. # define RADEON_SCALE_DITHER_ENABLE (1 << 4)
  412. # define RADEON_DITHER_INIT (1 << 5)
  413. # define RADEON_ROP_ENABLE (1 << 6)
  414. # define RADEON_STENCIL_ENABLE (1 << 7)
  415. # define RADEON_Z_ENABLE (1 << 8)
  416. # define RADEON_ZBLOCK16 (1 << 15)
  417. #define RADEON_RB3D_DEPTHOFFSET 0x1c24
  418. #define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
  419. #define RADEON_RB3D_DEPTHPITCH 0x1c28
  420. #define RADEON_RB3D_PLANEMASK 0x1d84
  421. #define RADEON_RB3D_STENCILREFMASK 0x1d7c
  422. #define RADEON_RB3D_ZCACHE_MODE 0x3250
  423. #define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
  424. # define RADEON_RB3D_ZC_FLUSH (1 << 0)
  425. # define RADEON_RB3D_ZC_FREE (1 << 2)
  426. # define RADEON_RB3D_ZC_FLUSH_ALL 0x5
  427. # define RADEON_RB3D_ZC_BUSY (1 << 31)
  428. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  429. # define RADEON_Z_TEST_MASK (7 << 4)
  430. # define RADEON_Z_TEST_ALWAYS (7 << 4)
  431. # define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
  432. # define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
  433. # define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
  434. # define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
  435. # define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
  436. # define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
  437. # define RADEON_FORCE_Z_DIRTY (1 << 29)
  438. # define RADEON_Z_WRITE_ENABLE (1 << 30)
  439. # define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
  440. #define RADEON_RBBM_SOFT_RESET 0x00f0
  441. # define RADEON_SOFT_RESET_CP (1 << 0)
  442. # define RADEON_SOFT_RESET_HI (1 << 1)
  443. # define RADEON_SOFT_RESET_SE (1 << 2)
  444. # define RADEON_SOFT_RESET_RE (1 << 3)
  445. # define RADEON_SOFT_RESET_PP (1 << 4)
  446. # define RADEON_SOFT_RESET_E2 (1 << 5)
  447. # define RADEON_SOFT_RESET_RB (1 << 6)
  448. # define RADEON_SOFT_RESET_HDP (1 << 7)
  449. #define RADEON_RBBM_STATUS 0x0e40
  450. # define RADEON_RBBM_FIFOCNT_MASK 0x007f
  451. # define RADEON_RBBM_ACTIVE (1 << 31)
  452. #define RADEON_RE_LINE_PATTERN 0x1cd0
  453. #define RADEON_RE_MISC 0x26c4
  454. #define RADEON_RE_TOP_LEFT 0x26c0
  455. #define RADEON_RE_WIDTH_HEIGHT 0x1c44
  456. #define RADEON_RE_STIPPLE_ADDR 0x1cc8
  457. #define RADEON_RE_STIPPLE_DATA 0x1ccc
  458. #define RADEON_SCISSOR_TL_0 0x1cd8
  459. #define RADEON_SCISSOR_BR_0 0x1cdc
  460. #define RADEON_SCISSOR_TL_1 0x1ce0
  461. #define RADEON_SCISSOR_BR_1 0x1ce4
  462. #define RADEON_SCISSOR_TL_2 0x1ce8
  463. #define RADEON_SCISSOR_BR_2 0x1cec
  464. #define RADEON_SE_COORD_FMT 0x1c50
  465. #define RADEON_SE_CNTL 0x1c4c
  466. # define RADEON_FFACE_CULL_CW (0 << 0)
  467. # define RADEON_BFACE_SOLID (3 << 1)
  468. # define RADEON_FFACE_SOLID (3 << 3)
  469. # define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
  470. # define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
  471. # define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
  472. # define RADEON_ALPHA_SHADE_FLAT (1 << 10)
  473. # define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
  474. # define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
  475. # define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
  476. # define RADEON_FOG_SHADE_FLAT (1 << 14)
  477. # define RADEON_FOG_SHADE_GOURAUD (2 << 14)
  478. # define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
  479. # define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
  480. # define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
  481. # define RADEON_ROUND_MODE_TRUNC (0 << 28)
  482. # define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
  483. #define RADEON_SE_CNTL_STATUS 0x2140
  484. #define RADEON_SE_LINE_WIDTH 0x1db8
  485. #define RADEON_SE_VPORT_XSCALE 0x1d98
  486. #define RADEON_SE_ZBIAS_FACTOR 0x1db0
  487. #define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
  488. #define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
  489. #define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
  490. # define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
  491. # define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
  492. #define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
  493. #define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
  494. # define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
  495. #define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
  496. #define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
  497. #define RADEON_SURFACE_ACCESS_CLR 0x0bfc
  498. #define RADEON_SURFACE_CNTL 0x0b00
  499. # define RADEON_SURF_TRANSLATION_DIS (1 << 8)
  500. # define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
  501. # define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
  502. # define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
  503. # define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
  504. # define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
  505. # define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
  506. # define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
  507. # define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
  508. #define RADEON_SURFACE0_INFO 0x0b0c
  509. # define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
  510. # define RADEON_SURF_TILE_MODE_MASK (3 << 16)
  511. # define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
  512. # define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
  513. # define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
  514. # define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
  515. #define RADEON_SURFACE0_LOWER_BOUND 0x0b04
  516. #define RADEON_SURFACE0_UPPER_BOUND 0x0b08
  517. # define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
  518. #define RADEON_SURFACE1_INFO 0x0b1c
  519. #define RADEON_SURFACE1_LOWER_BOUND 0x0b14
  520. #define RADEON_SURFACE1_UPPER_BOUND 0x0b18
  521. #define RADEON_SURFACE2_INFO 0x0b2c
  522. #define RADEON_SURFACE2_LOWER_BOUND 0x0b24
  523. #define RADEON_SURFACE2_UPPER_BOUND 0x0b28
  524. #define RADEON_SURFACE3_INFO 0x0b3c
  525. #define RADEON_SURFACE3_LOWER_BOUND 0x0b34
  526. #define RADEON_SURFACE3_UPPER_BOUND 0x0b38
  527. #define RADEON_SURFACE4_INFO 0x0b4c
  528. #define RADEON_SURFACE4_LOWER_BOUND 0x0b44
  529. #define RADEON_SURFACE4_UPPER_BOUND 0x0b48
  530. #define RADEON_SURFACE5_INFO 0x0b5c
  531. #define RADEON_SURFACE5_LOWER_BOUND 0x0b54
  532. #define RADEON_SURFACE5_UPPER_BOUND 0x0b58
  533. #define RADEON_SURFACE6_INFO 0x0b6c
  534. #define RADEON_SURFACE6_LOWER_BOUND 0x0b64
  535. #define RADEON_SURFACE6_UPPER_BOUND 0x0b68
  536. #define RADEON_SURFACE7_INFO 0x0b7c
  537. #define RADEON_SURFACE7_LOWER_BOUND 0x0b74
  538. #define RADEON_SURFACE7_UPPER_BOUND 0x0b78
  539. #define RADEON_SW_SEMAPHORE 0x013c
  540. #define RADEON_WAIT_UNTIL 0x1720
  541. # define RADEON_WAIT_CRTC_PFLIP (1 << 0)
  542. # define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
  543. # define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
  544. # define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
  545. #define RADEON_RB3D_ZMASKOFFSET 0x3234
  546. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  547. # define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
  548. # define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
  549. /* CP registers */
  550. #define RADEON_CP_ME_RAM_ADDR 0x07d4
  551. #define RADEON_CP_ME_RAM_RADDR 0x07d8
  552. #define RADEON_CP_ME_RAM_DATAH 0x07dc
  553. #define RADEON_CP_ME_RAM_DATAL 0x07e0
  554. #define RADEON_CP_RB_BASE 0x0700
  555. #define RADEON_CP_RB_CNTL 0x0704
  556. # define RADEON_BUF_SWAP_32BIT (2 << 16)
  557. #define RADEON_CP_RB_RPTR_ADDR 0x070c
  558. #define RADEON_CP_RB_RPTR 0x0710
  559. #define RADEON_CP_RB_WPTR 0x0714
  560. #define RADEON_CP_RB_WPTR_DELAY 0x0718
  561. # define RADEON_PRE_WRITE_TIMER_SHIFT 0
  562. # define RADEON_PRE_WRITE_LIMIT_SHIFT 23
  563. #define RADEON_CP_IB_BASE 0x0738
  564. #define RADEON_CP_CSQ_CNTL 0x0740
  565. # define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
  566. # define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
  567. # define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
  568. # define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
  569. # define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
  570. # define RADEON_CSQ_PRIBM_INDBM (4 << 28)
  571. # define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
  572. #define RADEON_AIC_CNTL 0x01d0
  573. # define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
  574. #define RADEON_AIC_STAT 0x01d4
  575. #define RADEON_AIC_PT_BASE 0x01d8
  576. #define RADEON_AIC_LO_ADDR 0x01dc
  577. #define RADEON_AIC_HI_ADDR 0x01e0
  578. #define RADEON_AIC_TLB_ADDR 0x01e4
  579. #define RADEON_AIC_TLB_DATA 0x01e8
  580. /* CP command packets */
  581. #define RADEON_CP_PACKET0 0x00000000
  582. # define RADEON_ONE_REG_WR (1 << 15)
  583. #define RADEON_CP_PACKET1 0x40000000
  584. #define RADEON_CP_PACKET2 0x80000000
  585. #define RADEON_CP_PACKET3 0xC0000000
  586. # define RADEON_CP_NOP 0x00001000
  587. # define RADEON_CP_NEXT_CHAR 0x00001900
  588. # define RADEON_CP_PLY_NEXTSCAN 0x00001D00
  589. # define RADEON_CP_SET_SCISSORS 0x00001E00
  590. /* GEN_INDX_PRIM is unsupported starting with R300 */
  591. # define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
  592. # define RADEON_WAIT_FOR_IDLE 0x00002600
  593. # define RADEON_3D_DRAW_VBUF 0x00002800
  594. # define RADEON_3D_DRAW_IMMD 0x00002900
  595. # define RADEON_3D_DRAW_INDX 0x00002A00
  596. # define RADEON_CP_LOAD_PALETTE 0x00002C00
  597. # define RADEON_3D_LOAD_VBPNTR 0x00002F00
  598. # define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
  599. # define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
  600. # define RADEON_3D_CLEAR_ZMASK 0x00003200
  601. # define RADEON_CP_INDX_BUFFER 0x00003300
  602. # define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
  603. # define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
  604. # define RADEON_CP_3D_DRAW_INDX_2 0x00003600
  605. # define RADEON_3D_CLEAR_HIZ 0x00003700
  606. # define RADEON_CP_3D_CLEAR_CMASK 0x00003802
  607. # define RADEON_CNTL_HOSTDATA_BLT 0x00009400
  608. # define RADEON_CNTL_PAINT_MULTI 0x00009A00
  609. # define RADEON_CNTL_BITBLT_MULTI 0x00009B00
  610. # define RADEON_CNTL_SET_SCISSORS 0xC0001E00
  611. #define RADEON_CP_PACKET_MASK 0xC0000000
  612. #define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
  613. #define RADEON_CP_PACKET0_REG_MASK 0x000007ff
  614. #define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
  615. #define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
  616. #define RADEON_VTX_Z_PRESENT (1 << 31)
  617. #define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
  618. #define RADEON_PRIM_TYPE_NONE (0 << 0)
  619. #define RADEON_PRIM_TYPE_POINT (1 << 0)
  620. #define RADEON_PRIM_TYPE_LINE (2 << 0)
  621. #define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
  622. #define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
  623. #define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
  624. #define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
  625. #define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
  626. #define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
  627. #define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
  628. #define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
  629. #define RADEON_PRIM_TYPE_MASK 0xf
  630. #define RADEON_PRIM_WALK_IND (1 << 4)
  631. #define RADEON_PRIM_WALK_LIST (2 << 4)
  632. #define RADEON_PRIM_WALK_RING (3 << 4)
  633. #define RADEON_COLOR_ORDER_BGRA (0 << 6)
  634. #define RADEON_COLOR_ORDER_RGBA (1 << 6)
  635. #define RADEON_MAOS_ENABLE (1 << 7)
  636. #define RADEON_VTX_FMT_R128_MODE (0 << 8)
  637. #define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
  638. #define RADEON_NUM_VERTICES_SHIFT 16
  639. #define RADEON_COLOR_FORMAT_CI8 2
  640. #define RADEON_COLOR_FORMAT_ARGB1555 3
  641. #define RADEON_COLOR_FORMAT_RGB565 4
  642. #define RADEON_COLOR_FORMAT_ARGB8888 6
  643. #define RADEON_COLOR_FORMAT_RGB332 7
  644. #define RADEON_COLOR_FORMAT_RGB8 9
  645. #define RADEON_COLOR_FORMAT_ARGB4444 15
  646. #define RADEON_TXFORMAT_I8 0
  647. #define RADEON_TXFORMAT_AI88 1
  648. #define RADEON_TXFORMAT_RGB332 2
  649. #define RADEON_TXFORMAT_ARGB1555 3
  650. #define RADEON_TXFORMAT_RGB565 4
  651. #define RADEON_TXFORMAT_ARGB4444 5
  652. #define RADEON_TXFORMAT_ARGB8888 6
  653. #define RADEON_TXFORMAT_RGBA8888 7
  654. #define RADEON_TXFORMAT_Y8 8
  655. #define RADEON_TXFORMAT_VYUY422 10
  656. #define RADEON_TXFORMAT_YVYU422 11
  657. #define RADEON_TXFORMAT_DXT1 12
  658. #define RADEON_TXFORMAT_DXT23 14
  659. #define RADEON_TXFORMAT_DXT45 15
  660. #define R200_PP_TXCBLEND_0 0x2f00
  661. #define R200_PP_TXCBLEND_1 0x2f10
  662. #define R200_PP_TXCBLEND_2 0x2f20
  663. #define R200_PP_TXCBLEND_3 0x2f30
  664. #define R200_PP_TXCBLEND_4 0x2f40
  665. #define R200_PP_TXCBLEND_5 0x2f50
  666. #define R200_PP_TXCBLEND_6 0x2f60
  667. #define R200_PP_TXCBLEND_7 0x2f70
  668. #define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
  669. #define R200_PP_TFACTOR_0 0x2ee0
  670. #define R200_SE_VTX_FMT_0 0x2088
  671. #define R200_SE_VAP_CNTL 0x2080
  672. #define R200_SE_TCL_MATRIX_SEL_0 0x2230
  673. #define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
  674. #define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
  675. #define R200_PP_TXFILTER_5 0x2ca0
  676. #define R200_PP_TXFILTER_4 0x2c80
  677. #define R200_PP_TXFILTER_3 0x2c60
  678. #define R200_PP_TXFILTER_2 0x2c40
  679. #define R200_PP_TXFILTER_1 0x2c20
  680. #define R200_PP_TXFILTER_0 0x2c00
  681. #define R200_PP_TXOFFSET_5 0x2d78
  682. #define R200_PP_TXOFFSET_4 0x2d60
  683. #define R200_PP_TXOFFSET_3 0x2d48
  684. #define R200_PP_TXOFFSET_2 0x2d30
  685. #define R200_PP_TXOFFSET_1 0x2d18
  686. #define R200_PP_TXOFFSET_0 0x2d00
  687. #define R200_PP_CUBIC_FACES_0 0x2c18
  688. #define R200_PP_CUBIC_FACES_1 0x2c38
  689. #define R200_PP_CUBIC_FACES_2 0x2c58
  690. #define R200_PP_CUBIC_FACES_3 0x2c78
  691. #define R200_PP_CUBIC_FACES_4 0x2c98
  692. #define R200_PP_CUBIC_FACES_5 0x2cb8
  693. #define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
  694. #define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
  695. #define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
  696. #define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
  697. #define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
  698. #define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
  699. #define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
  700. #define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
  701. #define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
  702. #define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
  703. #define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
  704. #define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
  705. #define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
  706. #define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
  707. #define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
  708. #define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
  709. #define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
  710. #define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
  711. #define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
  712. #define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
  713. #define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
  714. #define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
  715. #define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
  716. #define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
  717. #define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
  718. #define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
  719. #define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
  720. #define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
  721. #define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
  722. #define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
  723. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  724. #define R200_SE_VTE_CNTL 0x20b0
  725. #define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
  726. #define R200_PP_TAM_DEBUG3 0x2d9c
  727. #define R200_PP_CNTL_X 0x2cc4
  728. #define R200_SE_VAP_CNTL_STATUS 0x2140
  729. #define R200_RE_SCISSOR_TL_0 0x1cd8
  730. #define R200_RE_SCISSOR_TL_1 0x1ce0
  731. #define R200_RE_SCISSOR_TL_2 0x1ce8
  732. #define R200_RB3D_DEPTHXY_OFFSET 0x1d60
  733. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  734. #define R200_SE_VTX_STATE_CNTL 0x2180
  735. #define R200_RE_POINTSIZE 0x2648
  736. #define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
  737. #define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
  738. #define RADEON_PP_TEX_SIZE_1 0x1d0c
  739. #define RADEON_PP_TEX_SIZE_2 0x1d14
  740. #define RADEON_PP_CUBIC_FACES_0 0x1d24
  741. #define RADEON_PP_CUBIC_FACES_1 0x1d28
  742. #define RADEON_PP_CUBIC_FACES_2 0x1d2c
  743. #define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
  744. #define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
  745. #define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
  746. #define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
  747. #define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
  748. #define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
  749. #define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
  750. #define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
  751. #define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
  752. #define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
  753. #define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
  754. #define R200_3D_DRAW_IMMD_2 0xC0003500
  755. #define R200_SE_VTX_FMT_1 0x208c
  756. #define R200_RE_CNTL 0x1c50
  757. #define R200_RB3D_BLENDCOLOR 0x3218
  758. #define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
  759. #define R200_PP_TRI_PERF 0x2cf8
  760. /* Constants */
  761. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  762. #define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
  763. #define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
  764. #define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
  765. #define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
  766. #define RADEON_LAST_DISPATCH 1
  767. #define RADEON_MAX_VB_AGE 0x7fffffff
  768. #define RADEON_MAX_VB_VERTS (0xffff)
  769. #define RADEON_RING_HIGH_MARK 128
  770. #define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
  771. #define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
  772. #define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
  773. #define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
  774. #define RADEON_WRITE_PLL( addr, val ) \
  775. do { \
  776. RADEON_WRITE8( RADEON_CLOCK_CNTL_INDEX, \
  777. ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
  778. RADEON_WRITE( RADEON_CLOCK_CNTL_DATA, (val) ); \
  779. } while (0)
  780. #define CP_PACKET0( reg, n ) \
  781. (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
  782. #define CP_PACKET0_TABLE( reg, n ) \
  783. (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
  784. #define CP_PACKET1( reg0, reg1 ) \
  785. (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
  786. #define CP_PACKET2() \
  787. (RADEON_CP_PACKET2)
  788. #define CP_PACKET3( pkt, n ) \
  789. (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
  790. /* ================================================================
  791. * Engine control helper macros
  792. */
  793. #define RADEON_WAIT_UNTIL_2D_IDLE() do { \
  794. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  795. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  796. RADEON_WAIT_HOST_IDLECLEAN) ); \
  797. } while (0)
  798. #define RADEON_WAIT_UNTIL_3D_IDLE() do { \
  799. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  800. OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
  801. RADEON_WAIT_HOST_IDLECLEAN) ); \
  802. } while (0)
  803. #define RADEON_WAIT_UNTIL_IDLE() do { \
  804. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  805. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  806. RADEON_WAIT_3D_IDLECLEAN | \
  807. RADEON_WAIT_HOST_IDLECLEAN) ); \
  808. } while (0)
  809. #define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
  810. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  811. OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
  812. } while (0)
  813. #define RADEON_FLUSH_CACHE() do { \
  814. OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
  815. OUT_RING( RADEON_RB2D_DC_FLUSH ); \
  816. } while (0)
  817. #define RADEON_PURGE_CACHE() do { \
  818. OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
  819. OUT_RING( RADEON_RB2D_DC_FLUSH_ALL ); \
  820. } while (0)
  821. #define RADEON_FLUSH_ZCACHE() do { \
  822. OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
  823. OUT_RING( RADEON_RB3D_ZC_FLUSH ); \
  824. } while (0)
  825. #define RADEON_PURGE_ZCACHE() do { \
  826. OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
  827. OUT_RING( RADEON_RB3D_ZC_FLUSH_ALL ); \
  828. } while (0)
  829. /* ================================================================
  830. * Misc helper macros
  831. */
  832. /* Perfbox functionality only.
  833. */
  834. #define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
  835. do { \
  836. if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
  837. u32 head = GET_RING_HEAD( dev_priv ); \
  838. if (head == dev_priv->ring.tail) \
  839. dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
  840. } \
  841. } while (0)
  842. #define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
  843. do { \
  844. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
  845. if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
  846. int __ret = radeon_do_cp_idle( dev_priv ); \
  847. if ( __ret ) return __ret; \
  848. sarea_priv->last_dispatch = 0; \
  849. radeon_freelist_reset( dev ); \
  850. } \
  851. } while (0)
  852. #define RADEON_DISPATCH_AGE( age ) do { \
  853. OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
  854. OUT_RING( age ); \
  855. } while (0)
  856. #define RADEON_FRAME_AGE( age ) do { \
  857. OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
  858. OUT_RING( age ); \
  859. } while (0)
  860. #define RADEON_CLEAR_AGE( age ) do { \
  861. OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
  862. OUT_RING( age ); \
  863. } while (0)
  864. /* ================================================================
  865. * Ring control
  866. */
  867. #define RADEON_VERBOSE 0
  868. #define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
  869. #define BEGIN_RING( n ) do { \
  870. if ( RADEON_VERBOSE ) { \
  871. DRM_INFO( "BEGIN_RING( %d ) in %s\n", \
  872. n, __FUNCTION__ ); \
  873. } \
  874. if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
  875. COMMIT_RING(); \
  876. radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
  877. } \
  878. _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
  879. ring = dev_priv->ring.start; \
  880. write = dev_priv->ring.tail; \
  881. mask = dev_priv->ring.tail_mask; \
  882. } while (0)
  883. #define ADVANCE_RING() do { \
  884. if ( RADEON_VERBOSE ) { \
  885. DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
  886. write, dev_priv->ring.tail ); \
  887. } \
  888. if (((dev_priv->ring.tail + _nr) & mask) != write) { \
  889. DRM_ERROR( \
  890. "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
  891. ((dev_priv->ring.tail + _nr) & mask), \
  892. write, __LINE__); \
  893. } else \
  894. dev_priv->ring.tail = write; \
  895. } while (0)
  896. #define COMMIT_RING() do { \
  897. /* Flush writes to ring */ \
  898. DRM_MEMORYBARRIER(); \
  899. GET_RING_HEAD( dev_priv ); \
  900. RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
  901. /* read from PCI bus to ensure correct posting */ \
  902. RADEON_READ( RADEON_CP_RB_RPTR ); \
  903. } while (0)
  904. #define OUT_RING( x ) do { \
  905. if ( RADEON_VERBOSE ) { \
  906. DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
  907. (unsigned int)(x), write ); \
  908. } \
  909. ring[write++] = (x); \
  910. write &= mask; \
  911. } while (0)
  912. #define OUT_RING_REG( reg, val ) do { \
  913. OUT_RING( CP_PACKET0( reg, 0 ) ); \
  914. OUT_RING( val ); \
  915. } while (0)
  916. #define OUT_RING_TABLE( tab, sz ) do { \
  917. int _size = (sz); \
  918. int *_tab = (int *)(tab); \
  919. \
  920. if (write + _size > mask) { \
  921. int _i = (mask+1) - write; \
  922. _size -= _i; \
  923. while (_i > 0 ) { \
  924. *(int *)(ring + write) = *_tab++; \
  925. write++; \
  926. _i--; \
  927. } \
  928. write = 0; \
  929. _tab += _i; \
  930. } \
  931. \
  932. while (_size > 0) { \
  933. *(ring + write) = *_tab++; \
  934. write++; \
  935. _size--; \
  936. } \
  937. write &= mask; \
  938. } while (0)
  939. #endif /* __RADEON_DRV_H__ */