i915_dma.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /**************************************************************************
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. **************************************************************************/
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drm.h"
  32. #include "i915_drv.h"
  33. /* Really want an OS-independent resettable timer. Would like to have
  34. * this loop run for (eg) 3 sec, but have the timer reset every time
  35. * the head pointer changes, so that EBUSY only happens if the ring
  36. * actually stalls for (eg) 3 seconds.
  37. */
  38. int i915_wait_ring(drm_device_t * dev, int n, const char *caller)
  39. {
  40. drm_i915_private_t *dev_priv = dev->dev_private;
  41. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  42. u32 last_head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  43. int i;
  44. for (i = 0; i < 10000; i++) {
  45. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  46. ring->space = ring->head - (ring->tail + 8);
  47. if (ring->space < 0)
  48. ring->space += ring->Size;
  49. if (ring->space >= n)
  50. return 0;
  51. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  52. if (ring->head != last_head)
  53. i = 0;
  54. last_head = ring->head;
  55. }
  56. return DRM_ERR(EBUSY);
  57. }
  58. void i915_kernel_lost_context(drm_device_t * dev)
  59. {
  60. drm_i915_private_t *dev_priv = dev->dev_private;
  61. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  62. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  63. ring->tail = I915_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  64. ring->space = ring->head - (ring->tail + 8);
  65. if (ring->space < 0)
  66. ring->space += ring->Size;
  67. if (ring->head == ring->tail)
  68. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  69. }
  70. static int i915_dma_cleanup(drm_device_t * dev)
  71. {
  72. /* Make sure interrupts are disabled here because the uninstall ioctl
  73. * may not have been called from userspace and after dev_private
  74. * is freed, it's too late.
  75. */
  76. if (dev->irq)
  77. drm_irq_uninstall (dev);
  78. if (dev->dev_private) {
  79. drm_i915_private_t *dev_priv =
  80. (drm_i915_private_t *) dev->dev_private;
  81. if (dev_priv->ring.virtual_start) {
  82. drm_core_ioremapfree( &dev_priv->ring.map, dev);
  83. }
  84. if (dev_priv->status_page_dmah) {
  85. drm_pci_free(dev, dev_priv->status_page_dmah);
  86. /* Need to rewrite hardware status page */
  87. I915_WRITE(0x02080, 0x1ffff000);
  88. }
  89. drm_free (dev->dev_private, sizeof(drm_i915_private_t),
  90. DRM_MEM_DRIVER);
  91. dev->dev_private = NULL;
  92. }
  93. return 0;
  94. }
  95. static int i915_initialize(drm_device_t * dev,
  96. drm_i915_private_t * dev_priv,
  97. drm_i915_init_t * init)
  98. {
  99. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  100. DRM_GETSAREA();
  101. if (!dev_priv->sarea) {
  102. DRM_ERROR("can not find sarea!\n");
  103. dev->dev_private = (void *)dev_priv;
  104. i915_dma_cleanup(dev);
  105. return DRM_ERR(EINVAL);
  106. }
  107. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  108. if (!dev_priv->mmio_map) {
  109. dev->dev_private = (void *)dev_priv;
  110. i915_dma_cleanup(dev);
  111. DRM_ERROR("can not find mmio map!\n");
  112. return DRM_ERR(EINVAL);
  113. }
  114. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  115. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  116. dev_priv->ring.Start = init->ring_start;
  117. dev_priv->ring.End = init->ring_end;
  118. dev_priv->ring.Size = init->ring_size;
  119. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  120. dev_priv->ring.map.offset = init->ring_start;
  121. dev_priv->ring.map.size = init->ring_size;
  122. dev_priv->ring.map.type = 0;
  123. dev_priv->ring.map.flags = 0;
  124. dev_priv->ring.map.mtrr = 0;
  125. drm_core_ioremap( &dev_priv->ring.map, dev );
  126. if (dev_priv->ring.map.handle == NULL) {
  127. dev->dev_private = (void *)dev_priv;
  128. i915_dma_cleanup(dev);
  129. DRM_ERROR("can not ioremap virtual address for"
  130. " ring buffer\n");
  131. return DRM_ERR(ENOMEM);
  132. }
  133. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  134. dev_priv->back_offset = init->back_offset;
  135. dev_priv->front_offset = init->front_offset;
  136. dev_priv->current_page = 0;
  137. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  138. /* We are using separate values as placeholders for mechanisms for
  139. * private backbuffer/depthbuffer usage.
  140. */
  141. dev_priv->use_mi_batchbuffer_start = 0;
  142. /* Allow hardware batchbuffers unless told otherwise.
  143. */
  144. dev_priv->allow_batchbuffer = 1;
  145. /* Program Hardware Status Page */
  146. dev_priv->status_page_dmah = drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE,
  147. 0xffffffff);
  148. if (!dev_priv->status_page_dmah) {
  149. dev->dev_private = (void *)dev_priv;
  150. i915_dma_cleanup(dev);
  151. DRM_ERROR("Can not allocate hardware status page\n");
  152. return DRM_ERR(ENOMEM);
  153. }
  154. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  155. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  156. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  157. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  158. I915_WRITE(0x02080, dev_priv->dma_status_page);
  159. DRM_DEBUG("Enabled hardware status page\n");
  160. dev->dev_private = (void *)dev_priv;
  161. return 0;
  162. }
  163. static int i915_resume(drm_device_t * dev)
  164. {
  165. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  166. DRM_DEBUG("%s\n", __FUNCTION__);
  167. if (!dev_priv->sarea) {
  168. DRM_ERROR("can not find sarea!\n");
  169. return DRM_ERR(EINVAL);
  170. }
  171. if (!dev_priv->mmio_map) {
  172. DRM_ERROR("can not find mmio map!\n");
  173. return DRM_ERR(EINVAL);
  174. }
  175. if (dev_priv->ring.map.handle == NULL) {
  176. DRM_ERROR("can not ioremap virtual address for"
  177. " ring buffer\n");
  178. return DRM_ERR(ENOMEM);
  179. }
  180. /* Program Hardware Status Page */
  181. if (!dev_priv->hw_status_page) {
  182. DRM_ERROR("Can not find hardware status page\n");
  183. return DRM_ERR(EINVAL);
  184. }
  185. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  186. I915_WRITE(0x02080, dev_priv->dma_status_page);
  187. DRM_DEBUG("Enabled hardware status page\n");
  188. return 0;
  189. }
  190. static int i915_dma_init(DRM_IOCTL_ARGS)
  191. {
  192. DRM_DEVICE;
  193. drm_i915_private_t *dev_priv;
  194. drm_i915_init_t init;
  195. int retcode = 0;
  196. DRM_COPY_FROM_USER_IOCTL(init, (drm_i915_init_t __user *) data,
  197. sizeof(init));
  198. switch (init.func) {
  199. case I915_INIT_DMA:
  200. dev_priv = drm_alloc (sizeof(drm_i915_private_t),
  201. DRM_MEM_DRIVER);
  202. if (dev_priv == NULL)
  203. return DRM_ERR(ENOMEM);
  204. retcode = i915_initialize(dev, dev_priv, &init);
  205. break;
  206. case I915_CLEANUP_DMA:
  207. retcode = i915_dma_cleanup(dev);
  208. break;
  209. case I915_RESUME_DMA:
  210. retcode = i915_resume(dev);
  211. break;
  212. default:
  213. retcode = -EINVAL;
  214. break;
  215. }
  216. return retcode;
  217. }
  218. /* Implement basically the same security restrictions as hardware does
  219. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  220. *
  221. * Most of the calculations below involve calculating the size of a
  222. * particular instruction. It's important to get the size right as
  223. * that tells us where the next instruction to check is. Any illegal
  224. * instruction detected will be given a size of zero, which is a
  225. * signal to abort the rest of the buffer.
  226. */
  227. static int do_validate_cmd(int cmd)
  228. {
  229. switch (((cmd >> 29) & 0x7)) {
  230. case 0x0:
  231. switch ((cmd >> 23) & 0x3f) {
  232. case 0x0:
  233. return 1; /* MI_NOOP */
  234. case 0x4:
  235. return 1; /* MI_FLUSH */
  236. default:
  237. return 0; /* disallow everything else */
  238. }
  239. break;
  240. case 0x1:
  241. return 0; /* reserved */
  242. case 0x2:
  243. return (cmd & 0xff) + 2; /* 2d commands */
  244. case 0x3:
  245. if (((cmd >> 24) & 0x1f) <= 0x18)
  246. return 1;
  247. switch ((cmd >> 24) & 0x1f) {
  248. case 0x1c:
  249. return 1;
  250. case 0x1d:
  251. switch ((cmd>>16)&0xff) {
  252. case 0x3:
  253. return (cmd & 0x1f) + 2;
  254. case 0x4:
  255. return (cmd & 0xf) + 2;
  256. default:
  257. return (cmd & 0xffff) + 2;
  258. }
  259. case 0x1e:
  260. if (cmd & (1 << 23))
  261. return (cmd & 0xffff) + 1;
  262. else
  263. return 1;
  264. case 0x1f:
  265. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  266. return (cmd & 0x1ffff) + 2;
  267. else if (cmd & (1 << 17)) /* indirect random */
  268. if ((cmd & 0xffff) == 0)
  269. return 0; /* unknown length, too hard */
  270. else
  271. return (((cmd & 0xffff) + 1) / 2) + 1;
  272. else
  273. return 2; /* indirect sequential */
  274. default:
  275. return 0;
  276. }
  277. default:
  278. return 0;
  279. }
  280. return 0;
  281. }
  282. static int validate_cmd(int cmd)
  283. {
  284. int ret = do_validate_cmd(cmd);
  285. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  286. return ret;
  287. }
  288. static int i915_emit_cmds(drm_device_t * dev, int __user * buffer, int dwords)
  289. {
  290. drm_i915_private_t *dev_priv = dev->dev_private;
  291. int i;
  292. RING_LOCALS;
  293. for (i = 0; i < dwords;) {
  294. int cmd, sz;
  295. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  296. return DRM_ERR(EINVAL);
  297. /* printk("%d/%d ", i, dwords); */
  298. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  299. return DRM_ERR(EINVAL);
  300. BEGIN_LP_RING(sz);
  301. OUT_RING(cmd);
  302. while (++i, --sz) {
  303. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  304. sizeof(cmd))) {
  305. return DRM_ERR(EINVAL);
  306. }
  307. OUT_RING(cmd);
  308. }
  309. ADVANCE_LP_RING();
  310. }
  311. return 0;
  312. }
  313. static int i915_emit_box(drm_device_t * dev,
  314. drm_clip_rect_t __user * boxes,
  315. int i, int DR1, int DR4)
  316. {
  317. drm_i915_private_t *dev_priv = dev->dev_private;
  318. drm_clip_rect_t box;
  319. RING_LOCALS;
  320. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  321. return EFAULT;
  322. }
  323. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  324. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  325. box.x1, box.y1, box.x2, box.y2);
  326. return DRM_ERR(EINVAL);
  327. }
  328. BEGIN_LP_RING(6);
  329. OUT_RING(GFX_OP_DRAWRECT_INFO);
  330. OUT_RING(DR1);
  331. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  332. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  333. OUT_RING(DR4);
  334. OUT_RING(0);
  335. ADVANCE_LP_RING();
  336. return 0;
  337. }
  338. static int i915_dispatch_cmdbuffer(drm_device_t * dev,
  339. drm_i915_cmdbuffer_t * cmd)
  340. {
  341. int nbox = cmd->num_cliprects;
  342. int i = 0, count, ret;
  343. if (cmd->sz & 0x3) {
  344. DRM_ERROR("alignment");
  345. return DRM_ERR(EINVAL);
  346. }
  347. i915_kernel_lost_context(dev);
  348. count = nbox ? nbox : 1;
  349. for (i = 0; i < count; i++) {
  350. if (i < nbox) {
  351. ret = i915_emit_box(dev, cmd->cliprects, i,
  352. cmd->DR1, cmd->DR4);
  353. if (ret)
  354. return ret;
  355. }
  356. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  357. if (ret)
  358. return ret;
  359. }
  360. return 0;
  361. }
  362. static int i915_dispatch_batchbuffer(drm_device_t * dev,
  363. drm_i915_batchbuffer_t * batch)
  364. {
  365. drm_i915_private_t *dev_priv = dev->dev_private;
  366. drm_clip_rect_t __user *boxes = batch->cliprects;
  367. int nbox = batch->num_cliprects;
  368. int i = 0, count;
  369. RING_LOCALS;
  370. if ((batch->start | batch->used) & 0x7) {
  371. DRM_ERROR("alignment");
  372. return DRM_ERR(EINVAL);
  373. }
  374. i915_kernel_lost_context(dev);
  375. count = nbox ? nbox : 1;
  376. for (i = 0; i < count; i++) {
  377. if (i < nbox) {
  378. int ret = i915_emit_box(dev, boxes, i,
  379. batch->DR1, batch->DR4);
  380. if (ret)
  381. return ret;
  382. }
  383. if (dev_priv->use_mi_batchbuffer_start) {
  384. BEGIN_LP_RING(2);
  385. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  386. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  387. ADVANCE_LP_RING();
  388. } else {
  389. BEGIN_LP_RING(4);
  390. OUT_RING(MI_BATCH_BUFFER);
  391. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  392. OUT_RING(batch->start + batch->used - 4);
  393. OUT_RING(0);
  394. ADVANCE_LP_RING();
  395. }
  396. }
  397. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  398. BEGIN_LP_RING(4);
  399. OUT_RING(CMD_STORE_DWORD_IDX);
  400. OUT_RING(20);
  401. OUT_RING(dev_priv->counter);
  402. OUT_RING(0);
  403. ADVANCE_LP_RING();
  404. return 0;
  405. }
  406. static int i915_dispatch_flip(drm_device_t * dev)
  407. {
  408. drm_i915_private_t *dev_priv = dev->dev_private;
  409. RING_LOCALS;
  410. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  411. __FUNCTION__,
  412. dev_priv->current_page,
  413. dev_priv->sarea_priv->pf_current_page);
  414. i915_kernel_lost_context(dev);
  415. BEGIN_LP_RING(2);
  416. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  417. OUT_RING(0);
  418. ADVANCE_LP_RING();
  419. BEGIN_LP_RING(6);
  420. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  421. OUT_RING(0);
  422. if (dev_priv->current_page == 0) {
  423. OUT_RING(dev_priv->back_offset);
  424. dev_priv->current_page = 1;
  425. } else {
  426. OUT_RING(dev_priv->front_offset);
  427. dev_priv->current_page = 0;
  428. }
  429. OUT_RING(0);
  430. ADVANCE_LP_RING();
  431. BEGIN_LP_RING(2);
  432. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  433. OUT_RING(0);
  434. ADVANCE_LP_RING();
  435. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  436. BEGIN_LP_RING(4);
  437. OUT_RING(CMD_STORE_DWORD_IDX);
  438. OUT_RING(20);
  439. OUT_RING(dev_priv->counter);
  440. OUT_RING(0);
  441. ADVANCE_LP_RING();
  442. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  443. return 0;
  444. }
  445. static int i915_quiescent(drm_device_t * dev)
  446. {
  447. drm_i915_private_t *dev_priv = dev->dev_private;
  448. i915_kernel_lost_context(dev);
  449. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
  450. }
  451. static int i915_flush_ioctl(DRM_IOCTL_ARGS)
  452. {
  453. DRM_DEVICE;
  454. LOCK_TEST_WITH_RETURN(dev, filp);
  455. return i915_quiescent(dev);
  456. }
  457. static int i915_batchbuffer(DRM_IOCTL_ARGS)
  458. {
  459. DRM_DEVICE;
  460. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  461. u32 *hw_status = dev_priv->hw_status_page;
  462. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  463. dev_priv->sarea_priv;
  464. drm_i915_batchbuffer_t batch;
  465. int ret;
  466. if (!dev_priv->allow_batchbuffer) {
  467. DRM_ERROR("Batchbuffer ioctl disabled\n");
  468. return DRM_ERR(EINVAL);
  469. }
  470. DRM_COPY_FROM_USER_IOCTL(batch, (drm_i915_batchbuffer_t __user *) data,
  471. sizeof(batch));
  472. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  473. batch.start, batch.used, batch.num_cliprects);
  474. LOCK_TEST_WITH_RETURN(dev, filp);
  475. if (batch.num_cliprects && DRM_VERIFYAREA_READ(batch.cliprects,
  476. batch.num_cliprects *
  477. sizeof(drm_clip_rect_t)))
  478. return DRM_ERR(EFAULT);
  479. ret = i915_dispatch_batchbuffer(dev, &batch);
  480. sarea_priv->last_dispatch = (int)hw_status[5];
  481. return ret;
  482. }
  483. static int i915_cmdbuffer(DRM_IOCTL_ARGS)
  484. {
  485. DRM_DEVICE;
  486. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  487. u32 *hw_status = dev_priv->hw_status_page;
  488. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  489. dev_priv->sarea_priv;
  490. drm_i915_cmdbuffer_t cmdbuf;
  491. int ret;
  492. DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_i915_cmdbuffer_t __user *) data,
  493. sizeof(cmdbuf));
  494. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  495. cmdbuf.buf, cmdbuf.sz, cmdbuf.num_cliprects);
  496. LOCK_TEST_WITH_RETURN(dev, filp);
  497. if (cmdbuf.num_cliprects &&
  498. DRM_VERIFYAREA_READ(cmdbuf.cliprects,
  499. cmdbuf.num_cliprects *
  500. sizeof(drm_clip_rect_t))) {
  501. DRM_ERROR("Fault accessing cliprects\n");
  502. return DRM_ERR(EFAULT);
  503. }
  504. ret = i915_dispatch_cmdbuffer(dev, &cmdbuf);
  505. if (ret) {
  506. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  507. return ret;
  508. }
  509. sarea_priv->last_dispatch = (int)hw_status[5];
  510. return 0;
  511. }
  512. static int i915_flip_bufs(DRM_IOCTL_ARGS)
  513. {
  514. DRM_DEVICE;
  515. DRM_DEBUG("%s\n", __FUNCTION__);
  516. LOCK_TEST_WITH_RETURN(dev, filp);
  517. return i915_dispatch_flip(dev);
  518. }
  519. static int i915_getparam(DRM_IOCTL_ARGS)
  520. {
  521. DRM_DEVICE;
  522. drm_i915_private_t *dev_priv = dev->dev_private;
  523. drm_i915_getparam_t param;
  524. int value;
  525. if (!dev_priv) {
  526. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  527. return DRM_ERR(EINVAL);
  528. }
  529. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_getparam_t __user *) data,
  530. sizeof(param));
  531. switch (param.param) {
  532. case I915_PARAM_IRQ_ACTIVE:
  533. value = dev->irq ? 1 : 0;
  534. break;
  535. case I915_PARAM_ALLOW_BATCHBUFFER:
  536. value = dev_priv->allow_batchbuffer ? 1 : 0;
  537. break;
  538. default:
  539. DRM_ERROR("Unkown parameter %d\n", param.param);
  540. return DRM_ERR(EINVAL);
  541. }
  542. if (DRM_COPY_TO_USER(param.value, &value, sizeof(int))) {
  543. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  544. return DRM_ERR(EFAULT);
  545. }
  546. return 0;
  547. }
  548. static int i915_setparam(DRM_IOCTL_ARGS)
  549. {
  550. DRM_DEVICE;
  551. drm_i915_private_t *dev_priv = dev->dev_private;
  552. drm_i915_setparam_t param;
  553. if (!dev_priv) {
  554. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  555. return DRM_ERR(EINVAL);
  556. }
  557. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_setparam_t __user *) data,
  558. sizeof(param));
  559. switch (param.param) {
  560. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  561. dev_priv->use_mi_batchbuffer_start = param.value;
  562. break;
  563. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  564. dev_priv->tex_lru_log_granularity = param.value;
  565. break;
  566. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  567. dev_priv->allow_batchbuffer = param.value;
  568. break;
  569. default:
  570. DRM_ERROR("unknown parameter %d\n", param.param);
  571. return DRM_ERR(EINVAL);
  572. }
  573. return 0;
  574. }
  575. void i915_driver_pretakedown(drm_device_t *dev)
  576. {
  577. if ( dev->dev_private ) {
  578. drm_i915_private_t *dev_priv = dev->dev_private;
  579. i915_mem_takedown( &(dev_priv->agp_heap) );
  580. }
  581. i915_dma_cleanup( dev );
  582. }
  583. void i915_driver_prerelease(drm_device_t *dev, DRMFILE filp)
  584. {
  585. if ( dev->dev_private ) {
  586. drm_i915_private_t *dev_priv = dev->dev_private;
  587. i915_mem_release( dev, filp, dev_priv->agp_heap );
  588. }
  589. }
  590. drm_ioctl_desc_t i915_ioctls[] = {
  591. [DRM_IOCTL_NR(DRM_I915_INIT)] = {i915_dma_init, 1, 1},
  592. [DRM_IOCTL_NR(DRM_I915_FLUSH)] = {i915_flush_ioctl, 1, 0},
  593. [DRM_IOCTL_NR(DRM_I915_FLIP)] = {i915_flip_bufs, 1, 0},
  594. [DRM_IOCTL_NR(DRM_I915_BATCHBUFFER)] = {i915_batchbuffer, 1, 0},
  595. [DRM_IOCTL_NR(DRM_I915_IRQ_EMIT)] = {i915_irq_emit, 1, 0},
  596. [DRM_IOCTL_NR(DRM_I915_IRQ_WAIT)] = {i915_irq_wait, 1, 0},
  597. [DRM_IOCTL_NR(DRM_I915_GETPARAM)] = {i915_getparam, 1, 0},
  598. [DRM_IOCTL_NR(DRM_I915_SETPARAM)] = {i915_setparam, 1, 1},
  599. [DRM_IOCTL_NR(DRM_I915_ALLOC)] = {i915_mem_alloc, 1, 0},
  600. [DRM_IOCTL_NR(DRM_I915_FREE)] = {i915_mem_free, 1, 0},
  601. [DRM_IOCTL_NR(DRM_I915_INIT_HEAP)] = {i915_mem_init_heap, 1, 1},
  602. [DRM_IOCTL_NR(DRM_I915_CMDBUFFER)] = {i915_cmdbuffer, 1, 0}
  603. };
  604. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  605. /**
  606. * Determine if the device really is AGP or not.
  607. *
  608. * All Intel graphics chipsets are treated as AGP, even if they are really
  609. * PCI-e.
  610. *
  611. * \param dev The device to be tested.
  612. *
  613. * \returns
  614. * A value of 1 is always retured to indictate every i9x5 is AGP.
  615. */
  616. int i915_driver_device_is_agp(drm_device_t * dev)
  617. {
  618. return 1;
  619. }