sworks-agp.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * Serverworks AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/agp_backend.h>
  8. #include "agp.h"
  9. #define SVWRKS_COMMAND 0x04
  10. #define SVWRKS_APSIZE 0x10
  11. #define SVWRKS_MMBASE 0x14
  12. #define SVWRKS_CACHING 0x4b
  13. #define SVWRKS_AGP_ENABLE 0x60
  14. #define SVWRKS_FEATURE 0x68
  15. #define SVWRKS_SIZE_MASK 0xfe000000
  16. /* Memory mapped registers */
  17. #define SVWRKS_GART_CACHE 0x02
  18. #define SVWRKS_GATTBASE 0x04
  19. #define SVWRKS_TLBFLUSH 0x10
  20. #define SVWRKS_POSTFLUSH 0x14
  21. #define SVWRKS_DIRFLUSH 0x0c
  22. struct serverworks_page_map {
  23. unsigned long *real;
  24. unsigned long __iomem *remapped;
  25. };
  26. static struct _serverworks_private {
  27. struct pci_dev *svrwrks_dev; /* device one */
  28. volatile u8 __iomem *registers;
  29. struct serverworks_page_map **gatt_pages;
  30. int num_tables;
  31. struct serverworks_page_map scratch_dir;
  32. int gart_addr_ofs;
  33. int mm_addr_ofs;
  34. } serverworks_private;
  35. static int serverworks_create_page_map(struct serverworks_page_map *page_map)
  36. {
  37. int i;
  38. page_map->real = (unsigned long *) __get_free_page(GFP_KERNEL);
  39. if (page_map->real == NULL) {
  40. return -ENOMEM;
  41. }
  42. SetPageReserved(virt_to_page(page_map->real));
  43. global_cache_flush();
  44. page_map->remapped = ioremap_nocache(virt_to_gart(page_map->real),
  45. PAGE_SIZE);
  46. if (page_map->remapped == NULL) {
  47. ClearPageReserved(virt_to_page(page_map->real));
  48. free_page((unsigned long) page_map->real);
  49. page_map->real = NULL;
  50. return -ENOMEM;
  51. }
  52. global_cache_flush();
  53. for(i = 0; i < PAGE_SIZE / sizeof(unsigned long); i++)
  54. writel(agp_bridge->scratch_page, page_map->remapped+i);
  55. return 0;
  56. }
  57. static void serverworks_free_page_map(struct serverworks_page_map *page_map)
  58. {
  59. iounmap(page_map->remapped);
  60. ClearPageReserved(virt_to_page(page_map->real));
  61. free_page((unsigned long) page_map->real);
  62. }
  63. static void serverworks_free_gatt_pages(void)
  64. {
  65. int i;
  66. struct serverworks_page_map **tables;
  67. struct serverworks_page_map *entry;
  68. tables = serverworks_private.gatt_pages;
  69. for(i = 0; i < serverworks_private.num_tables; i++) {
  70. entry = tables[i];
  71. if (entry != NULL) {
  72. if (entry->real != NULL) {
  73. serverworks_free_page_map(entry);
  74. }
  75. kfree(entry);
  76. }
  77. }
  78. kfree(tables);
  79. }
  80. static int serverworks_create_gatt_pages(int nr_tables)
  81. {
  82. struct serverworks_page_map **tables;
  83. struct serverworks_page_map *entry;
  84. int retval = 0;
  85. int i;
  86. tables = kmalloc((nr_tables + 1) * sizeof(struct serverworks_page_map *),
  87. GFP_KERNEL);
  88. if (tables == NULL) {
  89. return -ENOMEM;
  90. }
  91. memset(tables, 0, sizeof(struct serverworks_page_map *) * (nr_tables + 1));
  92. for (i = 0; i < nr_tables; i++) {
  93. entry = kmalloc(sizeof(struct serverworks_page_map), GFP_KERNEL);
  94. if (entry == NULL) {
  95. retval = -ENOMEM;
  96. break;
  97. }
  98. memset(entry, 0, sizeof(struct serverworks_page_map));
  99. tables[i] = entry;
  100. retval = serverworks_create_page_map(entry);
  101. if (retval != 0) break;
  102. }
  103. serverworks_private.num_tables = nr_tables;
  104. serverworks_private.gatt_pages = tables;
  105. if (retval != 0) serverworks_free_gatt_pages();
  106. return retval;
  107. }
  108. #define SVRWRKS_GET_GATT(addr) (serverworks_private.gatt_pages[\
  109. GET_PAGE_DIR_IDX(addr)]->remapped)
  110. #ifndef GET_PAGE_DIR_OFF
  111. #define GET_PAGE_DIR_OFF(addr) (addr >> 22)
  112. #endif
  113. #ifndef GET_PAGE_DIR_IDX
  114. #define GET_PAGE_DIR_IDX(addr) (GET_PAGE_DIR_OFF(addr) - \
  115. GET_PAGE_DIR_OFF(agp_bridge->gart_bus_addr))
  116. #endif
  117. #ifndef GET_GATT_OFF
  118. #define GET_GATT_OFF(addr) ((addr & 0x003ff000) >> 12)
  119. #endif
  120. static int serverworks_create_gatt_table(struct agp_bridge_data *bridge)
  121. {
  122. struct aper_size_info_lvl2 *value;
  123. struct serverworks_page_map page_dir;
  124. int retval;
  125. u32 temp;
  126. int i;
  127. value = A_SIZE_LVL2(agp_bridge->current_size);
  128. retval = serverworks_create_page_map(&page_dir);
  129. if (retval != 0) {
  130. return retval;
  131. }
  132. retval = serverworks_create_page_map(&serverworks_private.scratch_dir);
  133. if (retval != 0) {
  134. serverworks_free_page_map(&page_dir);
  135. return retval;
  136. }
  137. /* Create a fake scratch directory */
  138. for(i = 0; i < 1024; i++) {
  139. writel(agp_bridge->scratch_page, serverworks_private.scratch_dir.remapped+i);
  140. writel(virt_to_gart(serverworks_private.scratch_dir.real) | 1, page_dir.remapped+i);
  141. }
  142. retval = serverworks_create_gatt_pages(value->num_entries / 1024);
  143. if (retval != 0) {
  144. serverworks_free_page_map(&page_dir);
  145. serverworks_free_page_map(&serverworks_private.scratch_dir);
  146. return retval;
  147. }
  148. agp_bridge->gatt_table_real = (u32 *)page_dir.real;
  149. agp_bridge->gatt_table = (u32 __iomem *)page_dir.remapped;
  150. agp_bridge->gatt_bus_addr = virt_to_gart(page_dir.real);
  151. /* Get the address for the gart region.
  152. * This is a bus address even on the alpha, b/c its
  153. * used to program the agp master not the cpu
  154. */
  155. pci_read_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,&temp);
  156. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  157. /* Calculate the agp offset */
  158. for(i = 0; i < value->num_entries / 1024; i++)
  159. writel(virt_to_gart(serverworks_private.gatt_pages[i]->real)|1, page_dir.remapped+i);
  160. return 0;
  161. }
  162. static int serverworks_free_gatt_table(struct agp_bridge_data *bridge)
  163. {
  164. struct serverworks_page_map page_dir;
  165. page_dir.real = (unsigned long *)agp_bridge->gatt_table_real;
  166. page_dir.remapped = (unsigned long __iomem *)agp_bridge->gatt_table;
  167. serverworks_free_gatt_pages();
  168. serverworks_free_page_map(&page_dir);
  169. serverworks_free_page_map(&serverworks_private.scratch_dir);
  170. return 0;
  171. }
  172. static int serverworks_fetch_size(void)
  173. {
  174. int i;
  175. u32 temp;
  176. u32 temp2;
  177. struct aper_size_info_lvl2 *values;
  178. values = A_SIZE_LVL2(agp_bridge->driver->aperture_sizes);
  179. pci_read_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,&temp);
  180. pci_write_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,
  181. SVWRKS_SIZE_MASK);
  182. pci_read_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,&temp2);
  183. pci_write_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,temp);
  184. temp2 &= SVWRKS_SIZE_MASK;
  185. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  186. if (temp2 == values[i].size_value) {
  187. agp_bridge->previous_size =
  188. agp_bridge->current_size = (void *) (values + i);
  189. agp_bridge->aperture_size_idx = i;
  190. return values[i].size;
  191. }
  192. }
  193. return 0;
  194. }
  195. /*
  196. * This routine could be implemented by taking the addresses
  197. * written to the GATT, and flushing them individually. However
  198. * currently it just flushes the whole table. Which is probably
  199. * more efficent, since agp_memory blocks can be a large number of
  200. * entries.
  201. */
  202. static void serverworks_tlbflush(struct agp_memory *temp)
  203. {
  204. writeb(1, serverworks_private.registers+SVWRKS_POSTFLUSH);
  205. while (readb(serverworks_private.registers+SVWRKS_POSTFLUSH) == 1)
  206. cpu_relax();
  207. writel(1, serverworks_private.registers+SVWRKS_DIRFLUSH);
  208. while(readl(serverworks_private.registers+SVWRKS_DIRFLUSH) == 1)
  209. cpu_relax();
  210. }
  211. static int serverworks_configure(void)
  212. {
  213. struct aper_size_info_lvl2 *current_size;
  214. u32 temp;
  215. u8 enable_reg;
  216. u16 cap_reg;
  217. current_size = A_SIZE_LVL2(agp_bridge->current_size);
  218. /* Get the memory mapped registers */
  219. pci_read_config_dword(agp_bridge->dev, serverworks_private.mm_addr_ofs, &temp);
  220. temp = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  221. serverworks_private.registers = (volatile u8 __iomem *) ioremap(temp, 4096);
  222. if (!serverworks_private.registers) {
  223. printk (KERN_ERR PFX "Unable to ioremap() memory.\n");
  224. return -ENOMEM;
  225. }
  226. writeb(0xA, serverworks_private.registers+SVWRKS_GART_CACHE);
  227. readb(serverworks_private.registers+SVWRKS_GART_CACHE); /* PCI Posting. */
  228. writel(agp_bridge->gatt_bus_addr, serverworks_private.registers+SVWRKS_GATTBASE);
  229. readl(serverworks_private.registers+SVWRKS_GATTBASE); /* PCI Posting. */
  230. cap_reg = readw(serverworks_private.registers+SVWRKS_COMMAND);
  231. cap_reg &= ~0x0007;
  232. cap_reg |= 0x4;
  233. writew(cap_reg, serverworks_private.registers+SVWRKS_COMMAND);
  234. readw(serverworks_private.registers+SVWRKS_COMMAND);
  235. pci_read_config_byte(serverworks_private.svrwrks_dev,SVWRKS_AGP_ENABLE, &enable_reg);
  236. enable_reg |= 0x1; /* Agp Enable bit */
  237. pci_write_config_byte(serverworks_private.svrwrks_dev,SVWRKS_AGP_ENABLE, enable_reg);
  238. serverworks_tlbflush(NULL);
  239. agp_bridge->capndx = pci_find_capability(serverworks_private.svrwrks_dev, PCI_CAP_ID_AGP);
  240. /* Fill in the mode register */
  241. pci_read_config_dword(serverworks_private.svrwrks_dev,
  242. agp_bridge->capndx+PCI_AGP_STATUS, &agp_bridge->mode);
  243. pci_read_config_byte(agp_bridge->dev, SVWRKS_CACHING, &enable_reg);
  244. enable_reg &= ~0x3;
  245. pci_write_config_byte(agp_bridge->dev, SVWRKS_CACHING, enable_reg);
  246. pci_read_config_byte(agp_bridge->dev, SVWRKS_FEATURE, &enable_reg);
  247. enable_reg |= (1<<6);
  248. pci_write_config_byte(agp_bridge->dev,SVWRKS_FEATURE, enable_reg);
  249. return 0;
  250. }
  251. static void serverworks_cleanup(void)
  252. {
  253. iounmap((void __iomem *) serverworks_private.registers);
  254. }
  255. static int serverworks_insert_memory(struct agp_memory *mem,
  256. off_t pg_start, int type)
  257. {
  258. int i, j, num_entries;
  259. unsigned long __iomem *cur_gatt;
  260. unsigned long addr;
  261. num_entries = A_SIZE_LVL2(agp_bridge->current_size)->num_entries;
  262. if (type != 0 || mem->type != 0) {
  263. return -EINVAL;
  264. }
  265. if ((pg_start + mem->page_count) > num_entries) {
  266. return -EINVAL;
  267. }
  268. j = pg_start;
  269. while (j < (pg_start + mem->page_count)) {
  270. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  271. cur_gatt = SVRWRKS_GET_GATT(addr);
  272. if (!PGE_EMPTY(agp_bridge, readl(cur_gatt+GET_GATT_OFF(addr))))
  273. return -EBUSY;
  274. j++;
  275. }
  276. if (mem->is_flushed == FALSE) {
  277. global_cache_flush();
  278. mem->is_flushed = TRUE;
  279. }
  280. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  281. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  282. cur_gatt = SVRWRKS_GET_GATT(addr);
  283. writel(agp_bridge->driver->mask_memory(agp_bridge, mem->memory[i], mem->type), cur_gatt+GET_GATT_OFF(addr));
  284. }
  285. serverworks_tlbflush(mem);
  286. return 0;
  287. }
  288. static int serverworks_remove_memory(struct agp_memory *mem, off_t pg_start,
  289. int type)
  290. {
  291. int i;
  292. unsigned long __iomem *cur_gatt;
  293. unsigned long addr;
  294. if (type != 0 || mem->type != 0) {
  295. return -EINVAL;
  296. }
  297. global_cache_flush();
  298. serverworks_tlbflush(mem);
  299. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  300. addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  301. cur_gatt = SVRWRKS_GET_GATT(addr);
  302. writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
  303. }
  304. serverworks_tlbflush(mem);
  305. return 0;
  306. }
  307. static struct gatt_mask serverworks_masks[] =
  308. {
  309. {.mask = 1, .type = 0}
  310. };
  311. static struct aper_size_info_lvl2 serverworks_sizes[7] =
  312. {
  313. {2048, 524288, 0x80000000},
  314. {1024, 262144, 0xc0000000},
  315. {512, 131072, 0xe0000000},
  316. {256, 65536, 0xf0000000},
  317. {128, 32768, 0xf8000000},
  318. {64, 16384, 0xfc000000},
  319. {32, 8192, 0xfe000000}
  320. };
  321. static void serverworks_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  322. {
  323. u32 command;
  324. pci_read_config_dword(serverworks_private.svrwrks_dev,
  325. bridge->capndx + PCI_AGP_STATUS,
  326. &command);
  327. command = agp_collect_device_status(bridge, mode, command);
  328. command &= ~0x10; /* disable FW */
  329. command &= ~0x08;
  330. command |= 0x100;
  331. pci_write_config_dword(serverworks_private.svrwrks_dev,
  332. bridge->capndx + PCI_AGP_COMMAND,
  333. command);
  334. agp_device_command(command, 0);
  335. }
  336. static struct agp_bridge_driver sworks_driver = {
  337. .owner = THIS_MODULE,
  338. .aperture_sizes = serverworks_sizes,
  339. .size_type = LVL2_APER_SIZE,
  340. .num_aperture_sizes = 7,
  341. .configure = serverworks_configure,
  342. .fetch_size = serverworks_fetch_size,
  343. .cleanup = serverworks_cleanup,
  344. .tlb_flush = serverworks_tlbflush,
  345. .mask_memory = agp_generic_mask_memory,
  346. .masks = serverworks_masks,
  347. .agp_enable = serverworks_agp_enable,
  348. .cache_flush = global_cache_flush,
  349. .create_gatt_table = serverworks_create_gatt_table,
  350. .free_gatt_table = serverworks_free_gatt_table,
  351. .insert_memory = serverworks_insert_memory,
  352. .remove_memory = serverworks_remove_memory,
  353. .alloc_by_type = agp_generic_alloc_by_type,
  354. .free_by_type = agp_generic_free_by_type,
  355. .agp_alloc_page = agp_generic_alloc_page,
  356. .agp_destroy_page = agp_generic_destroy_page,
  357. };
  358. static int __devinit agp_serverworks_probe(struct pci_dev *pdev,
  359. const struct pci_device_id *ent)
  360. {
  361. struct agp_bridge_data *bridge;
  362. struct pci_dev *bridge_dev;
  363. u32 temp, temp2;
  364. u8 cap_ptr = 0;
  365. /* Everything is on func 1 here so we are hardcoding function one */
  366. bridge_dev = pci_find_slot((unsigned int)pdev->bus->number,
  367. PCI_DEVFN(0, 1));
  368. if (!bridge_dev) {
  369. printk(KERN_INFO PFX "Detected a Serverworks chipset "
  370. "but could not find the secondary device.\n");
  371. return -ENODEV;
  372. }
  373. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  374. switch (pdev->device) {
  375. case 0x0006:
  376. /* ServerWorks CNB20HE
  377. Fail silently.*/
  378. printk (KERN_ERR PFX "Detected ServerWorks CNB20HE chipset: No AGP present.\n");
  379. return -ENODEV;
  380. case PCI_DEVICE_ID_SERVERWORKS_HE:
  381. case PCI_DEVICE_ID_SERVERWORKS_LE:
  382. case 0x0007:
  383. break;
  384. default:
  385. if (cap_ptr)
  386. printk(KERN_ERR PFX "Unsupported Serverworks chipset "
  387. "(device id: %04x)\n", pdev->device);
  388. return -ENODEV;
  389. }
  390. serverworks_private.svrwrks_dev = bridge_dev;
  391. serverworks_private.gart_addr_ofs = 0x10;
  392. pci_read_config_dword(pdev, SVWRKS_APSIZE, &temp);
  393. if (temp & PCI_BASE_ADDRESS_MEM_TYPE_64) {
  394. pci_read_config_dword(pdev, SVWRKS_APSIZE + 4, &temp2);
  395. if (temp2 != 0) {
  396. printk(KERN_INFO PFX "Detected 64 bit aperture address, "
  397. "but top bits are not zero. Disabling agp\n");
  398. return -ENODEV;
  399. }
  400. serverworks_private.mm_addr_ofs = 0x18;
  401. } else
  402. serverworks_private.mm_addr_ofs = 0x14;
  403. pci_read_config_dword(pdev, serverworks_private.mm_addr_ofs, &temp);
  404. if (temp & PCI_BASE_ADDRESS_MEM_TYPE_64) {
  405. pci_read_config_dword(pdev,
  406. serverworks_private.mm_addr_ofs + 4, &temp2);
  407. if (temp2 != 0) {
  408. printk(KERN_INFO PFX "Detected 64 bit MMIO address, "
  409. "but top bits are not zero. Disabling agp\n");
  410. return -ENODEV;
  411. }
  412. }
  413. bridge = agp_alloc_bridge();
  414. if (!bridge)
  415. return -ENOMEM;
  416. bridge->driver = &sworks_driver;
  417. bridge->dev_private_data = &serverworks_private,
  418. bridge->dev = pdev;
  419. pci_set_drvdata(pdev, bridge);
  420. return agp_add_bridge(bridge);
  421. }
  422. static void __devexit agp_serverworks_remove(struct pci_dev *pdev)
  423. {
  424. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  425. agp_remove_bridge(bridge);
  426. agp_put_bridge(bridge);
  427. }
  428. static struct pci_device_id agp_serverworks_pci_table[] = {
  429. {
  430. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  431. .class_mask = ~0,
  432. .vendor = PCI_VENDOR_ID_SERVERWORKS,
  433. .device = PCI_ANY_ID,
  434. .subvendor = PCI_ANY_ID,
  435. .subdevice = PCI_ANY_ID,
  436. },
  437. { }
  438. };
  439. MODULE_DEVICE_TABLE(pci, agp_serverworks_pci_table);
  440. static struct pci_driver agp_serverworks_pci_driver = {
  441. .name = "agpgart-serverworks",
  442. .id_table = agp_serverworks_pci_table,
  443. .probe = agp_serverworks_probe,
  444. .remove = agp_serverworks_remove,
  445. };
  446. static int __init agp_serverworks_init(void)
  447. {
  448. if (agp_off)
  449. return -EINVAL;
  450. return pci_register_driver(&agp_serverworks_pci_driver);
  451. }
  452. static void __exit agp_serverworks_cleanup(void)
  453. {
  454. pci_unregister_driver(&agp_serverworks_pci_driver);
  455. }
  456. module_init(agp_serverworks_init);
  457. module_exit(agp_serverworks_cleanup);
  458. MODULE_LICENSE("GPL and additional rights");