suspend.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. /*
  2. * Suspend support specific for i386.
  3. *
  4. * Distribute under GPLv2
  5. *
  6. * Copyright (c) 2002 Pavel Machek <pavel@suse.cz>
  7. * Copyright (c) 2001 Patrick Mochel <mochel@osdl.org>
  8. */
  9. #include <linux/config.h>
  10. #include <linux/smp.h>
  11. #include <linux/suspend.h>
  12. #include <asm/proto.h>
  13. struct saved_context saved_context;
  14. unsigned long saved_context_eax, saved_context_ebx, saved_context_ecx, saved_context_edx;
  15. unsigned long saved_context_esp, saved_context_ebp, saved_context_esi, saved_context_edi;
  16. unsigned long saved_context_r08, saved_context_r09, saved_context_r10, saved_context_r11;
  17. unsigned long saved_context_r12, saved_context_r13, saved_context_r14, saved_context_r15;
  18. unsigned long saved_context_eflags;
  19. void __save_processor_state(struct saved_context *ctxt)
  20. {
  21. kernel_fpu_begin();
  22. /*
  23. * descriptor tables
  24. */
  25. asm volatile ("sgdt %0" : "=m" (ctxt->gdt_limit));
  26. asm volatile ("sidt %0" : "=m" (ctxt->idt_limit));
  27. asm volatile ("str %0" : "=m" (ctxt->tr));
  28. /* XMM0..XMM15 should be handled by kernel_fpu_begin(). */
  29. /* EFER should be constant for kernel version, no need to handle it. */
  30. /*
  31. * segment registers
  32. */
  33. asm volatile ("movw %%ds, %0" : "=m" (ctxt->ds));
  34. asm volatile ("movw %%es, %0" : "=m" (ctxt->es));
  35. asm volatile ("movw %%fs, %0" : "=m" (ctxt->fs));
  36. asm volatile ("movw %%gs, %0" : "=m" (ctxt->gs));
  37. asm volatile ("movw %%ss, %0" : "=m" (ctxt->ss));
  38. rdmsrl(MSR_FS_BASE, ctxt->fs_base);
  39. rdmsrl(MSR_GS_BASE, ctxt->gs_base);
  40. rdmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
  41. /*
  42. * control registers
  43. */
  44. asm volatile ("movq %%cr0, %0" : "=r" (ctxt->cr0));
  45. asm volatile ("movq %%cr2, %0" : "=r" (ctxt->cr2));
  46. asm volatile ("movq %%cr3, %0" : "=r" (ctxt->cr3));
  47. asm volatile ("movq %%cr4, %0" : "=r" (ctxt->cr4));
  48. asm volatile ("movq %%cr8, %0" : "=r" (ctxt->cr8));
  49. }
  50. void save_processor_state(void)
  51. {
  52. __save_processor_state(&saved_context);
  53. }
  54. static void
  55. do_fpu_end(void)
  56. {
  57. /* restore FPU regs if necessary */
  58. /* Do it out of line so that gcc does not move cr0 load to some stupid place */
  59. kernel_fpu_end();
  60. mxcsr_feature_mask_init();
  61. }
  62. void __restore_processor_state(struct saved_context *ctxt)
  63. {
  64. /*
  65. * control registers
  66. */
  67. asm volatile ("movq %0, %%cr8" :: "r" (ctxt->cr8));
  68. asm volatile ("movq %0, %%cr4" :: "r" (ctxt->cr4));
  69. asm volatile ("movq %0, %%cr3" :: "r" (ctxt->cr3));
  70. asm volatile ("movq %0, %%cr2" :: "r" (ctxt->cr2));
  71. asm volatile ("movq %0, %%cr0" :: "r" (ctxt->cr0));
  72. /*
  73. * now restore the descriptor tables to their proper values
  74. * ltr is done i fix_processor_context().
  75. */
  76. asm volatile ("lgdt %0" :: "m" (ctxt->gdt_limit));
  77. asm volatile ("lidt %0" :: "m" (ctxt->idt_limit));
  78. /*
  79. * segment registers
  80. */
  81. asm volatile ("movw %0, %%ds" :: "r" (ctxt->ds));
  82. asm volatile ("movw %0, %%es" :: "r" (ctxt->es));
  83. asm volatile ("movw %0, %%fs" :: "r" (ctxt->fs));
  84. load_gs_index(ctxt->gs);
  85. asm volatile ("movw %0, %%ss" :: "r" (ctxt->ss));
  86. wrmsrl(MSR_FS_BASE, ctxt->fs_base);
  87. wrmsrl(MSR_GS_BASE, ctxt->gs_base);
  88. wrmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
  89. fix_processor_context();
  90. do_fpu_end();
  91. mtrr_ap_init();
  92. }
  93. void restore_processor_state(void)
  94. {
  95. __restore_processor_state(&saved_context);
  96. }
  97. void fix_processor_context(void)
  98. {
  99. int cpu = smp_processor_id();
  100. struct tss_struct *t = &per_cpu(init_tss, cpu);
  101. set_tss_desc(cpu,t); /* This just modifies memory; should not be neccessary. But... This is neccessary, because 386 hardware has concept of busy TSS or some similar stupidity. */
  102. cpu_gdt_table[cpu][GDT_ENTRY_TSS].type = 9;
  103. syscall_init(); /* This sets MSR_*STAR and related */
  104. load_TR_desc(); /* This does ltr */
  105. load_LDT(&current->active_mm->context); /* This does lldt */
  106. /*
  107. * Now maybe reload the debug registers
  108. */
  109. if (current->thread.debugreg7){
  110. loaddebug(&current->thread, 0);
  111. loaddebug(&current->thread, 1);
  112. loaddebug(&current->thread, 2);
  113. loaddebug(&current->thread, 3);
  114. /* no 4 and 5 */
  115. loaddebug(&current->thread, 6);
  116. loaddebug(&current->thread, 7);
  117. }
  118. }