nmi.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /*
  2. * linux/arch/x86_64/nmi.c
  3. *
  4. * NMI watchdog support on APIC systems
  5. *
  6. * Started by Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes:
  9. * Mikael Pettersson : AMD K7 support for local APIC NMI watchdog.
  10. * Mikael Pettersson : Power Management for local APIC NMI watchdog.
  11. * Pavel Machek and
  12. * Mikael Pettersson : PM converted to driver model. Disable/enable API.
  13. */
  14. #include <linux/config.h>
  15. #include <linux/mm.h>
  16. #include <linux/delay.h>
  17. #include <linux/bootmem.h>
  18. #include <linux/smp_lock.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/mc146818rtc.h>
  21. #include <linux/kernel_stat.h>
  22. #include <linux/module.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/nmi.h>
  25. #include <linux/sysctl.h>
  26. #include <asm/smp.h>
  27. #include <asm/mtrr.h>
  28. #include <asm/mpspec.h>
  29. #include <asm/nmi.h>
  30. #include <asm/msr.h>
  31. #include <asm/proto.h>
  32. #include <asm/kdebug.h>
  33. #include <asm/local.h>
  34. /*
  35. * lapic_nmi_owner tracks the ownership of the lapic NMI hardware:
  36. * - it may be reserved by some other driver, or not
  37. * - when not reserved by some other driver, it may be used for
  38. * the NMI watchdog, or not
  39. *
  40. * This is maintained separately from nmi_active because the NMI
  41. * watchdog may also be driven from the I/O APIC timer.
  42. */
  43. static DEFINE_SPINLOCK(lapic_nmi_owner_lock);
  44. static unsigned int lapic_nmi_owner;
  45. #define LAPIC_NMI_WATCHDOG (1<<0)
  46. #define LAPIC_NMI_RESERVED (1<<1)
  47. /* nmi_active:
  48. * +1: the lapic NMI watchdog is active, but can be disabled
  49. * 0: the lapic NMI watchdog has not been set up, and cannot
  50. * be enabled
  51. * -1: the lapic NMI watchdog is disabled, but can be enabled
  52. */
  53. int nmi_active; /* oprofile uses this */
  54. int panic_on_timeout;
  55. unsigned int nmi_watchdog = NMI_DEFAULT;
  56. static unsigned int nmi_hz = HZ;
  57. static unsigned int nmi_perfctr_msr; /* the MSR to reset in NMI handler */
  58. static unsigned int nmi_p4_cccr_val;
  59. /* Note that these events don't tick when the CPU idles. This means
  60. the frequency varies with CPU load. */
  61. #define K7_EVNTSEL_ENABLE (1 << 22)
  62. #define K7_EVNTSEL_INT (1 << 20)
  63. #define K7_EVNTSEL_OS (1 << 17)
  64. #define K7_EVNTSEL_USR (1 << 16)
  65. #define K7_EVENT_CYCLES_PROCESSOR_IS_RUNNING 0x76
  66. #define K7_NMI_EVENT K7_EVENT_CYCLES_PROCESSOR_IS_RUNNING
  67. #define MSR_P4_MISC_ENABLE 0x1A0
  68. #define MSR_P4_MISC_ENABLE_PERF_AVAIL (1<<7)
  69. #define MSR_P4_MISC_ENABLE_PEBS_UNAVAIL (1<<12)
  70. #define MSR_P4_PERFCTR0 0x300
  71. #define MSR_P4_CCCR0 0x360
  72. #define P4_ESCR_EVENT_SELECT(N) ((N)<<25)
  73. #define P4_ESCR_OS (1<<3)
  74. #define P4_ESCR_USR (1<<2)
  75. #define P4_CCCR_OVF_PMI0 (1<<26)
  76. #define P4_CCCR_OVF_PMI1 (1<<27)
  77. #define P4_CCCR_THRESHOLD(N) ((N)<<20)
  78. #define P4_CCCR_COMPLEMENT (1<<19)
  79. #define P4_CCCR_COMPARE (1<<18)
  80. #define P4_CCCR_REQUIRED (3<<16)
  81. #define P4_CCCR_ESCR_SELECT(N) ((N)<<13)
  82. #define P4_CCCR_ENABLE (1<<12)
  83. /* Set up IQ_COUNTER0 to behave like a clock, by having IQ_CCCR0 filter
  84. CRU_ESCR0 (with any non-null event selector) through a complemented
  85. max threshold. [IA32-Vol3, Section 14.9.9] */
  86. #define MSR_P4_IQ_COUNTER0 0x30C
  87. #define P4_NMI_CRU_ESCR0 (P4_ESCR_EVENT_SELECT(0x3F)|P4_ESCR_OS|P4_ESCR_USR)
  88. #define P4_NMI_IQ_CCCR0 \
  89. (P4_CCCR_OVF_PMI0|P4_CCCR_THRESHOLD(15)|P4_CCCR_COMPLEMENT| \
  90. P4_CCCR_COMPARE|P4_CCCR_REQUIRED|P4_CCCR_ESCR_SELECT(4)|P4_CCCR_ENABLE)
  91. static __cpuinit inline int nmi_known_cpu(void)
  92. {
  93. switch (boot_cpu_data.x86_vendor) {
  94. case X86_VENDOR_AMD:
  95. return boot_cpu_data.x86 == 15;
  96. case X86_VENDOR_INTEL:
  97. return boot_cpu_data.x86 == 15;
  98. }
  99. return 0;
  100. }
  101. /* Run after command line and cpu_init init, but before all other checks */
  102. void __cpuinit nmi_watchdog_default(void)
  103. {
  104. if (nmi_watchdog != NMI_DEFAULT)
  105. return;
  106. if (nmi_known_cpu())
  107. nmi_watchdog = NMI_LOCAL_APIC;
  108. else
  109. nmi_watchdog = NMI_IO_APIC;
  110. }
  111. #ifdef CONFIG_SMP
  112. /* The performance counters used by NMI_LOCAL_APIC don't trigger when
  113. * the CPU is idle. To make sure the NMI watchdog really ticks on all
  114. * CPUs during the test make them busy.
  115. */
  116. static __init void nmi_cpu_busy(void *data)
  117. {
  118. volatile int *endflag = data;
  119. local_irq_enable();
  120. /* Intentionally don't use cpu_relax here. This is
  121. to make sure that the performance counter really ticks,
  122. even if there is a simulator or similar that catches the
  123. pause instruction. On a real HT machine this is fine because
  124. all other CPUs are busy with "useless" delay loops and don't
  125. care if they get somewhat less cycles. */
  126. while (*endflag == 0)
  127. barrier();
  128. }
  129. #endif
  130. int __init check_nmi_watchdog (void)
  131. {
  132. volatile int endflag = 0;
  133. int *counts;
  134. int cpu;
  135. counts = kmalloc(NR_CPUS * sizeof(int), GFP_KERNEL);
  136. if (!counts)
  137. return -1;
  138. printk(KERN_INFO "testing NMI watchdog ... ");
  139. if (nmi_watchdog == NMI_LOCAL_APIC)
  140. smp_call_function(nmi_cpu_busy, (void *)&endflag, 0, 0);
  141. for (cpu = 0; cpu < NR_CPUS; cpu++)
  142. counts[cpu] = cpu_pda[cpu].__nmi_count;
  143. local_irq_enable();
  144. mdelay((10*1000)/nmi_hz); // wait 10 ticks
  145. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  146. if (!cpu_online(cpu))
  147. continue;
  148. if (cpu_pda[cpu].__nmi_count - counts[cpu] <= 5) {
  149. endflag = 1;
  150. printk("CPU#%d: NMI appears to be stuck (%d->%d)!\n",
  151. cpu,
  152. counts[cpu],
  153. cpu_pda[cpu].__nmi_count);
  154. nmi_active = 0;
  155. lapic_nmi_owner &= ~LAPIC_NMI_WATCHDOG;
  156. nmi_perfctr_msr = 0;
  157. kfree(counts);
  158. return -1;
  159. }
  160. }
  161. endflag = 1;
  162. printk("OK.\n");
  163. /* now that we know it works we can reduce NMI frequency to
  164. something more reasonable; makes a difference in some configs */
  165. if (nmi_watchdog == NMI_LOCAL_APIC)
  166. nmi_hz = 1;
  167. kfree(counts);
  168. return 0;
  169. }
  170. int __init setup_nmi_watchdog(char *str)
  171. {
  172. int nmi;
  173. if (!strncmp(str,"panic",5)) {
  174. panic_on_timeout = 1;
  175. str = strchr(str, ',');
  176. if (!str)
  177. return 1;
  178. ++str;
  179. }
  180. get_option(&str, &nmi);
  181. if (nmi >= NMI_INVALID)
  182. return 0;
  183. nmi_watchdog = nmi;
  184. return 1;
  185. }
  186. __setup("nmi_watchdog=", setup_nmi_watchdog);
  187. static void disable_lapic_nmi_watchdog(void)
  188. {
  189. if (nmi_active <= 0)
  190. return;
  191. switch (boot_cpu_data.x86_vendor) {
  192. case X86_VENDOR_AMD:
  193. wrmsr(MSR_K7_EVNTSEL0, 0, 0);
  194. break;
  195. case X86_VENDOR_INTEL:
  196. if (boot_cpu_data.x86 == 15) {
  197. wrmsr(MSR_P4_IQ_CCCR0, 0, 0);
  198. wrmsr(MSR_P4_CRU_ESCR0, 0, 0);
  199. }
  200. break;
  201. }
  202. nmi_active = -1;
  203. /* tell do_nmi() and others that we're not active any more */
  204. nmi_watchdog = 0;
  205. }
  206. static void enable_lapic_nmi_watchdog(void)
  207. {
  208. if (nmi_active < 0) {
  209. nmi_watchdog = NMI_LOCAL_APIC;
  210. setup_apic_nmi_watchdog();
  211. }
  212. }
  213. int reserve_lapic_nmi(void)
  214. {
  215. unsigned int old_owner;
  216. spin_lock(&lapic_nmi_owner_lock);
  217. old_owner = lapic_nmi_owner;
  218. lapic_nmi_owner |= LAPIC_NMI_RESERVED;
  219. spin_unlock(&lapic_nmi_owner_lock);
  220. if (old_owner & LAPIC_NMI_RESERVED)
  221. return -EBUSY;
  222. if (old_owner & LAPIC_NMI_WATCHDOG)
  223. disable_lapic_nmi_watchdog();
  224. return 0;
  225. }
  226. void release_lapic_nmi(void)
  227. {
  228. unsigned int new_owner;
  229. spin_lock(&lapic_nmi_owner_lock);
  230. new_owner = lapic_nmi_owner & ~LAPIC_NMI_RESERVED;
  231. lapic_nmi_owner = new_owner;
  232. spin_unlock(&lapic_nmi_owner_lock);
  233. if (new_owner & LAPIC_NMI_WATCHDOG)
  234. enable_lapic_nmi_watchdog();
  235. }
  236. void disable_timer_nmi_watchdog(void)
  237. {
  238. if ((nmi_watchdog != NMI_IO_APIC) || (nmi_active <= 0))
  239. return;
  240. disable_irq(0);
  241. unset_nmi_callback();
  242. nmi_active = -1;
  243. nmi_watchdog = NMI_NONE;
  244. }
  245. void enable_timer_nmi_watchdog(void)
  246. {
  247. if (nmi_active < 0) {
  248. nmi_watchdog = NMI_IO_APIC;
  249. touch_nmi_watchdog();
  250. nmi_active = 1;
  251. enable_irq(0);
  252. }
  253. }
  254. #ifdef CONFIG_PM
  255. static int nmi_pm_active; /* nmi_active before suspend */
  256. static int lapic_nmi_suspend(struct sys_device *dev, pm_message_t state)
  257. {
  258. nmi_pm_active = nmi_active;
  259. disable_lapic_nmi_watchdog();
  260. return 0;
  261. }
  262. static int lapic_nmi_resume(struct sys_device *dev)
  263. {
  264. if (nmi_pm_active > 0)
  265. enable_lapic_nmi_watchdog();
  266. return 0;
  267. }
  268. static struct sysdev_class nmi_sysclass = {
  269. set_kset_name("lapic_nmi"),
  270. .resume = lapic_nmi_resume,
  271. .suspend = lapic_nmi_suspend,
  272. };
  273. static struct sys_device device_lapic_nmi = {
  274. .id = 0,
  275. .cls = &nmi_sysclass,
  276. };
  277. static int __init init_lapic_nmi_sysfs(void)
  278. {
  279. int error;
  280. if (nmi_active == 0 || nmi_watchdog != NMI_LOCAL_APIC)
  281. return 0;
  282. error = sysdev_class_register(&nmi_sysclass);
  283. if (!error)
  284. error = sysdev_register(&device_lapic_nmi);
  285. return error;
  286. }
  287. /* must come after the local APIC's device_initcall() */
  288. late_initcall(init_lapic_nmi_sysfs);
  289. #endif /* CONFIG_PM */
  290. /*
  291. * Activate the NMI watchdog via the local APIC.
  292. * Original code written by Keith Owens.
  293. */
  294. static void clear_msr_range(unsigned int base, unsigned int n)
  295. {
  296. unsigned int i;
  297. for(i = 0; i < n; ++i)
  298. wrmsr(base+i, 0, 0);
  299. }
  300. static void setup_k7_watchdog(void)
  301. {
  302. int i;
  303. unsigned int evntsel;
  304. nmi_perfctr_msr = MSR_K7_PERFCTR0;
  305. for(i = 0; i < 4; ++i) {
  306. /* Simulator may not support it */
  307. if (checking_wrmsrl(MSR_K7_EVNTSEL0+i, 0UL)) {
  308. nmi_perfctr_msr = 0;
  309. return;
  310. }
  311. wrmsrl(MSR_K7_PERFCTR0+i, 0UL);
  312. }
  313. evntsel = K7_EVNTSEL_INT
  314. | K7_EVNTSEL_OS
  315. | K7_EVNTSEL_USR
  316. | K7_NMI_EVENT;
  317. wrmsr(MSR_K7_EVNTSEL0, evntsel, 0);
  318. wrmsr(MSR_K7_PERFCTR0, -(cpu_khz/nmi_hz*1000), -1);
  319. apic_write(APIC_LVTPC, APIC_DM_NMI);
  320. evntsel |= K7_EVNTSEL_ENABLE;
  321. wrmsr(MSR_K7_EVNTSEL0, evntsel, 0);
  322. }
  323. static int setup_p4_watchdog(void)
  324. {
  325. unsigned int misc_enable, dummy;
  326. rdmsr(MSR_P4_MISC_ENABLE, misc_enable, dummy);
  327. if (!(misc_enable & MSR_P4_MISC_ENABLE_PERF_AVAIL))
  328. return 0;
  329. nmi_perfctr_msr = MSR_P4_IQ_COUNTER0;
  330. nmi_p4_cccr_val = P4_NMI_IQ_CCCR0;
  331. #ifdef CONFIG_SMP
  332. if (smp_num_siblings == 2)
  333. nmi_p4_cccr_val |= P4_CCCR_OVF_PMI1;
  334. #endif
  335. if (!(misc_enable & MSR_P4_MISC_ENABLE_PEBS_UNAVAIL))
  336. clear_msr_range(0x3F1, 2);
  337. /* MSR 0x3F0 seems to have a default value of 0xFC00, but current
  338. docs doesn't fully define it, so leave it alone for now. */
  339. if (boot_cpu_data.x86_model >= 0x3) {
  340. /* MSR_P4_IQ_ESCR0/1 (0x3ba/0x3bb) removed */
  341. clear_msr_range(0x3A0, 26);
  342. clear_msr_range(0x3BC, 3);
  343. } else {
  344. clear_msr_range(0x3A0, 31);
  345. }
  346. clear_msr_range(0x3C0, 6);
  347. clear_msr_range(0x3C8, 6);
  348. clear_msr_range(0x3E0, 2);
  349. clear_msr_range(MSR_P4_CCCR0, 18);
  350. clear_msr_range(MSR_P4_PERFCTR0, 18);
  351. wrmsr(MSR_P4_CRU_ESCR0, P4_NMI_CRU_ESCR0, 0);
  352. wrmsr(MSR_P4_IQ_CCCR0, P4_NMI_IQ_CCCR0 & ~P4_CCCR_ENABLE, 0);
  353. Dprintk("setting P4_IQ_COUNTER0 to 0x%08lx\n", -(cpu_khz/nmi_hz*1000));
  354. wrmsr(MSR_P4_IQ_COUNTER0, -(cpu_khz/nmi_hz*1000), -1);
  355. apic_write(APIC_LVTPC, APIC_DM_NMI);
  356. wrmsr(MSR_P4_IQ_CCCR0, nmi_p4_cccr_val, 0);
  357. return 1;
  358. }
  359. void setup_apic_nmi_watchdog(void)
  360. {
  361. switch (boot_cpu_data.x86_vendor) {
  362. case X86_VENDOR_AMD:
  363. if (boot_cpu_data.x86 != 15)
  364. return;
  365. if (strstr(boot_cpu_data.x86_model_id, "Screwdriver"))
  366. return;
  367. setup_k7_watchdog();
  368. break;
  369. case X86_VENDOR_INTEL:
  370. if (boot_cpu_data.x86 != 15)
  371. return;
  372. if (!setup_p4_watchdog())
  373. return;
  374. break;
  375. default:
  376. return;
  377. }
  378. lapic_nmi_owner = LAPIC_NMI_WATCHDOG;
  379. nmi_active = 1;
  380. }
  381. /*
  382. * the best way to detect whether a CPU has a 'hard lockup' problem
  383. * is to check it's local APIC timer IRQ counts. If they are not
  384. * changing then that CPU has some problem.
  385. *
  386. * as these watchdog NMI IRQs are generated on every CPU, we only
  387. * have to check the current processor.
  388. */
  389. static DEFINE_PER_CPU(unsigned, last_irq_sum);
  390. static DEFINE_PER_CPU(local_t, alert_counter);
  391. static DEFINE_PER_CPU(int, nmi_touch);
  392. void touch_nmi_watchdog (void)
  393. {
  394. int i;
  395. /*
  396. * Tell other CPUs to reset their alert counters. We cannot
  397. * do it ourselves because the alert count increase is not
  398. * atomic.
  399. */
  400. for (i = 0; i < NR_CPUS; i++)
  401. per_cpu(nmi_touch, i) = 1;
  402. touch_softlockup_watchdog();
  403. }
  404. void nmi_watchdog_tick (struct pt_regs * regs, unsigned reason)
  405. {
  406. int sum;
  407. int touched = 0;
  408. sum = read_pda(apic_timer_irqs);
  409. if (__get_cpu_var(nmi_touch)) {
  410. __get_cpu_var(nmi_touch) = 0;
  411. touched = 1;
  412. }
  413. if (!touched && __get_cpu_var(last_irq_sum) == sum) {
  414. /*
  415. * Ayiee, looks like this CPU is stuck ...
  416. * wait a few IRQs (5 seconds) before doing the oops ...
  417. */
  418. local_inc(&__get_cpu_var(alert_counter));
  419. if (local_read(&__get_cpu_var(alert_counter)) == 5*nmi_hz) {
  420. if (notify_die(DIE_NMI, "nmi", regs, reason, 2, SIGINT)
  421. == NOTIFY_STOP) {
  422. local_set(&__get_cpu_var(alert_counter), 0);
  423. return;
  424. }
  425. die_nmi("NMI Watchdog detected LOCKUP on CPU %d\n", regs);
  426. }
  427. } else {
  428. __get_cpu_var(last_irq_sum) = sum;
  429. local_set(&__get_cpu_var(alert_counter), 0);
  430. }
  431. if (nmi_perfctr_msr) {
  432. if (nmi_perfctr_msr == MSR_P4_IQ_COUNTER0) {
  433. /*
  434. * P4 quirks:
  435. * - An overflown perfctr will assert its interrupt
  436. * until the OVF flag in its CCCR is cleared.
  437. * - LVTPC is masked on interrupt and must be
  438. * unmasked by the LVTPC handler.
  439. */
  440. wrmsr(MSR_P4_IQ_CCCR0, nmi_p4_cccr_val, 0);
  441. apic_write(APIC_LVTPC, APIC_DM_NMI);
  442. }
  443. wrmsr(nmi_perfctr_msr, -(cpu_khz/nmi_hz*1000), -1);
  444. }
  445. }
  446. static int dummy_nmi_callback(struct pt_regs * regs, int cpu)
  447. {
  448. return 0;
  449. }
  450. static nmi_callback_t nmi_callback = dummy_nmi_callback;
  451. asmlinkage void do_nmi(struct pt_regs * regs, long error_code)
  452. {
  453. int cpu = safe_smp_processor_id();
  454. nmi_enter();
  455. add_pda(__nmi_count,1);
  456. if (!rcu_dereference(nmi_callback)(regs, cpu))
  457. default_do_nmi(regs);
  458. nmi_exit();
  459. }
  460. void set_nmi_callback(nmi_callback_t callback)
  461. {
  462. rcu_assign_pointer(nmi_callback, callback);
  463. }
  464. void unset_nmi_callback(void)
  465. {
  466. nmi_callback = dummy_nmi_callback;
  467. }
  468. #ifdef CONFIG_SYSCTL
  469. static int unknown_nmi_panic_callback(struct pt_regs *regs, int cpu)
  470. {
  471. unsigned char reason = get_nmi_reason();
  472. char buf[64];
  473. if (!(reason & 0xc0)) {
  474. sprintf(buf, "NMI received for unknown reason %02x\n", reason);
  475. die_nmi(buf,regs);
  476. }
  477. return 0;
  478. }
  479. /*
  480. * proc handler for /proc/sys/kernel/unknown_nmi_panic
  481. */
  482. int proc_unknown_nmi_panic(struct ctl_table *table, int write, struct file *file,
  483. void __user *buffer, size_t *length, loff_t *ppos)
  484. {
  485. int old_state;
  486. old_state = unknown_nmi_panic;
  487. proc_dointvec(table, write, file, buffer, length, ppos);
  488. if (!!old_state == !!unknown_nmi_panic)
  489. return 0;
  490. if (unknown_nmi_panic) {
  491. if (reserve_lapic_nmi() < 0) {
  492. unknown_nmi_panic = 0;
  493. return -EBUSY;
  494. } else {
  495. set_nmi_callback(unknown_nmi_panic_callback);
  496. }
  497. } else {
  498. release_lapic_nmi();
  499. unset_nmi_callback();
  500. }
  501. return 0;
  502. }
  503. #endif
  504. EXPORT_SYMBOL(nmi_active);
  505. EXPORT_SYMBOL(nmi_watchdog);
  506. EXPORT_SYMBOL(reserve_lapic_nmi);
  507. EXPORT_SYMBOL(release_lapic_nmi);
  508. EXPORT_SYMBOL(disable_timer_nmi_watchdog);
  509. EXPORT_SYMBOL(enable_timer_nmi_watchdog);
  510. EXPORT_SYMBOL(touch_nmi_watchdog);