cputable.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040
  1. /*
  2. * arch/ppc/kernel/cputable.c
  3. *
  4. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/config.h>
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/threads.h>
  15. #include <linux/init.h>
  16. #include <asm/cputable.h>
  17. struct cpu_spec* cur_cpu_spec[NR_CPUS];
  18. extern void __setup_cpu_601(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  19. extern void __setup_cpu_603(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  20. extern void __setup_cpu_604(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  21. extern void __setup_cpu_750(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  22. extern void __setup_cpu_750cx(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  23. extern void __setup_cpu_750fx(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  24. extern void __setup_cpu_7400(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  25. extern void __setup_cpu_7410(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  26. extern void __setup_cpu_745x(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  27. extern void __setup_cpu_power3(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  28. extern void __setup_cpu_power4(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  29. extern void __setup_cpu_ppc970(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  30. extern void __setup_cpu_generic(unsigned long offset, int cpu_nr, struct cpu_spec* spec);
  31. #define CLASSIC_PPC (!defined(CONFIG_8xx) && !defined(CONFIG_4xx) && \
  32. !defined(CONFIG_POWER3) && !defined(CONFIG_POWER4) && \
  33. !defined(CONFIG_BOOKE))
  34. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  35. * ones as well...
  36. */
  37. #define COMMON_PPC (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  38. PPC_FEATURE_HAS_MMU)
  39. /* We only set the altivec features if the kernel was compiled with altivec
  40. * support
  41. */
  42. #ifdef CONFIG_ALTIVEC
  43. #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
  44. #define PPC_FEATURE_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
  45. #else
  46. #define CPU_FTR_ALTIVEC_COMP 0
  47. #define PPC_FEATURE_ALTIVEC_COMP 0
  48. #endif
  49. /* We only set the spe features if the kernel was compiled with
  50. * spe support
  51. */
  52. #ifdef CONFIG_SPE
  53. #define PPC_FEATURE_SPE_COMP PPC_FEATURE_HAS_SPE
  54. #else
  55. #define PPC_FEATURE_SPE_COMP 0
  56. #endif
  57. /* We need to mark all pages as being coherent if we're SMP or we
  58. * have a 74[45]x and an MPC107 host bridge.
  59. */
  60. #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE)
  61. #define CPU_FTR_COMMON CPU_FTR_NEED_COHERENT
  62. #else
  63. #define CPU_FTR_COMMON 0
  64. #endif
  65. /* The powersave features NAP & DOZE seems to confuse BDI when
  66. debugging. So if a BDI is used, disable theses
  67. */
  68. #ifndef CONFIG_BDI_SWITCH
  69. #define CPU_FTR_MAYBE_CAN_DOZE CPU_FTR_CAN_DOZE
  70. #define CPU_FTR_MAYBE_CAN_NAP CPU_FTR_CAN_NAP
  71. #else
  72. #define CPU_FTR_MAYBE_CAN_DOZE 0
  73. #define CPU_FTR_MAYBE_CAN_NAP 0
  74. #endif
  75. struct cpu_spec cpu_specs[] = {
  76. #if CLASSIC_PPC
  77. { /* 601 */
  78. .pvr_mask = 0xffff0000,
  79. .pvr_value = 0x00010000,
  80. .cpu_name = "601",
  81. .cpu_features = CPU_FTR_COMMON | CPU_FTR_601 |
  82. CPU_FTR_HPTE_TABLE,
  83. .cpu_user_features = COMMON_PPC | PPC_FEATURE_601_INSTR |
  84. PPC_FEATURE_UNIFIED_CACHE,
  85. .icache_bsize = 32,
  86. .dcache_bsize = 32,
  87. .cpu_setup = __setup_cpu_601
  88. },
  89. { /* 603 */
  90. .pvr_mask = 0xffff0000,
  91. .pvr_value = 0x00030000,
  92. .cpu_name = "603",
  93. .cpu_features = CPU_FTR_COMMON |
  94. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  95. CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP,
  96. .cpu_user_features = COMMON_PPC,
  97. .icache_bsize = 32,
  98. .dcache_bsize = 32,
  99. .cpu_setup = __setup_cpu_603
  100. },
  101. { /* 603e */
  102. .pvr_mask = 0xffff0000,
  103. .pvr_value = 0x00060000,
  104. .cpu_name = "603e",
  105. .cpu_features = CPU_FTR_COMMON |
  106. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  107. CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP,
  108. .cpu_user_features = COMMON_PPC,
  109. .icache_bsize = 32,
  110. .dcache_bsize = 32,
  111. .cpu_setup = __setup_cpu_603
  112. },
  113. { /* 603ev */
  114. .pvr_mask = 0xffff0000,
  115. .pvr_value = 0x00070000,
  116. .cpu_name = "603ev",
  117. .cpu_features = CPU_FTR_COMMON |
  118. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  119. CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP,
  120. .cpu_user_features = COMMON_PPC,
  121. .icache_bsize = 32,
  122. .dcache_bsize = 32,
  123. .cpu_setup = __setup_cpu_603
  124. },
  125. { /* 604 */
  126. .pvr_mask = 0xffff0000,
  127. .pvr_value = 0x00040000,
  128. .cpu_name = "604",
  129. .cpu_features = CPU_FTR_COMMON |
  130. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  131. CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE,
  132. .cpu_user_features = COMMON_PPC,
  133. .icache_bsize = 32,
  134. .dcache_bsize = 32,
  135. .num_pmcs = 2,
  136. .cpu_setup = __setup_cpu_604
  137. },
  138. { /* 604e */
  139. .pvr_mask = 0xfffff000,
  140. .pvr_value = 0x00090000,
  141. .cpu_name = "604e",
  142. .cpu_features = CPU_FTR_COMMON |
  143. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  144. CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE,
  145. .cpu_user_features = COMMON_PPC,
  146. .icache_bsize = 32,
  147. .dcache_bsize = 32,
  148. .num_pmcs = 4,
  149. .cpu_setup = __setup_cpu_604
  150. },
  151. { /* 604r */
  152. .pvr_mask = 0xffff0000,
  153. .pvr_value = 0x00090000,
  154. .cpu_name = "604r",
  155. .cpu_features = CPU_FTR_COMMON |
  156. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  157. CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE,
  158. .cpu_user_features = COMMON_PPC,
  159. .icache_bsize = 32,
  160. .dcache_bsize = 32,
  161. .num_pmcs = 4,
  162. .cpu_setup = __setup_cpu_604
  163. },
  164. { /* 604ev */
  165. .pvr_mask = 0xffff0000,
  166. .pvr_value = 0x000a0000,
  167. .cpu_name = "604ev",
  168. .cpu_features = CPU_FTR_COMMON |
  169. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  170. CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE,
  171. .cpu_user_features = COMMON_PPC,
  172. .icache_bsize = 32,
  173. .dcache_bsize = 32,
  174. .num_pmcs = 4,
  175. .cpu_setup = __setup_cpu_604
  176. },
  177. { /* 740/750 (0x4202, don't support TAU ?) */
  178. .pvr_mask = 0xffffffff,
  179. .pvr_value = 0x00084202,
  180. .cpu_name = "740/750",
  181. .cpu_features = CPU_FTR_COMMON |
  182. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  183. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_HPTE_TABLE |
  184. CPU_FTR_MAYBE_CAN_NAP,
  185. .cpu_user_features = COMMON_PPC,
  186. .icache_bsize = 32,
  187. .dcache_bsize = 32,
  188. .num_pmcs = 4,
  189. .cpu_setup = __setup_cpu_750
  190. },
  191. { /* 750CX (80100 and 8010x?) */
  192. .pvr_mask = 0xfffffff0,
  193. .pvr_value = 0x00080100,
  194. .cpu_name = "750CX",
  195. .cpu_features = CPU_FTR_COMMON |
  196. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  197. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  198. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  199. .cpu_user_features = COMMON_PPC,
  200. .icache_bsize = 32,
  201. .dcache_bsize = 32,
  202. .num_pmcs = 4,
  203. .cpu_setup = __setup_cpu_750cx
  204. },
  205. { /* 750CX (82201 and 82202) */
  206. .pvr_mask = 0xfffffff0,
  207. .pvr_value = 0x00082200,
  208. .cpu_name = "750CX",
  209. .cpu_features = CPU_FTR_COMMON |
  210. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  211. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  212. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  213. .cpu_user_features = COMMON_PPC,
  214. .icache_bsize = 32,
  215. .dcache_bsize = 32,
  216. .num_pmcs = 4,
  217. .cpu_setup = __setup_cpu_750cx
  218. },
  219. { /* 750CXe (82214) */
  220. .pvr_mask = 0xfffffff0,
  221. .pvr_value = 0x00082210,
  222. .cpu_name = "750CXe",
  223. .cpu_features = CPU_FTR_COMMON |
  224. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  225. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  226. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  227. .cpu_user_features = COMMON_PPC,
  228. .icache_bsize = 32,
  229. .dcache_bsize = 32,
  230. .num_pmcs = 4,
  231. .cpu_setup = __setup_cpu_750cx
  232. },
  233. { /* 750CXe "Gekko" (83214) */
  234. .pvr_mask = 0xffffffff,
  235. .pvr_value = 0x00083214,
  236. .cpu_name = "750CXe",
  237. .cpu_features = CPU_FTR_COMMON |
  238. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  239. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  240. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  241. .cpu_user_features = COMMON_PPC,
  242. .icache_bsize = 32,
  243. .dcache_bsize = 32,
  244. .num_pmcs = 4,
  245. .cpu_setup = __setup_cpu_750cx
  246. },
  247. { /* 745/755 */
  248. .pvr_mask = 0xfffff000,
  249. .pvr_value = 0x00083000,
  250. .cpu_name = "745/755",
  251. .cpu_features = CPU_FTR_COMMON |
  252. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  253. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  254. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  255. .cpu_user_features = COMMON_PPC,
  256. .icache_bsize = 32,
  257. .dcache_bsize = 32,
  258. .num_pmcs = 4,
  259. .cpu_setup = __setup_cpu_750
  260. },
  261. { /* 750FX rev 1.x */
  262. .pvr_mask = 0xffffff00,
  263. .pvr_value = 0x70000100,
  264. .cpu_name = "750FX",
  265. .cpu_features = CPU_FTR_COMMON |
  266. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  267. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  268. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP |
  269. CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM,
  270. .cpu_user_features = COMMON_PPC,
  271. .icache_bsize = 32,
  272. .dcache_bsize = 32,
  273. .num_pmcs = 4,
  274. .cpu_setup = __setup_cpu_750
  275. },
  276. { /* 750FX rev 2.0 must disable HID0[DPM] */
  277. .pvr_mask = 0xffffffff,
  278. .pvr_value = 0x70000200,
  279. .cpu_name = "750FX",
  280. .cpu_features = CPU_FTR_COMMON |
  281. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  282. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  283. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP |
  284. CPU_FTR_NO_DPM,
  285. .cpu_user_features = COMMON_PPC,
  286. .icache_bsize = 32,
  287. .dcache_bsize = 32,
  288. .num_pmcs = 4,
  289. .cpu_setup = __setup_cpu_750
  290. },
  291. { /* 750FX (All revs except 2.0) */
  292. .pvr_mask = 0xffff0000,
  293. .pvr_value = 0x70000000,
  294. .cpu_name = "750FX",
  295. .cpu_features = CPU_FTR_COMMON |
  296. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  297. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  298. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP |
  299. CPU_FTR_DUAL_PLL_750FX | CPU_FTR_HAS_HIGH_BATS,
  300. .cpu_user_features = COMMON_PPC,
  301. .icache_bsize = 32,
  302. .dcache_bsize = 32,
  303. .num_pmcs = 4,
  304. .cpu_setup = __setup_cpu_750fx
  305. },
  306. { /* 750GX */
  307. .pvr_mask = 0xffff0000,
  308. .pvr_value = 0x70020000,
  309. .cpu_name = "750GX",
  310. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  311. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB |
  312. CPU_FTR_L2CR | CPU_FTR_TAU | CPU_FTR_HPTE_TABLE |
  313. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_DUAL_PLL_750FX |
  314. CPU_FTR_HAS_HIGH_BATS,
  315. .cpu_user_features = COMMON_PPC,
  316. .icache_bsize = 32,
  317. .dcache_bsize = 32,
  318. .num_pmcs = 4,
  319. .cpu_setup = __setup_cpu_750fx
  320. },
  321. { /* 740/750 (L2CR bit need fixup for 740) */
  322. .pvr_mask = 0xffff0000,
  323. .pvr_value = 0x00080000,
  324. .cpu_name = "740/750",
  325. .cpu_features = CPU_FTR_COMMON |
  326. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  327. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  328. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  329. .cpu_user_features = COMMON_PPC,
  330. .icache_bsize = 32,
  331. .dcache_bsize = 32,
  332. .num_pmcs = 4,
  333. .cpu_setup = __setup_cpu_750
  334. },
  335. { /* 7400 rev 1.1 ? (no TAU) */
  336. .pvr_mask = 0xffffffff,
  337. .pvr_value = 0x000c1101,
  338. .cpu_name = "7400 (1.1)",
  339. .cpu_features = CPU_FTR_COMMON |
  340. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  341. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP |
  342. CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP,
  343. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  344. .icache_bsize = 32,
  345. .dcache_bsize = 32,
  346. .num_pmcs = 4,
  347. .cpu_setup = __setup_cpu_7400
  348. },
  349. { /* 7400 */
  350. .pvr_mask = 0xffff0000,
  351. .pvr_value = 0x000c0000,
  352. .cpu_name = "7400",
  353. .cpu_features = CPU_FTR_COMMON |
  354. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  355. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  356. CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE |
  357. CPU_FTR_MAYBE_CAN_NAP,
  358. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  359. .icache_bsize = 32,
  360. .dcache_bsize = 32,
  361. .num_pmcs = 4,
  362. .cpu_setup = __setup_cpu_7400
  363. },
  364. { /* 7410 */
  365. .pvr_mask = 0xffff0000,
  366. .pvr_value = 0x800c0000,
  367. .cpu_name = "7410",
  368. .cpu_features = CPU_FTR_COMMON |
  369. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  370. CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU |
  371. CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE |
  372. CPU_FTR_MAYBE_CAN_NAP,
  373. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  374. .icache_bsize = 32,
  375. .dcache_bsize = 32,
  376. .num_pmcs = 4,
  377. .cpu_setup = __setup_cpu_7410
  378. },
  379. { /* 7450 2.0 - no doze/nap */
  380. .pvr_mask = 0xffffffff,
  381. .pvr_value = 0x80000200,
  382. .cpu_name = "7450",
  383. .cpu_features = CPU_FTR_COMMON |
  384. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  385. CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  386. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  387. CPU_FTR_NEED_COHERENT,
  388. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  389. .icache_bsize = 32,
  390. .dcache_bsize = 32,
  391. .num_pmcs = 6,
  392. .cpu_setup = __setup_cpu_745x
  393. },
  394. { /* 7450 2.1 */
  395. .pvr_mask = 0xffffffff,
  396. .pvr_value = 0x80000201,
  397. .cpu_name = "7450",
  398. .cpu_features = CPU_FTR_COMMON |
  399. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  400. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  401. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  402. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  403. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP |
  404. CPU_FTR_NEED_COHERENT,
  405. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  406. .icache_bsize = 32,
  407. .dcache_bsize = 32,
  408. .num_pmcs = 6,
  409. .cpu_setup = __setup_cpu_745x
  410. },
  411. { /* 7450 2.3 and newer */
  412. .pvr_mask = 0xffff0000,
  413. .pvr_value = 0x80000000,
  414. .cpu_name = "7450",
  415. .cpu_features = CPU_FTR_COMMON |
  416. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  417. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  418. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  419. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  420. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT,
  421. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  422. .icache_bsize = 32,
  423. .dcache_bsize = 32,
  424. .num_pmcs = 6,
  425. .cpu_setup = __setup_cpu_745x
  426. },
  427. { /* 7455 rev 1.x */
  428. .pvr_mask = 0xffffff00,
  429. .pvr_value = 0x80010100,
  430. .cpu_name = "7455",
  431. .cpu_features = CPU_FTR_COMMON |
  432. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  433. CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  434. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  435. CPU_FTR_HAS_HIGH_BATS | CPU_FTR_NEED_COHERENT,
  436. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  437. .icache_bsize = 32,
  438. .dcache_bsize = 32,
  439. .num_pmcs = 6,
  440. .cpu_setup = __setup_cpu_745x
  441. },
  442. { /* 7455 rev 2.0 */
  443. .pvr_mask = 0xffffffff,
  444. .pvr_value = 0x80010200,
  445. .cpu_name = "7455",
  446. .cpu_features = CPU_FTR_COMMON |
  447. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  448. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  449. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  450. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  451. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP |
  452. CPU_FTR_NEED_COHERENT | CPU_FTR_HAS_HIGH_BATS,
  453. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  454. .icache_bsize = 32,
  455. .dcache_bsize = 32,
  456. .num_pmcs = 6,
  457. .cpu_setup = __setup_cpu_745x
  458. },
  459. { /* 7455 others */
  460. .pvr_mask = 0xffff0000,
  461. .pvr_value = 0x80010000,
  462. .cpu_name = "7455",
  463. .cpu_features = CPU_FTR_COMMON |
  464. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  465. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  466. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  467. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  468. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  469. CPU_FTR_NEED_COHERENT,
  470. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  471. .icache_bsize = 32,
  472. .dcache_bsize = 32,
  473. .num_pmcs = 6,
  474. .cpu_setup = __setup_cpu_745x
  475. },
  476. { /* 7447/7457 Rev 1.0 */
  477. .pvr_mask = 0xffffffff,
  478. .pvr_value = 0x80020100,
  479. .cpu_name = "7447/7457",
  480. .cpu_features = CPU_FTR_COMMON |
  481. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  482. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  483. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  484. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  485. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  486. CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC,
  487. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  488. .icache_bsize = 32,
  489. .dcache_bsize = 32,
  490. .num_pmcs = 6,
  491. .cpu_setup = __setup_cpu_745x
  492. },
  493. { /* 7447/7457 Rev 1.1 */
  494. .pvr_mask = 0xffffffff,
  495. .pvr_value = 0x80020101,
  496. .cpu_name = "7447/7457",
  497. .cpu_features = CPU_FTR_COMMON |
  498. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  499. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  500. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  501. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  502. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  503. CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC,
  504. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  505. .icache_bsize = 32,
  506. .dcache_bsize = 32,
  507. .num_pmcs = 6,
  508. .cpu_setup = __setup_cpu_745x
  509. },
  510. { /* 7447/7457 Rev 1.2 and later */
  511. .pvr_mask = 0xffff0000,
  512. .pvr_value = 0x80020000,
  513. .cpu_name = "7447/7457",
  514. .cpu_features = CPU_FTR_COMMON |
  515. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  516. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  517. CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR |
  518. CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 |
  519. CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS |
  520. CPU_FTR_NEED_COHERENT,
  521. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  522. .icache_bsize = 32,
  523. .dcache_bsize = 32,
  524. .num_pmcs = 6,
  525. .cpu_setup = __setup_cpu_745x
  526. },
  527. { /* 7447A */
  528. .pvr_mask = 0xffff0000,
  529. .pvr_value = 0x80030000,
  530. .cpu_name = "7447A",
  531. .cpu_features = CPU_FTR_COMMON |
  532. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  533. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  534. CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE |
  535. CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR |
  536. CPU_FTR_HAS_HIGH_BATS | CPU_FTR_NEED_COHERENT,
  537. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  538. .icache_bsize = 32,
  539. .dcache_bsize = 32,
  540. .num_pmcs = 6,
  541. .cpu_setup = __setup_cpu_745x
  542. },
  543. { /* 7448 */
  544. .pvr_mask = 0xffff0000,
  545. .pvr_value = 0x80040000,
  546. .cpu_name = "7448",
  547. .cpu_features = CPU_FTR_COMMON |
  548. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  549. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR |
  550. CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE |
  551. CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR |
  552. CPU_FTR_HAS_HIGH_BATS | CPU_FTR_NEED_COHERENT,
  553. .cpu_user_features = COMMON_PPC | PPC_FEATURE_ALTIVEC_COMP,
  554. .icache_bsize = 32,
  555. .dcache_bsize = 32,
  556. .num_pmcs = 6,
  557. .cpu_setup = __setup_cpu_745x
  558. },
  559. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  560. .pvr_mask = 0x7fff0000,
  561. .pvr_value = 0x00810000,
  562. .cpu_name = "82xx",
  563. .cpu_features = CPU_FTR_COMMON |
  564. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE |
  565. CPU_FTR_USE_TB,
  566. .cpu_user_features = COMMON_PPC,
  567. .icache_bsize = 32,
  568. .dcache_bsize = 32,
  569. .cpu_setup = __setup_cpu_603
  570. },
  571. { /* All G2_LE (603e core, plus some) have the same pvr */
  572. .pvr_mask = 0x7fff0000,
  573. .pvr_value = 0x00820000,
  574. .cpu_name = "G2_LE",
  575. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  576. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB |
  577. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS,
  578. .cpu_user_features = COMMON_PPC,
  579. .icache_bsize = 32,
  580. .dcache_bsize = 32,
  581. .cpu_setup = __setup_cpu_603
  582. },
  583. { /* e300 (a 603e core, plus some) on 83xx */
  584. .pvr_mask = 0x7fff0000,
  585. .pvr_value = 0x00830000,
  586. .cpu_name = "e300",
  587. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  588. CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB |
  589. CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS,
  590. .cpu_user_features = COMMON_PPC,
  591. .icache_bsize = 32,
  592. .dcache_bsize = 32,
  593. .cpu_setup = __setup_cpu_603
  594. },
  595. { /* default match, we assume split I/D cache & TB (non-601)... */
  596. .pvr_mask = 0x00000000,
  597. .pvr_value = 0x00000000,
  598. .cpu_name = "(generic PPC)",
  599. .cpu_features = CPU_FTR_COMMON |
  600. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  601. CPU_FTR_HPTE_TABLE,
  602. .cpu_user_features = COMMON_PPC,
  603. .icache_bsize = 32,
  604. .dcache_bsize = 32,
  605. .cpu_setup = __setup_cpu_generic
  606. },
  607. #endif /* CLASSIC_PPC */
  608. #ifdef CONFIG_PPC64BRIDGE
  609. { /* Power3 */
  610. .pvr_mask = 0xffff0000,
  611. .pvr_value = 0x00400000,
  612. .cpu_name = "Power3 (630)",
  613. .cpu_features = CPU_FTR_COMMON |
  614. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  615. CPU_FTR_HPTE_TABLE,
  616. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  617. .icache_bsize = 128,
  618. .dcache_bsize = 128,
  619. .num_pmcs = 8,
  620. .cpu_setup = __setup_cpu_power3
  621. },
  622. { /* Power3+ */
  623. .pvr_mask = 0xffff0000,
  624. .pvr_value = 0x00410000,
  625. .cpu_name = "Power3 (630+)",
  626. .cpu_features = CPU_FTR_COMMON |
  627. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  628. CPU_FTR_HPTE_TABLE,
  629. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  630. .icache_bsize = 128,
  631. .dcache_bsize = 128,
  632. .num_pmcs = 8,
  633. .cpu_setup = __setup_cpu_power3
  634. },
  635. { /* I-star */
  636. .pvr_mask = 0xffff0000,
  637. .pvr_value = 0x00360000,
  638. .cpu_name = "I-star",
  639. .cpu_features = CPU_FTR_COMMON |
  640. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  641. CPU_FTR_HPTE_TABLE,
  642. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  643. .icache_bsize = 128,
  644. .dcache_bsize = 128,
  645. .num_pmcs = 8,
  646. .cpu_setup = __setup_cpu_power3
  647. },
  648. { /* S-star */
  649. .pvr_mask = 0xffff0000,
  650. .pvr_value = 0x00370000,
  651. .cpu_name = "S-star",
  652. .cpu_features = CPU_FTR_COMMON |
  653. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  654. CPU_FTR_HPTE_TABLE,
  655. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  656. .icache_bsize = 128,
  657. .dcache_bsize = 128,
  658. .num_pmcs = 8,
  659. .cpu_setup = __setup_cpu_power3
  660. },
  661. #endif /* CONFIG_PPC64BRIDGE */
  662. #ifdef CONFIG_POWER4
  663. { /* Power4 */
  664. .pvr_mask = 0xffff0000,
  665. .pvr_value = 0x00350000,
  666. .cpu_name = "Power4",
  667. .cpu_features = CPU_FTR_COMMON |
  668. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  669. CPU_FTR_HPTE_TABLE,
  670. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64,
  671. .icache_bsize = 128,
  672. .dcache_bsize = 128,
  673. .num_pmcs = 8,
  674. .cpu_setup = __setup_cpu_power4
  675. },
  676. { /* PPC970 */
  677. .pvr_mask = 0xffff0000,
  678. .pvr_value = 0x00390000,
  679. .cpu_name = "PPC970",
  680. .cpu_features = CPU_FTR_COMMON |
  681. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  682. CPU_FTR_HPTE_TABLE |
  683. CPU_FTR_ALTIVEC_COMP | CPU_FTR_MAYBE_CAN_NAP,
  684. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64 |
  685. PPC_FEATURE_ALTIVEC_COMP,
  686. .icache_bsize = 128,
  687. .dcache_bsize = 128,
  688. .num_pmcs = 8,
  689. .cpu_setup = __setup_cpu_ppc970
  690. },
  691. { /* PPC970FX */
  692. .pvr_mask = 0xffff0000,
  693. .pvr_value = 0x003c0000,
  694. .cpu_name = "PPC970FX",
  695. .cpu_features = CPU_FTR_COMMON |
  696. CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB |
  697. CPU_FTR_HPTE_TABLE |
  698. CPU_FTR_ALTIVEC_COMP | CPU_FTR_MAYBE_CAN_NAP,
  699. .cpu_user_features = COMMON_PPC | PPC_FEATURE_64 |
  700. PPC_FEATURE_ALTIVEC_COMP,
  701. .icache_bsize = 128,
  702. .dcache_bsize = 128,
  703. .num_pmcs = 8,
  704. .cpu_setup = __setup_cpu_ppc970
  705. },
  706. #endif /* CONFIG_POWER4 */
  707. #ifdef CONFIG_8xx
  708. { /* 8xx */
  709. .pvr_mask = 0xffff0000,
  710. .pvr_value = 0x00500000,
  711. .cpu_name = "8xx",
  712. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  713. * if the 8xx code is there.... */
  714. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  715. CPU_FTR_USE_TB,
  716. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  717. .icache_bsize = 16,
  718. .dcache_bsize = 16,
  719. },
  720. #endif /* CONFIG_8xx */
  721. #ifdef CONFIG_40x
  722. { /* 403GC */
  723. .pvr_mask = 0xffffff00,
  724. .pvr_value = 0x00200200,
  725. .cpu_name = "403GC",
  726. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  727. CPU_FTR_USE_TB,
  728. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  729. .icache_bsize = 16,
  730. .dcache_bsize = 16,
  731. },
  732. { /* 403GCX */
  733. .pvr_mask = 0xffffff00,
  734. .pvr_value = 0x00201400,
  735. .cpu_name = "403GCX",
  736. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  737. CPU_FTR_USE_TB,
  738. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  739. .icache_bsize = 16,
  740. .dcache_bsize = 16,
  741. },
  742. { /* 403G ?? */
  743. .pvr_mask = 0xffff0000,
  744. .pvr_value = 0x00200000,
  745. .cpu_name = "403G ??",
  746. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  747. CPU_FTR_USE_TB,
  748. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  749. .icache_bsize = 16,
  750. .dcache_bsize = 16,
  751. },
  752. { /* 405GP */
  753. .pvr_mask = 0xffff0000,
  754. .pvr_value = 0x40110000,
  755. .cpu_name = "405GP",
  756. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  757. CPU_FTR_USE_TB,
  758. .cpu_user_features = PPC_FEATURE_32 |
  759. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  760. .icache_bsize = 32,
  761. .dcache_bsize = 32,
  762. },
  763. { /* STB 03xxx */
  764. .pvr_mask = 0xffff0000,
  765. .pvr_value = 0x40130000,
  766. .cpu_name = "STB03xxx",
  767. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  768. CPU_FTR_USE_TB,
  769. .cpu_user_features = PPC_FEATURE_32 |
  770. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  771. .icache_bsize = 32,
  772. .dcache_bsize = 32,
  773. },
  774. { /* STB 04xxx */
  775. .pvr_mask = 0xffff0000,
  776. .pvr_value = 0x41810000,
  777. .cpu_name = "STB04xxx",
  778. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  779. CPU_FTR_USE_TB,
  780. .cpu_user_features = PPC_FEATURE_32 |
  781. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  782. .icache_bsize = 32,
  783. .dcache_bsize = 32,
  784. },
  785. { /* NP405L */
  786. .pvr_mask = 0xffff0000,
  787. .pvr_value = 0x41610000,
  788. .cpu_name = "NP405L",
  789. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  790. CPU_FTR_USE_TB,
  791. .cpu_user_features = PPC_FEATURE_32 |
  792. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  793. .icache_bsize = 32,
  794. .dcache_bsize = 32,
  795. },
  796. { /* NP4GS3 */
  797. .pvr_mask = 0xffff0000,
  798. .pvr_value = 0x40B10000,
  799. .cpu_name = "NP4GS3",
  800. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  801. CPU_FTR_USE_TB,
  802. .cpu_user_features = PPC_FEATURE_32 |
  803. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  804. .icache_bsize = 32,
  805. .dcache_bsize = 32,
  806. },
  807. { /* NP405H */
  808. .pvr_mask = 0xffff0000,
  809. .pvr_value = 0x41410000,
  810. .cpu_name = "NP405H",
  811. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  812. CPU_FTR_USE_TB,
  813. .cpu_user_features = PPC_FEATURE_32 |
  814. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  815. .icache_bsize = 32,
  816. .dcache_bsize = 32,
  817. },
  818. { /* 405GPr */
  819. .pvr_mask = 0xffff0000,
  820. .pvr_value = 0x50910000,
  821. .cpu_name = "405GPr",
  822. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  823. CPU_FTR_USE_TB,
  824. .cpu_user_features = PPC_FEATURE_32 |
  825. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  826. .icache_bsize = 32,
  827. .dcache_bsize = 32,
  828. },
  829. { /* STBx25xx */
  830. .pvr_mask = 0xffff0000,
  831. .pvr_value = 0x51510000,
  832. .cpu_name = "STBx25xx",
  833. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  834. CPU_FTR_USE_TB,
  835. .cpu_user_features = PPC_FEATURE_32 |
  836. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  837. .icache_bsize = 32,
  838. .dcache_bsize = 32,
  839. },
  840. { /* 405LP */
  841. .pvr_mask = 0xffff0000,
  842. .pvr_value = 0x41F10000,
  843. .cpu_name = "405LP",
  844. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  845. CPU_FTR_USE_TB,
  846. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  847. .icache_bsize = 32,
  848. .dcache_bsize = 32,
  849. },
  850. { /* Xilinx Virtex-II Pro */
  851. .pvr_mask = 0xffff0000,
  852. .pvr_value = 0x20010000,
  853. .cpu_name = "Virtex-II Pro",
  854. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  855. CPU_FTR_USE_TB,
  856. .cpu_user_features = PPC_FEATURE_32 |
  857. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  858. .icache_bsize = 32,
  859. .dcache_bsize = 32,
  860. },
  861. { /* 405EP */
  862. .pvr_mask = 0xffff0000,
  863. .pvr_value = 0x51210000,
  864. .cpu_name = "405EP",
  865. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  866. CPU_FTR_USE_TB,
  867. .cpu_user_features = PPC_FEATURE_32 |
  868. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  869. .icache_bsize = 32,
  870. .dcache_bsize = 32,
  871. },
  872. #endif /* CONFIG_40x */
  873. #ifdef CONFIG_44x
  874. {
  875. .pvr_mask = 0xf0000fff,
  876. .pvr_value = 0x40000850,
  877. .cpu_name = "440EP Rev. A",
  878. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  879. CPU_FTR_USE_TB,
  880. .cpu_user_features = COMMON_PPC, /* 440EP has an FPU */
  881. .icache_bsize = 32,
  882. .dcache_bsize = 32,
  883. },
  884. {
  885. .pvr_mask = 0xf0000fff,
  886. .pvr_value = 0x400008d3,
  887. .cpu_name = "440EP Rev. B",
  888. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  889. CPU_FTR_USE_TB,
  890. .cpu_user_features = COMMON_PPC, /* 440EP has an FPU */
  891. .icache_bsize = 32,
  892. .dcache_bsize = 32,
  893. },
  894. { /* 440GP Rev. B */
  895. .pvr_mask = 0xf0000fff,
  896. .pvr_value = 0x40000440,
  897. .cpu_name = "440GP Rev. B",
  898. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  899. CPU_FTR_USE_TB,
  900. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  901. .icache_bsize = 32,
  902. .dcache_bsize = 32,
  903. },
  904. { /* 440GP Rev. C */
  905. .pvr_mask = 0xf0000fff,
  906. .pvr_value = 0x40000481,
  907. .cpu_name = "440GP Rev. C",
  908. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  909. CPU_FTR_USE_TB,
  910. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  911. .icache_bsize = 32,
  912. .dcache_bsize = 32,
  913. },
  914. { /* 440GX Rev. A */
  915. .pvr_mask = 0xf0000fff,
  916. .pvr_value = 0x50000850,
  917. .cpu_name = "440GX Rev. A",
  918. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  919. CPU_FTR_USE_TB,
  920. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  921. .icache_bsize = 32,
  922. .dcache_bsize = 32,
  923. },
  924. { /* 440GX Rev. B */
  925. .pvr_mask = 0xf0000fff,
  926. .pvr_value = 0x50000851,
  927. .cpu_name = "440GX Rev. B",
  928. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  929. CPU_FTR_USE_TB,
  930. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  931. .icache_bsize = 32,
  932. .dcache_bsize = 32,
  933. },
  934. { /* 440GX Rev. C */
  935. .pvr_mask = 0xf0000fff,
  936. .pvr_value = 0x50000892,
  937. .cpu_name = "440GX Rev. C",
  938. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  939. CPU_FTR_USE_TB,
  940. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  941. .icache_bsize = 32,
  942. .dcache_bsize = 32,
  943. },
  944. { /* 440GX Rev. F */
  945. .pvr_mask = 0xf0000fff,
  946. .pvr_value = 0x50000894,
  947. .cpu_name = "440GX Rev. F",
  948. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  949. CPU_FTR_USE_TB,
  950. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  951. .icache_bsize = 32,
  952. .dcache_bsize = 32,
  953. },
  954. { /* 440SP Rev. A */
  955. .pvr_mask = 0xff000fff,
  956. .pvr_value = 0x53000891,
  957. .cpu_name = "440SP Rev. A",
  958. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  959. CPU_FTR_USE_TB,
  960. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  961. .icache_bsize = 32,
  962. .dcache_bsize = 32,
  963. },
  964. #endif /* CONFIG_44x */
  965. #ifdef CONFIG_FSL_BOOKE
  966. { /* e200z5 */
  967. .pvr_mask = 0xfff00000,
  968. .pvr_value = 0x81000000,
  969. .cpu_name = "e200z5",
  970. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  971. .cpu_features = CPU_FTR_USE_TB,
  972. .cpu_user_features = PPC_FEATURE_32 |
  973. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_EFP_SINGLE |
  974. PPC_FEATURE_UNIFIED_CACHE,
  975. .dcache_bsize = 32,
  976. },
  977. { /* e200z6 */
  978. .pvr_mask = 0xfff00000,
  979. .pvr_value = 0x81100000,
  980. .cpu_name = "e200z6",
  981. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  982. .cpu_features = CPU_FTR_USE_TB,
  983. .cpu_user_features = PPC_FEATURE_32 |
  984. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  985. PPC_FEATURE_HAS_EFP_SINGLE |
  986. PPC_FEATURE_UNIFIED_CACHE,
  987. .dcache_bsize = 32,
  988. },
  989. { /* e500 */
  990. .pvr_mask = 0xffff0000,
  991. .pvr_value = 0x80200000,
  992. .cpu_name = "e500",
  993. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  994. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  995. CPU_FTR_USE_TB,
  996. .cpu_user_features = PPC_FEATURE_32 |
  997. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  998. PPC_FEATURE_HAS_EFP_SINGLE,
  999. .icache_bsize = 32,
  1000. .dcache_bsize = 32,
  1001. .num_pmcs = 4,
  1002. },
  1003. { /* e500v2 */
  1004. .pvr_mask = 0xffff0000,
  1005. .pvr_value = 0x80210000,
  1006. .cpu_name = "e500v2",
  1007. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1008. .cpu_features = CPU_FTR_SPLIT_ID_CACHE |
  1009. CPU_FTR_USE_TB | CPU_FTR_BIG_PHYS,
  1010. .cpu_user_features = PPC_FEATURE_32 |
  1011. PPC_FEATURE_HAS_MMU | PPC_FEATURE_SPE_COMP |
  1012. PPC_FEATURE_HAS_EFP_SINGLE | PPC_FEATURE_HAS_EFP_DOUBLE,
  1013. .icache_bsize = 32,
  1014. .dcache_bsize = 32,
  1015. .num_pmcs = 4,
  1016. },
  1017. #endif
  1018. #if !CLASSIC_PPC
  1019. { /* default match */
  1020. .pvr_mask = 0x00000000,
  1021. .pvr_value = 0x00000000,
  1022. .cpu_name = "(generic PPC)",
  1023. .cpu_features = CPU_FTR_COMMON,
  1024. .cpu_user_features = PPC_FEATURE_32,
  1025. .icache_bsize = 32,
  1026. .dcache_bsize = 32,
  1027. }
  1028. #endif /* !CLASSIC_PPC */
  1029. };