setup.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. /***********************************************************************
  2. *
  3. * Copyright 2001 MontaVista Software Inc.
  4. * Author: MontaVista Software, Inc.
  5. * ahennessy@mvista.com
  6. *
  7. * Based on arch/mips/ddb5xxx/ddb5477/setup.c
  8. *
  9. * Setup file for JMR3927.
  10. *
  11. * Copyright (C) 2000-2001 Toshiba Corporation
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  19. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  20. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  21. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  22. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  23. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  24. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  25. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  26. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  27. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  28. *
  29. * You should have received a copy of the GNU General Public License along
  30. * with this program; if not, write to the Free Software Foundation, Inc.,
  31. * 675 Mass Ave, Cambridge, MA 02139, USA.
  32. *
  33. ***********************************************************************
  34. */
  35. #include <linux/config.h>
  36. #include <linux/init.h>
  37. #include <linux/kernel.h>
  38. #include <linux/kdev_t.h>
  39. #include <linux/types.h>
  40. #include <linux/sched.h>
  41. #include <linux/pci.h>
  42. #include <linux/ide.h>
  43. #include <linux/ioport.h>
  44. #include <linux/param.h> /* for HZ */
  45. #include <linux/delay.h>
  46. #include <asm/addrspace.h>
  47. #include <asm/time.h>
  48. #include <asm/bcache.h>
  49. #include <asm/irq.h>
  50. #include <asm/reboot.h>
  51. #include <asm/gdb-stub.h>
  52. #include <asm/jmr3927/jmr3927.h>
  53. #include <asm/mipsregs.h>
  54. #include <asm/traps.h>
  55. /* Tick Timer divider */
  56. #define JMR3927_TIMER_CCD 0 /* 1/2 */
  57. #define JMR3927_TIMER_CLK (JMR3927_IMCLK / (2 << JMR3927_TIMER_CCD))
  58. unsigned char led_state = 0xf;
  59. struct {
  60. struct resource ram0;
  61. struct resource ram1;
  62. struct resource pcimem;
  63. struct resource iob;
  64. struct resource ioc;
  65. struct resource pciio;
  66. struct resource jmy1394;
  67. struct resource rom1;
  68. struct resource rom0;
  69. struct resource sio0;
  70. struct resource sio1;
  71. } jmr3927_resources = {
  72. { "RAM0", 0, 0x01FFFFFF, IORESOURCE_MEM },
  73. { "RAM1", 0x02000000, 0x03FFFFFF, IORESOURCE_MEM },
  74. { "PCIMEM", 0x08000000, 0x07FFFFFF, IORESOURCE_MEM },
  75. { "IOB", 0x10000000, 0x13FFFFFF },
  76. { "IOC", 0x14000000, 0x14FFFFFF },
  77. { "PCIIO", 0x15000000, 0x15FFFFFF },
  78. { "JMY1394", 0x1D000000, 0x1D3FFFFF },
  79. { "ROM1", 0x1E000000, 0x1E3FFFFF },
  80. { "ROM0", 0x1FC00000, 0x1FFFFFFF },
  81. { "SIO0", 0xFFFEF300, 0xFFFEF3FF },
  82. { "SIO1", 0xFFFEF400, 0xFFFEF4FF },
  83. };
  84. /* don't enable - see errata */
  85. int jmr3927_ccfg_toeon = 0;
  86. static inline void do_reset(void)
  87. {
  88. #ifdef CONFIG_TC35815
  89. extern void tc35815_killall(void);
  90. tc35815_killall();
  91. #endif
  92. #if 1 /* Resetting PCI bus */
  93. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  94. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI, JMR3927_IOC_RESET_ADDR);
  95. (void)jmr3927_ioc_reg_in(JMR3927_IOC_RESET_ADDR); /* flush WB */
  96. mdelay(1);
  97. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  98. #endif
  99. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_CPU, JMR3927_IOC_RESET_ADDR);
  100. }
  101. static void jmr3927_machine_restart(char *command)
  102. {
  103. local_irq_disable();
  104. puts("Rebooting...");
  105. do_reset();
  106. }
  107. static void jmr3927_machine_halt(void)
  108. {
  109. puts("JMR-TX3927 halted.\n");
  110. while (1);
  111. }
  112. static void jmr3927_machine_power_off(void)
  113. {
  114. puts("JMR-TX3927 halted. Please turn off the power.\n");
  115. while (1);
  116. }
  117. #define USE_RTC_DS1742
  118. #ifdef USE_RTC_DS1742
  119. extern void rtc_ds1742_init(unsigned long base);
  120. #endif
  121. static void __init jmr3927_time_init(void)
  122. {
  123. #ifdef USE_RTC_DS1742
  124. if (jmr3927_have_nvram()) {
  125. rtc_ds1742_init(JMR3927_IOC_NVRAMB_ADDR);
  126. }
  127. #endif
  128. }
  129. unsigned long jmr3927_do_gettimeoffset(void);
  130. extern int setup_irq(unsigned int irq, struct irqaction *irqaction);
  131. static void __init jmr3927_timer_setup(struct irqaction *irq)
  132. {
  133. do_gettimeoffset = jmr3927_do_gettimeoffset;
  134. jmr3927_tmrptr->cpra = JMR3927_TIMER_CLK / HZ;
  135. jmr3927_tmrptr->itmr = TXx927_TMTITMR_TIIE | TXx927_TMTITMR_TZCE;
  136. jmr3927_tmrptr->ccdr = JMR3927_TIMER_CCD;
  137. jmr3927_tmrptr->tcr =
  138. TXx927_TMTCR_TCE | TXx927_TMTCR_CCDE | TXx927_TMTCR_TMODE_ITVL;
  139. setup_irq(JMR3927_IRQ_TICK, irq);
  140. }
  141. #define USECS_PER_JIFFY (1000000/HZ)
  142. unsigned long jmr3927_do_gettimeoffset(void)
  143. {
  144. unsigned long count;
  145. unsigned long res = 0;
  146. /* MUST read TRR before TISR. */
  147. count = jmr3927_tmrptr->trr;
  148. if (jmr3927_tmrptr->tisr & TXx927_TMTISR_TIIS) {
  149. /* timer interrupt is pending. use Max value. */
  150. res = USECS_PER_JIFFY - 1;
  151. } else {
  152. /* convert to usec */
  153. /* res = count / (JMR3927_TIMER_CLK / 1000000); */
  154. res = (count << 7) / ((JMR3927_TIMER_CLK << 7) / 1000000);
  155. /*
  156. * Due to possible jiffies inconsistencies, we need to check
  157. * the result so that we'll get a timer that is monotonic.
  158. */
  159. if (res >= USECS_PER_JIFFY)
  160. res = USECS_PER_JIFFY-1;
  161. }
  162. return res;
  163. }
  164. //#undef DO_WRITE_THROUGH
  165. #define DO_WRITE_THROUGH
  166. #define DO_ENABLE_CACHE
  167. extern char * __init prom_getcmdline(void);
  168. static void jmr3927_board_init(void);
  169. extern struct resource pci_io_resource;
  170. extern struct resource pci_mem_resource;
  171. static void __init jmr3927_setup(void)
  172. {
  173. char *argptr;
  174. set_io_port_base(JMR3927_PORT_BASE + JMR3927_PCIIO);
  175. board_time_init = jmr3927_time_init;
  176. board_timer_setup = jmr3927_timer_setup;
  177. _machine_restart = jmr3927_machine_restart;
  178. _machine_halt = jmr3927_machine_halt;
  179. _machine_power_off = jmr3927_machine_power_off;
  180. /*
  181. * IO/MEM resources.
  182. */
  183. ioport_resource.start = pci_io_resource.start;
  184. ioport_resource.end = pci_io_resource.end;
  185. iomem_resource.start = pci_mem_resource.start;
  186. iomem_resource.end = pci_mem_resource.end;
  187. /* Reboot on panic */
  188. panic_timeout = 180;
  189. {
  190. unsigned int conf;
  191. conf = read_c0_conf();
  192. }
  193. #if 1
  194. /* cache setup */
  195. {
  196. unsigned int conf;
  197. #ifdef DO_ENABLE_CACHE
  198. int mips_ic_disable = 0, mips_dc_disable = 0;
  199. #else
  200. int mips_ic_disable = 1, mips_dc_disable = 1;
  201. #endif
  202. #ifdef DO_WRITE_THROUGH
  203. int mips_config_cwfon = 0;
  204. int mips_config_wbon = 0;
  205. #else
  206. int mips_config_cwfon = 1;
  207. int mips_config_wbon = 1;
  208. #endif
  209. conf = read_c0_conf();
  210. conf &= ~(TX39_CONF_ICE | TX39_CONF_DCE | TX39_CONF_WBON | TX39_CONF_CWFON);
  211. conf |= mips_ic_disable ? 0 : TX39_CONF_ICE;
  212. conf |= mips_dc_disable ? 0 : TX39_CONF_DCE;
  213. conf |= mips_config_wbon ? TX39_CONF_WBON : 0;
  214. conf |= mips_config_cwfon ? TX39_CONF_CWFON : 0;
  215. write_c0_conf(conf);
  216. write_c0_cache(0);
  217. }
  218. #endif
  219. /* initialize board */
  220. jmr3927_board_init();
  221. argptr = prom_getcmdline();
  222. if ((argptr = strstr(argptr, "toeon")) != NULL) {
  223. jmr3927_ccfg_toeon = 1;
  224. }
  225. argptr = prom_getcmdline();
  226. if ((argptr = strstr(argptr, "ip=")) == NULL) {
  227. argptr = prom_getcmdline();
  228. strcat(argptr, " ip=bootp");
  229. }
  230. #ifdef CONFIG_TXX927_SERIAL_CONSOLE
  231. argptr = prom_getcmdline();
  232. if ((argptr = strstr(argptr, "console=")) == NULL) {
  233. argptr = prom_getcmdline();
  234. strcat(argptr, " console=ttyS1,115200");
  235. }
  236. #endif
  237. }
  238. early_initcall(jmr3927_setup);
  239. static void tx3927_setup(void);
  240. #ifdef CONFIG_PCI
  241. unsigned long mips_pci_io_base;
  242. unsigned long mips_pci_io_size;
  243. unsigned long mips_pci_mem_base;
  244. unsigned long mips_pci_mem_size;
  245. /* for legacy I/O, PCI I/O PCI Bus address must be 0 */
  246. unsigned long mips_pci_io_pciaddr = 0;
  247. #endif
  248. static void __init jmr3927_board_init(void)
  249. {
  250. char *argptr;
  251. #ifdef CONFIG_PCI
  252. mips_pci_io_base = JMR3927_PCIIO;
  253. mips_pci_io_size = JMR3927_PCIIO_SIZE;
  254. mips_pci_mem_base = JMR3927_PCIMEM;
  255. mips_pci_mem_size = JMR3927_PCIMEM_SIZE;
  256. #endif
  257. tx3927_setup();
  258. if (jmr3927_have_isac()) {
  259. #ifdef CONFIG_FB_E1355
  260. argptr = prom_getcmdline();
  261. if ((argptr = strstr(argptr, "video=")) == NULL) {
  262. argptr = prom_getcmdline();
  263. strcat(argptr, " video=e1355fb:crt16h");
  264. }
  265. #endif
  266. #ifdef CONFIG_BLK_DEV_IDE
  267. /* overrides PCI-IDE */
  268. #endif
  269. }
  270. /* SIO0 DTR on */
  271. jmr3927_ioc_reg_out(0, JMR3927_IOC_DTR_ADDR);
  272. jmr3927_led_set(0);
  273. if (jmr3927_have_isac())
  274. jmr3927_io_led_set(0);
  275. printk("JMR-TX3927 (Rev %d) --- IOC(Rev %d) DIPSW:%d,%d,%d,%d\n",
  276. jmr3927_ioc_reg_in(JMR3927_IOC_BREV_ADDR) & JMR3927_REV_MASK,
  277. jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR) & JMR3927_REV_MASK,
  278. jmr3927_dipsw1(), jmr3927_dipsw2(),
  279. jmr3927_dipsw3(), jmr3927_dipsw4());
  280. if (jmr3927_have_isac())
  281. printk("JMI-3927IO2 --- ISAC(Rev %d) DIPSW:%01x\n",
  282. jmr3927_isac_reg_in(JMR3927_ISAC_REV_ADDR) & JMR3927_REV_MASK,
  283. jmr3927_io_dipsw());
  284. }
  285. static void __init tx3927_setup(void)
  286. {
  287. int i;
  288. /* SDRAMC are configured by PROM */
  289. /* ROMC */
  290. tx3927_romcptr->cr[1] = JMR3927_ROMCE1 | 0x00030048;
  291. tx3927_romcptr->cr[2] = JMR3927_ROMCE2 | 0x000064c8;
  292. tx3927_romcptr->cr[3] = JMR3927_ROMCE3 | 0x0003f698;
  293. tx3927_romcptr->cr[5] = JMR3927_ROMCE5 | 0x0000f218;
  294. /* CCFG */
  295. /* enable Timeout BusError */
  296. if (jmr3927_ccfg_toeon)
  297. tx3927_ccfgptr->ccfg |= TX3927_CCFG_TOE;
  298. /* clear BusErrorOnWrite flag */
  299. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_BEOW;
  300. /* Disable PCI snoop */
  301. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_PSNP;
  302. #ifdef DO_WRITE_THROUGH
  303. /* Enable PCI SNOOP - with write through only */
  304. tx3927_ccfgptr->ccfg |= TX3927_CCFG_PSNP;
  305. #endif
  306. /* Pin selection */
  307. tx3927_ccfgptr->pcfg &= ~TX3927_PCFG_SELALL;
  308. tx3927_ccfgptr->pcfg |=
  309. TX3927_PCFG_SELSIOC(0) | TX3927_PCFG_SELSIO_ALL |
  310. (TX3927_PCFG_SELDMA_ALL & ~TX3927_PCFG_SELDMA(1));
  311. printk("TX3927 -- CRIR:%08lx CCFG:%08lx PCFG:%08lx\n",
  312. tx3927_ccfgptr->crir,
  313. tx3927_ccfgptr->ccfg, tx3927_ccfgptr->pcfg);
  314. /* IRC */
  315. /* disable interrupt control */
  316. tx3927_ircptr->cer = 0;
  317. /* mask all IRC interrupts */
  318. tx3927_ircptr->imr = 0;
  319. for (i = 0; i < TX3927_NUM_IR / 2; i++) {
  320. tx3927_ircptr->ilr[i] = 0;
  321. }
  322. /* setup IRC interrupt mode (Low Active) */
  323. for (i = 0; i < TX3927_NUM_IR / 8; i++) {
  324. tx3927_ircptr->cr[i] = 0;
  325. }
  326. /* TMR */
  327. /* disable all timers */
  328. for (i = 0; i < TX3927_NR_TMR; i++) {
  329. tx3927_tmrptr(i)->tcr = TXx927_TMTCR_CRE;
  330. tx3927_tmrptr(i)->tisr = 0;
  331. tx3927_tmrptr(i)->cpra = 0xffffffff;
  332. tx3927_tmrptr(i)->itmr = 0;
  333. tx3927_tmrptr(i)->ccdr = 0;
  334. tx3927_tmrptr(i)->pgmr = 0;
  335. }
  336. /* DMA */
  337. tx3927_dmaptr->mcr = 0;
  338. for (i = 0; i < sizeof(tx3927_dmaptr->ch) / sizeof(tx3927_dmaptr->ch[0]); i++) {
  339. /* reset channel */
  340. tx3927_dmaptr->ch[i].ccr = TX3927_DMA_CCR_CHRST;
  341. tx3927_dmaptr->ch[i].ccr = 0;
  342. }
  343. /* enable DMA */
  344. #ifdef __BIG_ENDIAN
  345. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN;
  346. #else
  347. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN | TX3927_DMA_MCR_LE;
  348. #endif
  349. #ifdef CONFIG_PCI
  350. /* PCIC */
  351. printk("TX3927 PCIC -- DID:%04x VID:%04x RID:%02x Arbiter:",
  352. tx3927_pcicptr->did, tx3927_pcicptr->vid,
  353. tx3927_pcicptr->rid);
  354. if (!(tx3927_ccfgptr->ccfg & TX3927_CCFG_PCIXARB)) {
  355. printk("External\n");
  356. /* XXX */
  357. } else {
  358. printk("Internal\n");
  359. /* Reset PCI Bus */
  360. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  361. udelay(100);
  362. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI,
  363. JMR3927_IOC_RESET_ADDR);
  364. udelay(100);
  365. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  366. /* Disable External PCI Config. Access */
  367. tx3927_pcicptr->lbc = TX3927_PCIC_LBC_EPCAD;
  368. #ifdef __BIG_ENDIAN
  369. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_IBSE |
  370. TX3927_PCIC_LBC_TIBSE |
  371. TX3927_PCIC_LBC_TMFBSE | TX3927_PCIC_LBC_MSDSE;
  372. #endif
  373. /* LB->PCI mappings */
  374. tx3927_pcicptr->iomas = ~(mips_pci_io_size - 1);
  375. tx3927_pcicptr->ilbioma = mips_pci_io_base;
  376. tx3927_pcicptr->ipbioma = mips_pci_io_pciaddr;
  377. tx3927_pcicptr->mmas = ~(mips_pci_mem_size - 1);
  378. tx3927_pcicptr->ilbmma = mips_pci_mem_base;
  379. tx3927_pcicptr->ipbmma = mips_pci_mem_base;
  380. /* PCI->LB mappings */
  381. tx3927_pcicptr->iobas = 0xffffffff;
  382. tx3927_pcicptr->ioba = 0;
  383. tx3927_pcicptr->tlbioma = 0;
  384. tx3927_pcicptr->mbas = ~(mips_pci_mem_size - 1);
  385. tx3927_pcicptr->mba = 0;
  386. tx3927_pcicptr->tlbmma = 0;
  387. #ifndef JMR3927_INIT_INDIRECT_PCI
  388. /* Enable Direct mapping Address Space Decoder */
  389. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_ILMDE | TX3927_PCIC_LBC_ILIDE;
  390. #endif
  391. /* Clear All Local Bus Status */
  392. tx3927_pcicptr->lbstat = TX3927_PCIC_LBIM_ALL;
  393. /* Enable All Local Bus Interrupts */
  394. tx3927_pcicptr->lbim = TX3927_PCIC_LBIM_ALL;
  395. /* Clear All PCI Status Error */
  396. tx3927_pcicptr->pcistat = TX3927_PCIC_PCISTATIM_ALL;
  397. /* Enable All PCI Status Error Interrupts */
  398. tx3927_pcicptr->pcistatim = TX3927_PCIC_PCISTATIM_ALL;
  399. /* PCIC Int => IRC IRQ10 */
  400. tx3927_pcicptr->il = TX3927_IR_PCI;
  401. #if 1
  402. /* Target Control (per errata) */
  403. tx3927_pcicptr->tc = TX3927_PCIC_TC_OF8E | TX3927_PCIC_TC_IF8E;
  404. #endif
  405. /* Enable Bus Arbiter */
  406. #if 0
  407. tx3927_pcicptr->req_trace = 0x73737373;
  408. #endif
  409. tx3927_pcicptr->pbapmc = TX3927_PCIC_PBAPMC_PBAEN;
  410. tx3927_pcicptr->pcicmd = PCI_COMMAND_MASTER |
  411. PCI_COMMAND_MEMORY |
  412. #if 1
  413. PCI_COMMAND_IO |
  414. #endif
  415. PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  416. }
  417. #endif /* CONFIG_PCI */
  418. /* PIO */
  419. /* PIO[15:12] connected to LEDs */
  420. tx3927_pioptr->dir = 0x0000f000;
  421. tx3927_pioptr->maskcpu = 0;
  422. tx3927_pioptr->maskext = 0;
  423. {
  424. unsigned int conf;
  425. conf = read_c0_conf();
  426. if (!(conf & TX39_CONF_ICE))
  427. printk("TX3927 I-Cache disabled.\n");
  428. if (!(conf & TX39_CONF_DCE))
  429. printk("TX3927 D-Cache disabled.\n");
  430. else if (!(conf & TX39_CONF_WBON))
  431. printk("TX3927 D-Cache WriteThrough.\n");
  432. else if (!(conf & TX39_CONF_CWFON))
  433. printk("TX3927 D-Cache WriteBack.\n");
  434. else
  435. printk("TX3927 D-Cache WriteBack (CWF) .\n");
  436. }
  437. }