irq.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * BRIEF MODULE DESCRIPTION
  3. * ITE 8172G interrupt/setup routines.
  4. *
  5. * Copyright 2000,2001 MontaVista Software Inc.
  6. * Author: MontaVista Software, Inc.
  7. * ppopov@mvista.com or source@mvista.com
  8. *
  9. * Part of this file was derived from Carsten Langgaard's
  10. * arch/mips/mips-boards/atlas/atlas_int.c.
  11. *
  12. * Carsten Langgaard, carstenl@mips.com
  13. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  14. *
  15. * This program is free software; you can redistribute it and/or modify it
  16. * under the terms of the GNU General Public License as published by the
  17. * Free Software Foundation; either version 2 of the License, or (at your
  18. * option) any later version.
  19. *
  20. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  21. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  22. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  23. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  24. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  25. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  26. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  27. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  28. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  29. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. * You should have received a copy of the GNU General Public License along
  32. * with this program; if not, write to the Free Software Foundation, Inc.,
  33. * 675 Mass Ave, Cambridge, MA 02139, USA.
  34. */
  35. #include <linux/errno.h>
  36. #include <linux/init.h>
  37. #include <linux/irq.h>
  38. #include <linux/kernel_stat.h>
  39. #include <linux/module.h>
  40. #include <linux/signal.h>
  41. #include <linux/sched.h>
  42. #include <linux/types.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/ioport.h>
  45. #include <linux/timex.h>
  46. #include <linux/slab.h>
  47. #include <linux/random.h>
  48. #include <linux/serial_reg.h>
  49. #include <linux/bitops.h>
  50. #include <asm/bootinfo.h>
  51. #include <asm/io.h>
  52. #include <asm/mipsregs.h>
  53. #include <asm/system.h>
  54. #include <asm/it8172/it8172.h>
  55. #include <asm/it8172/it8172_int.h>
  56. #include <asm/it8172/it8172_dbg.h>
  57. /* revisit */
  58. #define EXT_IRQ0_TO_IP 2 /* IP 2 */
  59. #define EXT_IRQ5_TO_IP 7 /* IP 7 */
  60. #define ALLINTS_NOTIMER (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4)
  61. void disable_it8172_irq(unsigned int irq_nr);
  62. void enable_it8172_irq(unsigned int irq_nr);
  63. extern void set_debug_traps(void);
  64. extern void mips_timer_interrupt(int irq, struct pt_regs *regs);
  65. extern asmlinkage void it8172_IRQ(void);
  66. struct it8172_intc_regs volatile *it8172_hw0_icregs =
  67. (struct it8172_intc_regs volatile *)(KSEG1ADDR(IT8172_PCI_IO_BASE + IT_INTC_BASE));
  68. static void disable_it8172_irq(unsigned int irq_nr)
  69. {
  70. if ( (irq_nr >= IT8172_LPC_IRQ_BASE) && (irq_nr <= IT8172_SERIRQ_15)) {
  71. /* LPC interrupt */
  72. it8172_hw0_icregs->lpc_mask |=
  73. (1 << (irq_nr - IT8172_LPC_IRQ_BASE));
  74. } else if ( (irq_nr >= IT8172_LB_IRQ_BASE) && (irq_nr <= IT8172_IOCHK_IRQ)) {
  75. /* Local Bus interrupt */
  76. it8172_hw0_icregs->lb_mask |=
  77. (1 << (irq_nr - IT8172_LB_IRQ_BASE));
  78. } else if ( (irq_nr >= IT8172_PCI_DEV_IRQ_BASE) && (irq_nr <= IT8172_DMA_IRQ)) {
  79. /* PCI and other interrupts */
  80. it8172_hw0_icregs->pci_mask |=
  81. (1 << (irq_nr - IT8172_PCI_DEV_IRQ_BASE));
  82. } else if ( (irq_nr >= IT8172_NMI_IRQ_BASE) && (irq_nr <= IT8172_POWER_NMI_IRQ)) {
  83. /* NMI interrupts */
  84. it8172_hw0_icregs->nmi_mask |=
  85. (1 << (irq_nr - IT8172_NMI_IRQ_BASE));
  86. } else {
  87. panic("disable_it8172_irq: bad irq %d", irq_nr);
  88. }
  89. }
  90. static void enable_it8172_irq(unsigned int irq_nr)
  91. {
  92. if ( (irq_nr >= IT8172_LPC_IRQ_BASE) && (irq_nr <= IT8172_SERIRQ_15)) {
  93. /* LPC interrupt */
  94. it8172_hw0_icregs->lpc_mask &=
  95. ~(1 << (irq_nr - IT8172_LPC_IRQ_BASE));
  96. }
  97. else if ( (irq_nr >= IT8172_LB_IRQ_BASE) && (irq_nr <= IT8172_IOCHK_IRQ)) {
  98. /* Local Bus interrupt */
  99. it8172_hw0_icregs->lb_mask &=
  100. ~(1 << (irq_nr - IT8172_LB_IRQ_BASE));
  101. }
  102. else if ( (irq_nr >= IT8172_PCI_DEV_IRQ_BASE) && (irq_nr <= IT8172_DMA_IRQ)) {
  103. /* PCI and other interrupts */
  104. it8172_hw0_icregs->pci_mask &=
  105. ~(1 << (irq_nr - IT8172_PCI_DEV_IRQ_BASE));
  106. }
  107. else if ( (irq_nr >= IT8172_NMI_IRQ_BASE) && (irq_nr <= IT8172_POWER_NMI_IRQ)) {
  108. /* NMI interrupts */
  109. it8172_hw0_icregs->nmi_mask &=
  110. ~(1 << (irq_nr - IT8172_NMI_IRQ_BASE));
  111. }
  112. else {
  113. panic("enable_it8172_irq: bad irq %d", irq_nr);
  114. }
  115. }
  116. static unsigned int startup_ite_irq(unsigned int irq)
  117. {
  118. enable_it8172_irq(irq);
  119. return 0;
  120. }
  121. #define shutdown_ite_irq disable_it8172_irq
  122. #define mask_and_ack_ite_irq disable_it8172_irq
  123. static void end_ite_irq(unsigned int irq)
  124. {
  125. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  126. enable_it8172_irq(irq);
  127. }
  128. static struct hw_interrupt_type it8172_irq_type = {
  129. "ITE8172",
  130. startup_ite_irq,
  131. shutdown_ite_irq,
  132. enable_it8172_irq,
  133. disable_it8172_irq,
  134. mask_and_ack_ite_irq,
  135. end_ite_irq,
  136. NULL
  137. };
  138. static void enable_none(unsigned int irq) { }
  139. static unsigned int startup_none(unsigned int irq) { return 0; }
  140. static void disable_none(unsigned int irq) { }
  141. static void ack_none(unsigned int irq) { }
  142. /* startup is the same as "enable", shutdown is same as "disable" */
  143. #define shutdown_none disable_none
  144. #define end_none enable_none
  145. static struct hw_interrupt_type cp0_irq_type = {
  146. "CP0 Count",
  147. startup_none,
  148. shutdown_none,
  149. enable_none,
  150. disable_none,
  151. ack_none,
  152. end_none
  153. };
  154. void enable_cpu_timer(void)
  155. {
  156. unsigned long flags;
  157. local_irq_save(flags);
  158. set_c0_status(0x100 << EXT_IRQ5_TO_IP);
  159. local_irq_restore(flags);
  160. }
  161. void __init arch_init_irq(void)
  162. {
  163. int i;
  164. unsigned long flags;
  165. memset(irq_desc, 0, sizeof(irq_desc));
  166. set_except_vector(0, it8172_IRQ);
  167. /* mask all interrupts */
  168. it8172_hw0_icregs->lb_mask = 0xffff;
  169. it8172_hw0_icregs->lpc_mask = 0xffff;
  170. it8172_hw0_icregs->pci_mask = 0xffff;
  171. it8172_hw0_icregs->nmi_mask = 0xffff;
  172. /* make all interrupts level triggered */
  173. it8172_hw0_icregs->lb_trigger = 0;
  174. it8172_hw0_icregs->lpc_trigger = 0;
  175. it8172_hw0_icregs->pci_trigger = 0;
  176. it8172_hw0_icregs->nmi_trigger = 0;
  177. /* active level setting */
  178. /* uart, keyboard, and mouse are active high */
  179. it8172_hw0_icregs->lpc_level = (0x10 | 0x2 | 0x1000);
  180. it8172_hw0_icregs->lb_level |= 0x20;
  181. /* keyboard and mouse are edge triggered */
  182. it8172_hw0_icregs->lpc_trigger |= (0x2 | 0x1000);
  183. #if 0
  184. // Enable this piece of code to make internal USB interrupt
  185. // edge triggered.
  186. it8172_hw0_icregs->pci_trigger |=
  187. (1 << (IT8172_USB_IRQ - IT8172_PCI_DEV_IRQ_BASE));
  188. it8172_hw0_icregs->pci_level &=
  189. ~(1 << (IT8172_USB_IRQ - IT8172_PCI_DEV_IRQ_BASE));
  190. #endif
  191. for (i = 0; i <= IT8172_LAST_IRQ; i++) {
  192. irq_desc[i].handler = &it8172_irq_type;
  193. spin_lock_init(&irq_desc[i].lock);
  194. }
  195. irq_desc[MIPS_CPU_TIMER_IRQ].handler = &cp0_irq_type;
  196. set_c0_status(ALLINTS_NOTIMER);
  197. }
  198. void mips_spurious_interrupt(struct pt_regs *regs)
  199. {
  200. #if 1
  201. return;
  202. #else
  203. unsigned long status, cause;
  204. printk("got spurious interrupt\n");
  205. status = read_c0_status();
  206. cause = read_c0_cause();
  207. printk("status %x cause %x\n", status, cause);
  208. printk("epc %x badvaddr %x \n", regs->cp0_epc, regs->cp0_badvaddr);
  209. #endif
  210. }
  211. void it8172_hw0_irqdispatch(struct pt_regs *regs)
  212. {
  213. int irq;
  214. unsigned short intstatus = 0, status = 0;
  215. intstatus = it8172_hw0_icregs->intstatus;
  216. if (intstatus & 0x8) {
  217. panic("Got NMI interrupt");
  218. } else if (intstatus & 0x4) {
  219. /* PCI interrupt */
  220. irq = 0;
  221. status |= it8172_hw0_icregs->pci_req;
  222. while (!(status & 0x1)) {
  223. irq++;
  224. status >>= 1;
  225. }
  226. irq += IT8172_PCI_DEV_IRQ_BASE;
  227. } else if (intstatus & 0x1) {
  228. /* Local Bus interrupt */
  229. irq = 0;
  230. status |= it8172_hw0_icregs->lb_req;
  231. while (!(status & 0x1)) {
  232. irq++;
  233. status >>= 1;
  234. }
  235. irq += IT8172_LB_IRQ_BASE;
  236. } else if (intstatus & 0x2) {
  237. /* LPC interrupt */
  238. /* Since some lpc interrupts are edge triggered,
  239. * we could lose an interrupt this way because
  240. * we acknowledge all ints at onces. Revisit.
  241. */
  242. status |= it8172_hw0_icregs->lpc_req;
  243. it8172_hw0_icregs->lpc_req = 0; /* acknowledge ints */
  244. irq = 0;
  245. while (!(status & 0x1)) {
  246. irq++;
  247. status >>= 1;
  248. }
  249. irq += IT8172_LPC_IRQ_BASE;
  250. } else
  251. return;
  252. do_IRQ(irq, regs);
  253. }
  254. void show_pending_irqs(void)
  255. {
  256. fputs("intstatus: ");
  257. put32(it8172_hw0_icregs->intstatus);
  258. puts("");
  259. fputs("pci_req: ");
  260. put32(it8172_hw0_icregs->pci_req);
  261. puts("");
  262. fputs("lb_req: ");
  263. put32(it8172_hw0_icregs->lb_req);
  264. puts("");
  265. fputs("lpc_req: ");
  266. put32(it8172_hw0_icregs->lpc_req);
  267. puts("");
  268. }