mmu.S 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * linux/arch/m32r/mm/mmu.S
  3. *
  4. * Copyright (C) 2001 by Hiroyuki Kondo
  5. */
  6. /* $Id: mmu.S,v 1.15 2004/03/16 02:56:27 takata Exp $ */
  7. #include <linux/config.h> /* CONFIG_MMU */
  8. #include <linux/linkage.h>
  9. #include <asm/assembler.h>
  10. #include <asm/smp.h>
  11. .text
  12. #ifdef CONFIG_MMU
  13. #include <asm/mmu_context.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable.h>
  16. #include <asm/m32r.h>
  17. /*
  18. * TLB Miss Exception handler
  19. */
  20. .balign 16
  21. ENTRY(tme_handler)
  22. .global tlb_entry_i_dat
  23. .global tlb_entry_d_dat
  24. SWITCH_TO_KERNEL_STACK
  25. #if defined(CONFIG_ISA_M32R2)
  26. st r0, @-sp
  27. st r1, @-sp
  28. st r2, @-sp
  29. st r3, @-sp
  30. seth r3, #high(MMU_REG_BASE)
  31. ld r1, @(MESTS_offset, r3) ; r1: status (MESTS reg.)
  32. ld r0, @(MDEVP_offset, r3) ; r0: PFN + ASID (MDEVP reg.)
  33. st r1, @(MESTS_offset, r3) ; clear status (MESTS reg.)
  34. and3 r1, r1, #(MESTS_IT)
  35. bnez r1, 1f ; instruction TLB miss?
  36. ;; data TLB miss
  37. ;; input
  38. ;; r0: PFN + ASID (MDEVP reg.)
  39. ;; r1 - r3: free
  40. ;; output
  41. ;; r0: PFN + ASID
  42. ;; r1: TLB entry base address
  43. ;; r2: &tlb_entry_{i|d}_dat
  44. ;; r3: free
  45. #ifndef CONFIG_SMP
  46. seth r2, #high(tlb_entry_d_dat)
  47. or3 r2, r2, #low(tlb_entry_d_dat)
  48. #else /* CONFIG_SMP */
  49. ldi r1, #-8192
  50. seth r2, #high(tlb_entry_d_dat)
  51. or3 r2, r2, #low(tlb_entry_d_dat)
  52. and r1, sp
  53. ld r1, @(16, r1) ; current_thread_info->cpu
  54. slli r1, #2
  55. add r2, r1
  56. #endif /* !CONFIG_SMP */
  57. seth r1, #high(DTLB_BASE)
  58. or3 r1, r1, #low(DTLB_BASE)
  59. bra 2f
  60. .balign 16
  61. .fillinsn
  62. 1:
  63. ;; instrucntion TLB miss
  64. ;; input
  65. ;; r0: MDEVP reg. (included ASID)
  66. ;; r1 - r3: free
  67. ;; output
  68. ;; r0: PFN + ASID
  69. ;; r1: TLB entry base address
  70. ;; r2: &tlb_entry_{i|d}_dat
  71. ;; r3: free
  72. ldi r3, #-4096
  73. and3 r0, r0, #(MMU_CONTEXT_ASID_MASK)
  74. mvfc r1, bpc
  75. and r1, r3
  76. or r0, r1 ; r0: PFN + ASID
  77. #ifndef CONFIG_SMP
  78. seth r2, #high(tlb_entry_i_dat)
  79. or3 r2, r2, #low(tlb_entry_i_dat)
  80. #else /* CONFIG_SMP */
  81. ldi r1, #-8192
  82. seth r2, #high(tlb_entry_i_dat)
  83. or3 r2, r2, #low(tlb_entry_i_dat)
  84. and r1, sp
  85. ld r1, @(16, r1) ; current_thread_info->cpu
  86. slli r1, #2
  87. add r2, r1
  88. #endif /* !CONFIG_SMP */
  89. seth r1, #high(ITLB_BASE)
  90. or3 r1, r1, #low(ITLB_BASE)
  91. .fillinsn
  92. 2:
  93. ;; select TLB entry
  94. ;; input
  95. ;; r0: PFN + ASID
  96. ;; r1: TLB entry base address
  97. ;; r2: &tlb_entry_{i|d}_dat
  98. ;; r3: free
  99. ;; output
  100. ;; r0: PFN + ASID
  101. ;; r1: TLB entry address
  102. ;; r2, r3: free
  103. #ifdef CONFIG_ISA_DUAL_ISSUE
  104. ld r3, @r2 || srli r1, #3
  105. #else
  106. ld r3, @r2
  107. srli r1, #3
  108. #endif
  109. add r1, r3
  110. ; tlb_entry_{d|i}_dat++;
  111. addi r3, #1
  112. and3 r3, r3, #(NR_TLB_ENTRIES - 1)
  113. #ifdef CONFIG_ISA_DUAL_ISSUE
  114. st r3, @r2 || slli r1, #3
  115. #else
  116. st r3, @r2
  117. slli r1, #3
  118. #endif
  119. ;; load pte
  120. ;; input
  121. ;; r0: PFN + ASID
  122. ;; r1: TLB entry address
  123. ;; r2, r3: free
  124. ;; output
  125. ;; r0: PFN + ASID
  126. ;; r1: TLB entry address
  127. ;; r2: pte_data
  128. ;; r3: free
  129. ; pgd = *(unsigned long *)MPTB;
  130. ld24 r2, #(-MPTB - 1)
  131. srl3 r3, r0, #22
  132. #ifdef CONFIG_ISA_DUAL_ISSUE
  133. not r2, r2 || slli r3, #2 ; r3: pgd offset
  134. #else
  135. not r2, r2
  136. slli r3, #2
  137. #endif
  138. ld r2, @r2 ; r2: pgd base addr (MPTB reg.)
  139. or r3, r2 ; r3: pmd addr
  140. ; pmd = pmd_offset(pgd, address);
  141. ld r3, @r3 ; r3: pmd data
  142. ldi r2, #-4096
  143. beqz r3, 3f ; pmd_none(*pmd) ?
  144. ; pte = pte_offset(pmd, address);
  145. and r2, r3 ; r2: pte base addr
  146. srl3 r3, r0, #10
  147. and3 r3, r3, #0xffc ; r3: pte offset
  148. or r3, r2
  149. seth r2, #0x8000
  150. or r3, r2 ; r3: pte addr
  151. ; pte_data = (unsigned long)pte_val(*pte);
  152. ld r2, @r3 ; r2: pte data
  153. or3 r2, r2, #2 ; _PAGE_PRESENT(=2)
  154. .fillinsn
  155. 5:
  156. ;; set tlb
  157. ;; input
  158. ;; r0: PFN + ASID
  159. ;; r1: TLB entry address
  160. ;; r2: pte_data
  161. ;; r3: free
  162. st r0, @r1 ; set_tlb_tag(entry++, address);
  163. st r2, @+r1 ; set_tlb_data(entry, pte_data);
  164. .fillinsn
  165. 6:
  166. ld r3, @sp+
  167. ld r2, @sp+
  168. ld r1, @sp+
  169. ld r0, @sp+
  170. rte
  171. .fillinsn
  172. 3:
  173. ;; error
  174. ;; input
  175. ;; r0: PFN + ASID
  176. ;; r1: TLB entry address
  177. ;; r2, r3: free
  178. ;; output
  179. ;; r0: PFN + ASID
  180. ;; r1: TLB entry address
  181. ;; r2: pte_data
  182. ;; r3: free
  183. #ifdef CONFIG_ISA_DUAL_ISSUE
  184. bra 5b || ldi r2, #2
  185. #else
  186. ldi r2, #2 ; r2: pte_data = 0 | _PAGE_PRESENT(=2)
  187. bra 5b
  188. #endif
  189. #elif defined (CONFIG_ISA_M32R)
  190. st sp, @-sp
  191. st r0, @-sp
  192. st r1, @-sp
  193. st r2, @-sp
  194. st r3, @-sp
  195. st r4, @-sp
  196. seth r3, #high(MMU_REG_BASE)
  197. ld r0, @(MDEVA_offset,r3) ; r0: address (MDEVA reg.)
  198. mvfc r2, bpc ; r2: bpc
  199. ld r1, @(MESTS_offset,r3) ; r1: status (MESTS reg.)
  200. st r1, @(MESTS_offset,r3) ; clear status (MESTS reg.)
  201. and3 r1, r1, #(MESTS_IT)
  202. beqz r1, 1f ; data TLB miss?
  203. ;; instrucntion TLB miss
  204. mv r0, r2 ; address = bpc;
  205. ; entry = (unsigned long *)ITLB_BASE+tlb_entry_i*2;
  206. seth r3, #shigh(tlb_entry_i_dat)
  207. ld r4, @(low(tlb_entry_i_dat),r3)
  208. sll3 r2, r4, #3
  209. seth r1, #high(ITLB_BASE)
  210. or3 r1, r1, #low(ITLB_BASE)
  211. add r2, r1 ; r2: entry
  212. addi r4, #1 ; tlb_entry_i++;
  213. and3 r4, r4, #(NR_TLB_ENTRIES-1)
  214. st r4, @(low(tlb_entry_i_dat),r3)
  215. bra 2f
  216. .fillinsn
  217. 1:
  218. ;; data TLB miss
  219. ; entry = (unsigned long *)DTLB_BASE+tlb_entry_d*2;
  220. seth r3, #shigh(tlb_entry_d_dat)
  221. ld r4, @(low(tlb_entry_d_dat),r3)
  222. sll3 r2, r4, #3
  223. seth r1, #high(DTLB_BASE)
  224. or3 r1, r1, #low(DTLB_BASE)
  225. add r2, r1 ; r2: entry
  226. addi r4, #1 ; tlb_entry_d++;
  227. and3 r4, r4, #(NR_TLB_ENTRIES-1)
  228. st r4, @(low(tlb_entry_d_dat),r3)
  229. .fillinsn
  230. 2:
  231. ;; load pte
  232. ; r0: address, r2: entry
  233. ; r1,r3,r4: (free)
  234. ; pgd = *(unsigned long *)MPTB;
  235. ld24 r1, #(-MPTB-1)
  236. not r1, r1
  237. ld r1, @r1
  238. srl3 r4, r0, #22
  239. sll3 r3, r4, #2
  240. add r3, r1 ; r3: pgd
  241. ; pmd = pmd_offset(pgd, address);
  242. ld r1, @r3 ; r1: pmd
  243. beqz r1, 3f ; pmd_none(*pmd) ?
  244. ;
  245. and3 r1, r1, #0xeff
  246. ldi r4, #611 ; _KERNPG_TABLE(=611)
  247. beq r1, r4, 4f ; !pmd_bad(*pmd) ?
  248. .fillinsn
  249. 3:
  250. ldi r1, #0 ; r1: pte_data = 0
  251. bra 5f
  252. .fillinsn
  253. 4:
  254. ; pte = pte_offset(pmd, address);
  255. ld r4, @r3 ; r4: pte
  256. ldi r3, #-4096
  257. and r4, r3
  258. srl3 r3, r0, #10
  259. and3 r3, r3, #0xffc
  260. add r4, r3
  261. seth r3, #0x8000
  262. add r4, r3 ; r4: pte
  263. ; pte_data = (unsigned long)pte_val(*pte);
  264. ld r1, @r4 ; r1: pte_data
  265. .fillinsn
  266. ;; set tlb
  267. ; r0: address, r1: pte_data, r2: entry
  268. ; r3,r4: (free)
  269. 5:
  270. ldi r3, #-4096 ; set_tlb_tag(entry++, address);
  271. and r3, r0
  272. seth r4, #shigh(MASID)
  273. ld r4, @(low(MASID),r4) ; r4: MASID
  274. and3 r4, r4, #(MMU_CONTEXT_ASID_MASK)
  275. or r3, r4
  276. st r3, @r2
  277. or3 r4, r1, #2 ; _PAGE_PRESENT(=2)
  278. st r4, @(4,r2) ; set_tlb_data(entry, pte_data);
  279. ld r4, @sp+
  280. ld r3, @sp+
  281. ld r2, @sp+
  282. ld r1, @sp+
  283. ld r0, @sp+
  284. ld sp, @sp+
  285. rte
  286. #else
  287. #error unknown isa configuration
  288. #endif
  289. ENTRY(init_tlb)
  290. ;; Set MMU Register
  291. seth r0, #high(MMU_REG_BASE) ; Set MMU_REG_BASE higher
  292. or3 r0, r0, #low(MMU_REG_BASE) ; Set MMU_REG_BASE lower
  293. ldi r1, #0
  294. st r1, @(MPSZ_offset,r0) ; Set MPSZ Reg(Page size 4KB:0 16KB:1 64KB:2)
  295. ldi r1, #0
  296. st r1, @(MASID_offset,r0) ; Set ASID Zero
  297. ;; Set TLB
  298. seth r0, #high(ITLB_BASE) ; Set ITLB_BASE higher
  299. or3 r0, r0, #low(ITLB_BASE) ; Set ITLB_BASE lower
  300. seth r1, #high(DTLB_BASE) ; Set DTLB_BASE higher
  301. or3 r1, r1, #low(DTLB_BASE) ; Set DTLB_BASE lower
  302. ldi r2, #0
  303. ldi r3, #NR_TLB_ENTRIES
  304. addi r0, #-4
  305. addi r1, #-4
  306. clear_tlb:
  307. st r2, @+r0 ; VPA <- 0
  308. st r2, @+r0 ; PPA <- 0
  309. st r2, @+r1 ; VPA <- 0
  310. st r2, @+r1 ; PPA <- 0
  311. addi r3, #-1
  312. bnez r3, clear_tlb
  313. ;;
  314. jmp r14
  315. ENTRY(m32r_itlb_entrys)
  316. ENTRY(m32r_otlb_entrys)
  317. #endif /* CONFIG_MMU */
  318. .end