p4-clockmod.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. /*
  2. * Pentium 4/Xeon CPU on demand clock modulation/speed scaling
  3. * (C) 2002 - 2003 Dominik Brodowski <linux@brodo.de>
  4. * (C) 2002 Zwane Mwaikambo <zwane@commfireservices.com>
  5. * (C) 2002 Arjan van de Ven <arjanv@redhat.com>
  6. * (C) 2002 Tora T. Engstad
  7. * All Rights Reserved
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. *
  14. * The author(s) of this software shall not be held liable for damages
  15. * of any nature resulting due to the use of this software. This
  16. * software is provided AS-IS with no warranties.
  17. *
  18. * Date Errata Description
  19. * 20020525 N44, O17 12.5% or 25% DC causes lockup
  20. *
  21. */
  22. #include <linux/config.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/init.h>
  26. #include <linux/smp.h>
  27. #include <linux/cpufreq.h>
  28. #include <linux/slab.h>
  29. #include <linux/cpumask.h>
  30. #include <asm/processor.h>
  31. #include <asm/msr.h>
  32. #include <asm/timex.h>
  33. #include "speedstep-lib.h"
  34. #define PFX "p4-clockmod: "
  35. #define dprintk(msg...) cpufreq_debug_printk(CPUFREQ_DEBUG_DRIVER, "p4-clockmod", msg)
  36. /*
  37. * Duty Cycle (3bits), note DC_DISABLE is not specified in
  38. * intel docs i just use it to mean disable
  39. */
  40. enum {
  41. DC_RESV, DC_DFLT, DC_25PT, DC_38PT, DC_50PT,
  42. DC_64PT, DC_75PT, DC_88PT, DC_DISABLE
  43. };
  44. #define DC_ENTRIES 8
  45. static int has_N44_O17_errata[NR_CPUS];
  46. static unsigned int stock_freq;
  47. static struct cpufreq_driver p4clockmod_driver;
  48. static unsigned int cpufreq_p4_get(unsigned int cpu);
  49. static int cpufreq_p4_setdc(unsigned int cpu, unsigned int newstate)
  50. {
  51. u32 l, h;
  52. if (!cpu_online(cpu) || (newstate > DC_DISABLE) || (newstate == DC_RESV))
  53. return -EINVAL;
  54. rdmsr(MSR_IA32_THERM_STATUS, l, h);
  55. if (l & 0x01)
  56. dprintk("CPU#%d currently thermal throttled\n", cpu);
  57. if (has_N44_O17_errata[cpu] && (newstate == DC_25PT || newstate == DC_DFLT))
  58. newstate = DC_38PT;
  59. rdmsr(MSR_IA32_THERM_CONTROL, l, h);
  60. if (newstate == DC_DISABLE) {
  61. dprintk("CPU#%d disabling modulation\n", cpu);
  62. wrmsr(MSR_IA32_THERM_CONTROL, l & ~(1<<4), h);
  63. } else {
  64. dprintk("CPU#%d setting duty cycle to %d%%\n",
  65. cpu, ((125 * newstate) / 10));
  66. /* bits 63 - 5 : reserved
  67. * bit 4 : enable/disable
  68. * bits 3-1 : duty cycle
  69. * bit 0 : reserved
  70. */
  71. l = (l & ~14);
  72. l = l | (1<<4) | ((newstate & 0x7)<<1);
  73. wrmsr(MSR_IA32_THERM_CONTROL, l, h);
  74. }
  75. return 0;
  76. }
  77. static struct cpufreq_frequency_table p4clockmod_table[] = {
  78. {DC_RESV, CPUFREQ_ENTRY_INVALID},
  79. {DC_DFLT, 0},
  80. {DC_25PT, 0},
  81. {DC_38PT, 0},
  82. {DC_50PT, 0},
  83. {DC_64PT, 0},
  84. {DC_75PT, 0},
  85. {DC_88PT, 0},
  86. {DC_DISABLE, 0},
  87. {DC_RESV, CPUFREQ_TABLE_END},
  88. };
  89. static int cpufreq_p4_target(struct cpufreq_policy *policy,
  90. unsigned int target_freq,
  91. unsigned int relation)
  92. {
  93. unsigned int newstate = DC_RESV;
  94. struct cpufreq_freqs freqs;
  95. cpumask_t cpus_allowed;
  96. int i;
  97. if (cpufreq_frequency_table_target(policy, &p4clockmod_table[0], target_freq, relation, &newstate))
  98. return -EINVAL;
  99. freqs.old = cpufreq_p4_get(policy->cpu);
  100. freqs.new = stock_freq * p4clockmod_table[newstate].index / 8;
  101. if (freqs.new == freqs.old)
  102. return 0;
  103. /* notifiers */
  104. for_each_cpu_mask(i, policy->cpus) {
  105. freqs.cpu = i;
  106. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  107. }
  108. /* run on each logical CPU, see section 13.15.3 of IA32 Intel Architecture Software
  109. * Developer's Manual, Volume 3
  110. */
  111. cpus_allowed = current->cpus_allowed;
  112. for_each_cpu_mask(i, policy->cpus) {
  113. cpumask_t this_cpu = cpumask_of_cpu(i);
  114. set_cpus_allowed(current, this_cpu);
  115. BUG_ON(smp_processor_id() != i);
  116. cpufreq_p4_setdc(i, p4clockmod_table[newstate].index);
  117. }
  118. set_cpus_allowed(current, cpus_allowed);
  119. /* notifiers */
  120. for_each_cpu_mask(i, policy->cpus) {
  121. freqs.cpu = i;
  122. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  123. }
  124. return 0;
  125. }
  126. static int cpufreq_p4_verify(struct cpufreq_policy *policy)
  127. {
  128. return cpufreq_frequency_table_verify(policy, &p4clockmod_table[0]);
  129. }
  130. static unsigned int cpufreq_p4_get_frequency(struct cpuinfo_x86 *c)
  131. {
  132. if ((c->x86 == 0x06) && (c->x86_model == 0x09)) {
  133. /* Pentium M (Banias) */
  134. printk(KERN_WARNING PFX "Warning: Pentium M detected. "
  135. "The speedstep_centrino module offers voltage scaling"
  136. " in addition of frequency scaling. You should use "
  137. "that instead of p4-clockmod, if possible.\n");
  138. return speedstep_get_processor_frequency(SPEEDSTEP_PROCESSOR_PM);
  139. }
  140. if ((c->x86 == 0x06) && (c->x86_model == 0x0D)) {
  141. /* Pentium M (Dothan) */
  142. printk(KERN_WARNING PFX "Warning: Pentium M detected. "
  143. "The speedstep_centrino module offers voltage scaling"
  144. " in addition of frequency scaling. You should use "
  145. "that instead of p4-clockmod, if possible.\n");
  146. /* on P-4s, the TSC runs with constant frequency independent whether
  147. * throttling is active or not. */
  148. p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
  149. return speedstep_get_processor_frequency(SPEEDSTEP_PROCESSOR_PM);
  150. }
  151. if (c->x86 != 0xF) {
  152. printk(KERN_WARNING PFX "Unknown p4-clockmod-capable CPU. Please send an e-mail to <linux@brodo.de>\n");
  153. return 0;
  154. }
  155. /* on P-4s, the TSC runs with constant frequency independent whether
  156. * throttling is active or not. */
  157. p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
  158. if (speedstep_detect_processor() == SPEEDSTEP_PROCESSOR_P4M) {
  159. printk(KERN_WARNING PFX "Warning: Pentium 4-M detected. "
  160. "The speedstep-ich or acpi cpufreq modules offer "
  161. "voltage scaling in addition of frequency scaling. "
  162. "You should use either one instead of p4-clockmod, "
  163. "if possible.\n");
  164. return speedstep_get_processor_frequency(SPEEDSTEP_PROCESSOR_P4M);
  165. }
  166. return speedstep_get_processor_frequency(SPEEDSTEP_PROCESSOR_P4D);
  167. }
  168. static int cpufreq_p4_cpu_init(struct cpufreq_policy *policy)
  169. {
  170. struct cpuinfo_x86 *c = &cpu_data[policy->cpu];
  171. int cpuid = 0;
  172. unsigned int i;
  173. #ifdef CONFIG_SMP
  174. policy->cpus = cpu_sibling_map[policy->cpu];
  175. #endif
  176. /* Errata workaround */
  177. cpuid = (c->x86 << 8) | (c->x86_model << 4) | c->x86_mask;
  178. switch (cpuid) {
  179. case 0x0f07:
  180. case 0x0f0a:
  181. case 0x0f11:
  182. case 0x0f12:
  183. has_N44_O17_errata[policy->cpu] = 1;
  184. dprintk("has errata -- disabling low frequencies\n");
  185. }
  186. /* get max frequency */
  187. stock_freq = cpufreq_p4_get_frequency(c);
  188. if (!stock_freq)
  189. return -EINVAL;
  190. /* table init */
  191. for (i=1; (p4clockmod_table[i].frequency != CPUFREQ_TABLE_END); i++) {
  192. if ((i<2) && (has_N44_O17_errata[policy->cpu]))
  193. p4clockmod_table[i].frequency = CPUFREQ_ENTRY_INVALID;
  194. else
  195. p4clockmod_table[i].frequency = (stock_freq * i)/8;
  196. }
  197. cpufreq_frequency_table_get_attr(p4clockmod_table, policy->cpu);
  198. /* cpuinfo and default policy values */
  199. policy->governor = CPUFREQ_DEFAULT_GOVERNOR;
  200. policy->cpuinfo.transition_latency = 1000000; /* assumed */
  201. policy->cur = stock_freq;
  202. return cpufreq_frequency_table_cpuinfo(policy, &p4clockmod_table[0]);
  203. }
  204. static int cpufreq_p4_cpu_exit(struct cpufreq_policy *policy)
  205. {
  206. cpufreq_frequency_table_put_attr(policy->cpu);
  207. return 0;
  208. }
  209. static unsigned int cpufreq_p4_get(unsigned int cpu)
  210. {
  211. cpumask_t cpus_allowed;
  212. u32 l, h;
  213. cpus_allowed = current->cpus_allowed;
  214. set_cpus_allowed(current, cpumask_of_cpu(cpu));
  215. BUG_ON(smp_processor_id() != cpu);
  216. rdmsr(MSR_IA32_THERM_CONTROL, l, h);
  217. set_cpus_allowed(current, cpus_allowed);
  218. if (l & 0x10) {
  219. l = l >> 1;
  220. l &= 0x7;
  221. } else
  222. l = DC_DISABLE;
  223. if (l != DC_DISABLE)
  224. return (stock_freq * l / 8);
  225. return stock_freq;
  226. }
  227. static struct freq_attr* p4clockmod_attr[] = {
  228. &cpufreq_freq_attr_scaling_available_freqs,
  229. NULL,
  230. };
  231. static struct cpufreq_driver p4clockmod_driver = {
  232. .verify = cpufreq_p4_verify,
  233. .target = cpufreq_p4_target,
  234. .init = cpufreq_p4_cpu_init,
  235. .exit = cpufreq_p4_cpu_exit,
  236. .get = cpufreq_p4_get,
  237. .name = "p4-clockmod",
  238. .owner = THIS_MODULE,
  239. .attr = p4clockmod_attr,
  240. };
  241. static int __init cpufreq_p4_init(void)
  242. {
  243. struct cpuinfo_x86 *c = cpu_data;
  244. int ret;
  245. /*
  246. * THERM_CONTROL is architectural for IA32 now, so
  247. * we can rely on the capability checks
  248. */
  249. if (c->x86_vendor != X86_VENDOR_INTEL)
  250. return -ENODEV;
  251. if (!test_bit(X86_FEATURE_ACPI, c->x86_capability) ||
  252. !test_bit(X86_FEATURE_ACC, c->x86_capability))
  253. return -ENODEV;
  254. ret = cpufreq_register_driver(&p4clockmod_driver);
  255. if (!ret)
  256. printk(KERN_INFO PFX "P4/Xeon(TM) CPU On-Demand Clock Modulation available\n");
  257. return (ret);
  258. }
  259. static void __exit cpufreq_p4_exit(void)
  260. {
  261. cpufreq_unregister_driver(&p4clockmod_driver);
  262. }
  263. MODULE_AUTHOR ("Zwane Mwaikambo <zwane@commfireservices.com>");
  264. MODULE_DESCRIPTION ("cpufreq driver for Pentium(TM) 4/Xeon(TM)");
  265. MODULE_LICENSE ("GPL");
  266. late_initcall(cpufreq_p4_init);
  267. module_exit(cpufreq_p4_exit);