bnx2x_link.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417
  1. /* Copyright 2008-2011 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #ifndef BNX2X_LINK_H
  17. #define BNX2X_LINK_H
  18. /***********************************************************/
  19. /* Defines */
  20. /***********************************************************/
  21. #define DEFAULT_PHY_DEV_ADDR 3
  22. #define E2_DEFAULT_PHY_DEV_ADDR 5
  23. #define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
  24. #define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
  25. #define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
  26. #define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
  27. #define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
  28. #define SPEED_AUTO_NEG 0
  29. #define SPEED_12000 12000
  30. #define SPEED_12500 12500
  31. #define SPEED_13000 13000
  32. #define SPEED_15000 15000
  33. #define SPEED_16000 16000
  34. #define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
  35. #define SFP_EEPROM_VENDOR_NAME_SIZE 16
  36. #define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
  37. #define SFP_EEPROM_VENDOR_OUI_SIZE 3
  38. #define SFP_EEPROM_PART_NO_ADDR 0x28
  39. #define SFP_EEPROM_PART_NO_SIZE 16
  40. #define PWR_FLT_ERR_MSG_LEN 250
  41. #define XGXS_EXT_PHY_TYPE(ext_phy_config) \
  42. ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
  43. #define XGXS_EXT_PHY_ADDR(ext_phy_config) \
  44. (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
  45. PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
  46. #define SERDES_EXT_PHY_TYPE(ext_phy_config) \
  47. ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
  48. /* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
  49. #define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1)
  50. /* Single Media board contains single external phy */
  51. #define SINGLE_MEDIA(params) (params->num_phys == 2)
  52. /* Dual Media board contains two external phy with different media */
  53. #define DUAL_MEDIA(params) (params->num_phys == 3)
  54. #define FW_PARAM_MDIO_CTRL_OFFSET 16
  55. #define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
  56. (phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
  57. #define PFC_BRB_FULL_LB_XOFF_THRESHOLD 170
  58. #define PFC_BRB_FULL_LB_XON_THRESHOLD 250
  59. #define MAXVAL(a, b) (((a) > (b)) ? (a) : (b))
  60. /***********************************************************/
  61. /* Structs */
  62. /***********************************************************/
  63. #define INT_PHY 0
  64. #define EXT_PHY1 1
  65. #define EXT_PHY2 2
  66. #define MAX_PHYS 3
  67. /* Same configuration is shared between the XGXS and the first external phy */
  68. #define LINK_CONFIG_SIZE (MAX_PHYS - 1)
  69. #define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
  70. 0 : (_phy_idx - 1))
  71. /***********************************************************/
  72. /* bnx2x_phy struct */
  73. /* Defines the required arguments and function per phy */
  74. /***********************************************************/
  75. struct link_vars;
  76. struct link_params;
  77. struct bnx2x_phy;
  78. typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
  79. struct link_vars *vars);
  80. typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
  81. struct link_vars *vars);
  82. typedef void (*link_reset_t)(struct bnx2x_phy *phy,
  83. struct link_params *params);
  84. typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
  85. struct link_params *params);
  86. typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
  87. typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
  88. typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
  89. struct link_params *params, u8 mode);
  90. typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
  91. struct link_params *params, u32 action);
  92. struct bnx2x_phy {
  93. u32 type;
  94. /* Loaded during init */
  95. u8 addr;
  96. u8 def_md_devad;
  97. u16 flags;
  98. /* Require HW lock */
  99. #define FLAGS_HW_LOCK_REQUIRED (1<<0)
  100. /* No Over-Current detection */
  101. #define FLAGS_NOC (1<<1)
  102. /* Fan failure detection required */
  103. #define FLAGS_FAN_FAILURE_DET_REQ (1<<2)
  104. /* Initialize first the XGXS and only then the phy itself */
  105. #define FLAGS_INIT_XGXS_FIRST (1<<3)
  106. #define FLAGS_4_PORT_MODE (1<<5)
  107. #define FLAGS_REARM_LATCH_SIGNAL (1<<6)
  108. #define FLAGS_SFP_NOT_APPROVED (1<<7)
  109. /* preemphasis values for the rx side */
  110. u16 rx_preemphasis[4];
  111. /* preemphasis values for the tx side */
  112. u16 tx_preemphasis[4];
  113. /* EMAC address for access MDIO */
  114. u32 mdio_ctrl;
  115. u32 supported;
  116. u32 media_type;
  117. #define ETH_PHY_UNSPECIFIED 0x0
  118. #define ETH_PHY_SFP_FIBER 0x1
  119. #define ETH_PHY_XFP_FIBER 0x2
  120. #define ETH_PHY_DA_TWINAX 0x3
  121. #define ETH_PHY_BASE_T 0x4
  122. #define ETH_PHY_KR 0xf0
  123. #define ETH_PHY_CX4 0xf1
  124. #define ETH_PHY_NOT_PRESENT 0xff
  125. /* The address in which version is located*/
  126. u32 ver_addr;
  127. u16 req_flow_ctrl;
  128. u16 req_line_speed;
  129. u32 speed_cap_mask;
  130. u16 req_duplex;
  131. u16 rsrv;
  132. /* Called per phy/port init, and it configures LASI, speed, autoneg,
  133. duplex, flow control negotiation, etc. */
  134. config_init_t config_init;
  135. /* Called due to interrupt. It determines the link, speed */
  136. read_status_t read_status;
  137. /* Called when driver is unloading. Should reset the phy */
  138. link_reset_t link_reset;
  139. /* Set the loopback configuration for the phy */
  140. config_loopback_t config_loopback;
  141. /* Format the given raw number into str up to len */
  142. format_fw_ver_t format_fw_ver;
  143. /* Reset the phy (both ports) */
  144. hw_reset_t hw_reset;
  145. /* Set link led mode (on/off/oper)*/
  146. set_link_led_t set_link_led;
  147. /* PHY Specific tasks */
  148. phy_specific_func_t phy_specific_func;
  149. #define DISABLE_TX 1
  150. #define ENABLE_TX 2
  151. };
  152. /* Inputs parameters to the CLC */
  153. struct link_params {
  154. u8 port;
  155. /* Default / User Configuration */
  156. u8 loopback_mode;
  157. #define LOOPBACK_NONE 0
  158. #define LOOPBACK_EMAC 1
  159. #define LOOPBACK_BMAC 2
  160. #define LOOPBACK_XGXS 3
  161. #define LOOPBACK_EXT_PHY 4
  162. #define LOOPBACK_EXT 5
  163. #define LOOPBACK_UMAC 6
  164. #define LOOPBACK_XMAC 7
  165. /* Device parameters */
  166. u8 mac_addr[6];
  167. u16 req_duplex[LINK_CONFIG_SIZE];
  168. u16 req_flow_ctrl[LINK_CONFIG_SIZE];
  169. u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */
  170. /* shmem parameters */
  171. u32 shmem_base;
  172. u32 shmem2_base;
  173. u32 speed_cap_mask[LINK_CONFIG_SIZE];
  174. u32 switch_cfg;
  175. #define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
  176. #define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
  177. #define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
  178. u32 lane_config;
  179. /* Phy register parameter */
  180. u32 chip_id;
  181. /* features */
  182. u32 feature_config_flags;
  183. #define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
  184. #define FEATURE_CONFIG_PFC_ENABLED (1<<1)
  185. #define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
  186. #define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY (1<<3)
  187. /* Will be populated during common init */
  188. struct bnx2x_phy phy[MAX_PHYS];
  189. /* Will be populated during common init */
  190. u8 num_phys;
  191. u8 rsrv;
  192. u16 hw_led_mode; /* part of the hw_config read from the shmem */
  193. u32 multi_phy_config;
  194. /* Device pointer passed to all callback functions */
  195. struct bnx2x *bp;
  196. u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
  197. req_flow_ctrl is set to AUTO */
  198. };
  199. /* Output parameters */
  200. struct link_vars {
  201. u8 phy_flags;
  202. u8 mac_type;
  203. #define MAC_TYPE_NONE 0
  204. #define MAC_TYPE_EMAC 1
  205. #define MAC_TYPE_BMAC 2
  206. #define MAC_TYPE_UMAC 3
  207. #define MAC_TYPE_XMAC 4
  208. u8 phy_link_up; /* internal phy link indication */
  209. u8 link_up;
  210. u16 line_speed;
  211. u16 duplex;
  212. u16 flow_ctrl;
  213. u16 ieee_fc;
  214. /* The same definitions as the shmem parameter */
  215. u32 link_status;
  216. u8 fault_detected;
  217. u8 rsrv1;
  218. u16 rsrv2;
  219. u32 aeu_int_mask;
  220. };
  221. /***********************************************************/
  222. /* Functions */
  223. /***********************************************************/
  224. int bnx2x_phy_init(struct link_params *params, struct link_vars *vars);
  225. /* Reset the link. Should be called when driver or interface goes down
  226. Before calling phy firmware upgrade, the reset_ext_phy should be set
  227. to 0 */
  228. int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  229. u8 reset_ext_phy);
  230. /* bnx2x_link_update should be called upon link interrupt */
  231. int bnx2x_link_update(struct link_params *params, struct link_vars *vars);
  232. /* use the following phy functions to read/write from external_phy
  233. In order to use it to read/write internal phy registers, use
  234. DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
  235. the register */
  236. int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
  237. u8 devad, u16 reg, u16 *ret_val);
  238. int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
  239. u8 devad, u16 reg, u16 val);
  240. /* Reads the link_status from the shmem,
  241. and update the link vars accordingly */
  242. void bnx2x_link_status_update(struct link_params *input,
  243. struct link_vars *output);
  244. /* returns string representing the fw_version of the external phy */
  245. int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
  246. u8 *version, u16 len);
  247. /* Set/Unset the led
  248. Basically, the CLC takes care of the led for the link, but in case one needs
  249. to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
  250. blink the led, and LED_MODE_OFF to set the led off.*/
  251. int bnx2x_set_led(struct link_params *params,
  252. struct link_vars *vars, u8 mode, u32 speed);
  253. #define LED_MODE_OFF 0
  254. #define LED_MODE_ON 1
  255. #define LED_MODE_OPER 2
  256. #define LED_MODE_FRONT_PANEL_OFF 3
  257. /* bnx2x_handle_module_detect_int should be called upon module detection
  258. interrupt */
  259. void bnx2x_handle_module_detect_int(struct link_params *params);
  260. /* Get the actual link status. In case it returns 0, link is up,
  261. otherwise link is down*/
  262. int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
  263. u8 is_serdes);
  264. /* One-time initialization for external phy after power up */
  265. int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
  266. u32 shmem2_base_path[], u32 chip_id);
  267. /* Reset the external PHY using GPIO */
  268. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
  269. /* Reset the external of SFX7101 */
  270. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
  271. /* Read "byte_cnt" bytes from address "addr" from the SFP+ EEPROM */
  272. int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  273. struct link_params *params, u16 addr,
  274. u8 byte_cnt, u8 *o_buf);
  275. void bnx2x_hw_reset_phy(struct link_params *params);
  276. /* Checks if HW lock is required for this phy/board type */
  277. u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base,
  278. u32 shmem2_base);
  279. /* Check swap bit and adjust PHY order */
  280. u32 bnx2x_phy_selection(struct link_params *params);
  281. /* Probe the phys on board, and populate them in "params" */
  282. int bnx2x_phy_probe(struct link_params *params);
  283. /* Checks if fan failure detection is required on one of the phys on board */
  284. u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
  285. u32 shmem2_base, u8 port);
  286. /* DCBX structs */
  287. /* Number of maximum COS per chip */
  288. #define DCBX_E2E3_MAX_NUM_COS (2)
  289. #define DCBX_E3B0_MAX_NUM_COS_PORT0 (6)
  290. #define DCBX_E3B0_MAX_NUM_COS_PORT1 (3)
  291. #define DCBX_E3B0_MAX_NUM_COS ( \
  292. MAXVAL(DCBX_E3B0_MAX_NUM_COS_PORT0, \
  293. DCBX_E3B0_MAX_NUM_COS_PORT1))
  294. #define DCBX_MAX_NUM_COS ( \
  295. MAXVAL(DCBX_E3B0_MAX_NUM_COS, \
  296. DCBX_E2E3_MAX_NUM_COS))
  297. /* PFC port configuration params */
  298. struct bnx2x_nig_brb_pfc_port_params {
  299. /* NIG */
  300. u32 pause_enable;
  301. u32 llfc_out_en;
  302. u32 llfc_enable;
  303. u32 pkt_priority_to_cos;
  304. u8 num_of_rx_cos_priority_mask;
  305. u32 rx_cos_priority_mask[DCBX_MAX_NUM_COS];
  306. u32 llfc_high_priority_classes;
  307. u32 llfc_low_priority_classes;
  308. /* BRB */
  309. u32 cos0_pauseable;
  310. u32 cos1_pauseable;
  311. };
  312. /**
  313. * Used to update the PFC attributes in EMAC, BMAC, NIG and BRB
  314. * when link is already up
  315. */
  316. int bnx2x_update_pfc(struct link_params *params,
  317. struct link_vars *vars,
  318. struct bnx2x_nig_brb_pfc_port_params *pfc_params);
  319. /* Used to configure the ETS to disable */
  320. void bnx2x_ets_disabled(struct link_params *params);
  321. /* Used to configure the ETS to BW limited */
  322. void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
  323. const u32 cos1_bw);
  324. /* Used to configure the ETS to strict */
  325. int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos);
  326. /* Read pfc statistic*/
  327. void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
  328. u32 pfc_frames_sent[2],
  329. u32 pfc_frames_received[2]);
  330. void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
  331. u32 chip_id, u32 shmem_base, u32 shmem2_base,
  332. u8 port);
  333. #endif /* BNX2X_LINK_H */