irq.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7. * Copyright (C) 2008 Nicolas Schichan <nschichan@freebox.fr>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/module.h>
  13. #include <linux/irq.h>
  14. #include <asm/irq_cpu.h>
  15. #include <asm/mipsregs.h>
  16. #include <bcm63xx_cpu.h>
  17. #include <bcm63xx_regs.h>
  18. #include <bcm63xx_io.h>
  19. #include <bcm63xx_irq.h>
  20. static void __dispatch_internal(void) __maybe_unused;
  21. static void __dispatch_internal_64(void) __maybe_unused;
  22. static void __internal_irq_mask_32(unsigned int irq) __maybe_unused;
  23. static void __internal_irq_mask_64(unsigned int irq) __maybe_unused;
  24. static void __internal_irq_unmask_32(unsigned int irq) __maybe_unused;
  25. static void __internal_irq_unmask_64(unsigned int irq) __maybe_unused;
  26. #ifndef BCMCPU_RUNTIME_DETECT
  27. #ifdef CONFIG_BCM63XX_CPU_6328
  28. #define irq_stat_reg PERF_IRQSTAT_6328_REG
  29. #define irq_mask_reg PERF_IRQMASK_6328_REG
  30. #define irq_bits 64
  31. #define is_ext_irq_cascaded 1
  32. #define ext_irq_start (BCM_6328_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  33. #define ext_irq_end (BCM_6328_EXT_IRQ3 - IRQ_INTERNAL_BASE)
  34. #define ext_irq_count 4
  35. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6328
  36. #define ext_irq_cfg_reg2 0
  37. #endif
  38. #ifdef CONFIG_BCM63XX_CPU_6338
  39. #define irq_stat_reg PERF_IRQSTAT_6338_REG
  40. #define irq_mask_reg PERF_IRQMASK_6338_REG
  41. #define irq_bits 32
  42. #define is_ext_irq_cascaded 0
  43. #define ext_irq_start 0
  44. #define ext_irq_end 0
  45. #define ext_irq_count 4
  46. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6338
  47. #define ext_irq_cfg_reg2 0
  48. #endif
  49. #ifdef CONFIG_BCM63XX_CPU_6345
  50. #define irq_stat_reg PERF_IRQSTAT_6345_REG
  51. #define irq_mask_reg PERF_IRQMASK_6345_REG
  52. #define irq_bits 32
  53. #define is_ext_irq_cascaded 0
  54. #define ext_irq_start 0
  55. #define ext_irq_end 0
  56. #define ext_irq_count 4
  57. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6345
  58. #define ext_irq_cfg_reg2 0
  59. #endif
  60. #ifdef CONFIG_BCM63XX_CPU_6348
  61. #define irq_stat_reg PERF_IRQSTAT_6348_REG
  62. #define irq_mask_reg PERF_IRQMASK_6348_REG
  63. #define irq_bits 32
  64. #define is_ext_irq_cascaded 0
  65. #define ext_irq_start 0
  66. #define ext_irq_end 0
  67. #define ext_irq_count 4
  68. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6348
  69. #define ext_irq_cfg_reg2 0
  70. #endif
  71. #ifdef CONFIG_BCM63XX_CPU_6358
  72. #define irq_stat_reg PERF_IRQSTAT_6358_REG
  73. #define irq_mask_reg PERF_IRQMASK_6358_REG
  74. #define irq_bits 32
  75. #define is_ext_irq_cascaded 1
  76. #define ext_irq_start (BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  77. #define ext_irq_end (BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE)
  78. #define ext_irq_count 4
  79. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6358
  80. #define ext_irq_cfg_reg2 0
  81. #endif
  82. #ifdef CONFIG_BCM63XX_CPU_6362
  83. #define irq_stat_reg PERF_IRQSTAT_6362_REG
  84. #define irq_mask_reg PERF_IRQMASK_6362_REG
  85. #define irq_bits 64
  86. #define is_ext_irq_cascaded 1
  87. #define ext_irq_start (BCM_6362_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  88. #define ext_irq_end (BCM_6362_EXT_IRQ3 - IRQ_INTERNAL_BASE)
  89. #define ext_irq_count 4
  90. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6362
  91. #define ext_irq_cfg_reg2 0
  92. #endif
  93. #ifdef CONFIG_BCM63XX_CPU_6368
  94. #define irq_stat_reg PERF_IRQSTAT_6368_REG
  95. #define irq_mask_reg PERF_IRQMASK_6368_REG
  96. #define irq_bits 64
  97. #define is_ext_irq_cascaded 1
  98. #define ext_irq_start (BCM_6368_EXT_IRQ0 - IRQ_INTERNAL_BASE)
  99. #define ext_irq_end (BCM_6368_EXT_IRQ5 - IRQ_INTERNAL_BASE)
  100. #define ext_irq_count 6
  101. #define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6368
  102. #define ext_irq_cfg_reg2 PERF_EXTIRQ_CFG_REG2_6368
  103. #endif
  104. #if irq_bits == 32
  105. #define dispatch_internal __dispatch_internal
  106. #define internal_irq_mask __internal_irq_mask_32
  107. #define internal_irq_unmask __internal_irq_unmask_32
  108. #else
  109. #define dispatch_internal __dispatch_internal_64
  110. #define internal_irq_mask __internal_irq_mask_64
  111. #define internal_irq_unmask __internal_irq_unmask_64
  112. #endif
  113. #define irq_stat_addr (bcm63xx_regset_address(RSET_PERF) + irq_stat_reg)
  114. #define irq_mask_addr (bcm63xx_regset_address(RSET_PERF) + irq_mask_reg)
  115. static inline void bcm63xx_init_irq(void)
  116. {
  117. }
  118. #else /* ! BCMCPU_RUNTIME_DETECT */
  119. static u32 irq_stat_addr, irq_mask_addr;
  120. static void (*dispatch_internal)(void);
  121. static int is_ext_irq_cascaded;
  122. static unsigned int ext_irq_count;
  123. static unsigned int ext_irq_start, ext_irq_end;
  124. static unsigned int ext_irq_cfg_reg1, ext_irq_cfg_reg2;
  125. static void (*internal_irq_mask)(unsigned int irq);
  126. static void (*internal_irq_unmask)(unsigned int irq);
  127. static void bcm63xx_init_irq(void)
  128. {
  129. int irq_bits;
  130. irq_stat_addr = bcm63xx_regset_address(RSET_PERF);
  131. irq_mask_addr = bcm63xx_regset_address(RSET_PERF);
  132. switch (bcm63xx_get_cpu_id()) {
  133. case BCM6328_CPU_ID:
  134. irq_stat_addr += PERF_IRQSTAT_6328_REG;
  135. irq_mask_addr += PERF_IRQMASK_6328_REG;
  136. irq_bits = 64;
  137. ext_irq_count = 4;
  138. is_ext_irq_cascaded = 1;
  139. ext_irq_start = BCM_6328_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  140. ext_irq_end = BCM_6328_EXT_IRQ3 - IRQ_INTERNAL_BASE;
  141. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6328;
  142. break;
  143. case BCM6338_CPU_ID:
  144. irq_stat_addr += PERF_IRQSTAT_6338_REG;
  145. irq_mask_addr += PERF_IRQMASK_6338_REG;
  146. irq_bits = 32;
  147. ext_irq_count = 4;
  148. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6338;
  149. break;
  150. case BCM6345_CPU_ID:
  151. irq_stat_addr += PERF_IRQSTAT_6345_REG;
  152. irq_mask_addr += PERF_IRQMASK_6345_REG;
  153. irq_bits = 32;
  154. ext_irq_count = 4;
  155. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6345;
  156. break;
  157. case BCM6348_CPU_ID:
  158. irq_stat_addr += PERF_IRQSTAT_6348_REG;
  159. irq_mask_addr += PERF_IRQMASK_6348_REG;
  160. irq_bits = 32;
  161. ext_irq_count = 4;
  162. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6348;
  163. break;
  164. case BCM6358_CPU_ID:
  165. irq_stat_addr += PERF_IRQSTAT_6358_REG;
  166. irq_mask_addr += PERF_IRQMASK_6358_REG;
  167. irq_bits = 32;
  168. ext_irq_count = 4;
  169. is_ext_irq_cascaded = 1;
  170. ext_irq_start = BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  171. ext_irq_end = BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE;
  172. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6358;
  173. break;
  174. case BCM6362_CPU_ID:
  175. irq_stat_addr += PERF_IRQSTAT_6362_REG;
  176. irq_mask_addr += PERF_IRQMASK_6362_REG;
  177. irq_bits = 64;
  178. ext_irq_count = 4;
  179. is_ext_irq_cascaded = 1;
  180. ext_irq_start = BCM_6362_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  181. ext_irq_end = BCM_6362_EXT_IRQ3 - IRQ_INTERNAL_BASE;
  182. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6362;
  183. break;
  184. case BCM6368_CPU_ID:
  185. irq_stat_addr += PERF_IRQSTAT_6368_REG;
  186. irq_mask_addr += PERF_IRQMASK_6368_REG;
  187. irq_bits = 64;
  188. ext_irq_count = 6;
  189. is_ext_irq_cascaded = 1;
  190. ext_irq_start = BCM_6368_EXT_IRQ0 - IRQ_INTERNAL_BASE;
  191. ext_irq_end = BCM_6368_EXT_IRQ5 - IRQ_INTERNAL_BASE;
  192. ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6368;
  193. ext_irq_cfg_reg2 = PERF_EXTIRQ_CFG_REG2_6368;
  194. break;
  195. default:
  196. BUG();
  197. }
  198. if (irq_bits == 32) {
  199. dispatch_internal = __dispatch_internal;
  200. internal_irq_mask = __internal_irq_mask_32;
  201. internal_irq_unmask = __internal_irq_unmask_32;
  202. } else {
  203. dispatch_internal = __dispatch_internal_64;
  204. internal_irq_mask = __internal_irq_mask_64;
  205. internal_irq_unmask = __internal_irq_unmask_64;
  206. }
  207. }
  208. #endif /* ! BCMCPU_RUNTIME_DETECT */
  209. static inline u32 get_ext_irq_perf_reg(int irq)
  210. {
  211. if (irq < 4)
  212. return ext_irq_cfg_reg1;
  213. return ext_irq_cfg_reg2;
  214. }
  215. static inline void handle_internal(int intbit)
  216. {
  217. if (is_ext_irq_cascaded &&
  218. intbit >= ext_irq_start && intbit <= ext_irq_end)
  219. do_IRQ(intbit - ext_irq_start + IRQ_EXTERNAL_BASE);
  220. else
  221. do_IRQ(intbit + IRQ_INTERNAL_BASE);
  222. }
  223. /*
  224. * dispatch internal devices IRQ (uart, enet, watchdog, ...). do not
  225. * prioritize any interrupt relatively to another. the static counter
  226. * will resume the loop where it ended the last time we left this
  227. * function.
  228. */
  229. static void __dispatch_internal(void)
  230. {
  231. u32 pending;
  232. static int i;
  233. pending = bcm_readl(irq_stat_addr) & bcm_readl(irq_mask_addr);
  234. if (!pending)
  235. return ;
  236. while (1) {
  237. int to_call = i;
  238. i = (i + 1) & 0x1f;
  239. if (pending & (1 << to_call)) {
  240. handle_internal(to_call);
  241. break;
  242. }
  243. }
  244. }
  245. static void __dispatch_internal_64(void)
  246. {
  247. u64 pending;
  248. static int i;
  249. pending = bcm_readq(irq_stat_addr) & bcm_readq(irq_mask_addr);
  250. if (!pending)
  251. return ;
  252. while (1) {
  253. int to_call = i;
  254. i = (i + 1) & 0x3f;
  255. if (pending & (1ull << to_call)) {
  256. handle_internal(to_call);
  257. break;
  258. }
  259. }
  260. }
  261. asmlinkage void plat_irq_dispatch(void)
  262. {
  263. u32 cause;
  264. do {
  265. cause = read_c0_cause() & read_c0_status() & ST0_IM;
  266. if (!cause)
  267. break;
  268. if (cause & CAUSEF_IP7)
  269. do_IRQ(7);
  270. if (cause & CAUSEF_IP0)
  271. do_IRQ(0);
  272. if (cause & CAUSEF_IP1)
  273. do_IRQ(1);
  274. if (cause & CAUSEF_IP2)
  275. dispatch_internal();
  276. if (!is_ext_irq_cascaded) {
  277. if (cause & CAUSEF_IP3)
  278. do_IRQ(IRQ_EXT_0);
  279. if (cause & CAUSEF_IP4)
  280. do_IRQ(IRQ_EXT_1);
  281. if (cause & CAUSEF_IP5)
  282. do_IRQ(IRQ_EXT_2);
  283. if (cause & CAUSEF_IP6)
  284. do_IRQ(IRQ_EXT_3);
  285. }
  286. } while (1);
  287. }
  288. /*
  289. * internal IRQs operations: only mask/unmask on PERF irq mask
  290. * register.
  291. */
  292. static void __internal_irq_mask_32(unsigned int irq)
  293. {
  294. u32 mask;
  295. mask = bcm_readl(irq_mask_addr);
  296. mask &= ~(1 << irq);
  297. bcm_writel(mask, irq_mask_addr);
  298. }
  299. static void __internal_irq_mask_64(unsigned int irq)
  300. {
  301. u64 mask;
  302. mask = bcm_readq(irq_mask_addr);
  303. mask &= ~(1ull << irq);
  304. bcm_writeq(mask, irq_mask_addr);
  305. }
  306. static void __internal_irq_unmask_32(unsigned int irq)
  307. {
  308. u32 mask;
  309. mask = bcm_readl(irq_mask_addr);
  310. mask |= (1 << irq);
  311. bcm_writel(mask, irq_mask_addr);
  312. }
  313. static void __internal_irq_unmask_64(unsigned int irq)
  314. {
  315. u64 mask;
  316. mask = bcm_readq(irq_mask_addr);
  317. mask |= (1ull << irq);
  318. bcm_writeq(mask, irq_mask_addr);
  319. }
  320. static void bcm63xx_internal_irq_mask(struct irq_data *d)
  321. {
  322. internal_irq_mask(d->irq - IRQ_INTERNAL_BASE);
  323. }
  324. static void bcm63xx_internal_irq_unmask(struct irq_data *d)
  325. {
  326. internal_irq_unmask(d->irq - IRQ_INTERNAL_BASE);
  327. }
  328. /*
  329. * external IRQs operations: mask/unmask and clear on PERF external
  330. * irq control register.
  331. */
  332. static void bcm63xx_external_irq_mask(struct irq_data *d)
  333. {
  334. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  335. u32 reg, regaddr;
  336. regaddr = get_ext_irq_perf_reg(irq);
  337. reg = bcm_perf_readl(regaddr);
  338. if (BCMCPU_IS_6348())
  339. reg &= ~EXTIRQ_CFG_MASK_6348(irq % 4);
  340. else
  341. reg &= ~EXTIRQ_CFG_MASK(irq % 4);
  342. bcm_perf_writel(reg, regaddr);
  343. if (is_ext_irq_cascaded)
  344. internal_irq_mask(irq + ext_irq_start);
  345. }
  346. static void bcm63xx_external_irq_unmask(struct irq_data *d)
  347. {
  348. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  349. u32 reg, regaddr;
  350. regaddr = get_ext_irq_perf_reg(irq);
  351. reg = bcm_perf_readl(regaddr);
  352. if (BCMCPU_IS_6348())
  353. reg |= EXTIRQ_CFG_MASK_6348(irq % 4);
  354. else
  355. reg |= EXTIRQ_CFG_MASK(irq % 4);
  356. bcm_perf_writel(reg, regaddr);
  357. if (is_ext_irq_cascaded)
  358. internal_irq_unmask(irq + ext_irq_start);
  359. }
  360. static void bcm63xx_external_irq_clear(struct irq_data *d)
  361. {
  362. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  363. u32 reg, regaddr;
  364. regaddr = get_ext_irq_perf_reg(irq);
  365. reg = bcm_perf_readl(regaddr);
  366. if (BCMCPU_IS_6348())
  367. reg |= EXTIRQ_CFG_CLEAR_6348(irq % 4);
  368. else
  369. reg |= EXTIRQ_CFG_CLEAR(irq % 4);
  370. bcm_perf_writel(reg, regaddr);
  371. }
  372. static int bcm63xx_external_irq_set_type(struct irq_data *d,
  373. unsigned int flow_type)
  374. {
  375. unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
  376. u32 reg, regaddr;
  377. int levelsense, sense, bothedge;
  378. flow_type &= IRQ_TYPE_SENSE_MASK;
  379. if (flow_type == IRQ_TYPE_NONE)
  380. flow_type = IRQ_TYPE_LEVEL_LOW;
  381. levelsense = sense = bothedge = 0;
  382. switch (flow_type) {
  383. case IRQ_TYPE_EDGE_BOTH:
  384. bothedge = 1;
  385. break;
  386. case IRQ_TYPE_EDGE_RISING:
  387. sense = 1;
  388. break;
  389. case IRQ_TYPE_EDGE_FALLING:
  390. break;
  391. case IRQ_TYPE_LEVEL_HIGH:
  392. levelsense = 1;
  393. sense = 1;
  394. break;
  395. case IRQ_TYPE_LEVEL_LOW:
  396. levelsense = 1;
  397. break;
  398. default:
  399. printk(KERN_ERR "bogus flow type combination given !\n");
  400. return -EINVAL;
  401. }
  402. regaddr = get_ext_irq_perf_reg(irq);
  403. reg = bcm_perf_readl(regaddr);
  404. irq %= 4;
  405. switch (bcm63xx_get_cpu_id()) {
  406. case BCM6348_CPU_ID:
  407. if (levelsense)
  408. reg |= EXTIRQ_CFG_LEVELSENSE_6348(irq);
  409. else
  410. reg &= ~EXTIRQ_CFG_LEVELSENSE_6348(irq);
  411. if (sense)
  412. reg |= EXTIRQ_CFG_SENSE_6348(irq);
  413. else
  414. reg &= ~EXTIRQ_CFG_SENSE_6348(irq);
  415. if (bothedge)
  416. reg |= EXTIRQ_CFG_BOTHEDGE_6348(irq);
  417. else
  418. reg &= ~EXTIRQ_CFG_BOTHEDGE_6348(irq);
  419. break;
  420. case BCM6328_CPU_ID:
  421. case BCM6338_CPU_ID:
  422. case BCM6345_CPU_ID:
  423. case BCM6358_CPU_ID:
  424. case BCM6362_CPU_ID:
  425. case BCM6368_CPU_ID:
  426. if (levelsense)
  427. reg |= EXTIRQ_CFG_LEVELSENSE(irq);
  428. else
  429. reg &= ~EXTIRQ_CFG_LEVELSENSE(irq);
  430. if (sense)
  431. reg |= EXTIRQ_CFG_SENSE(irq);
  432. else
  433. reg &= ~EXTIRQ_CFG_SENSE(irq);
  434. if (bothedge)
  435. reg |= EXTIRQ_CFG_BOTHEDGE(irq);
  436. else
  437. reg &= ~EXTIRQ_CFG_BOTHEDGE(irq);
  438. break;
  439. default:
  440. BUG();
  441. }
  442. bcm_perf_writel(reg, regaddr);
  443. irqd_set_trigger_type(d, flow_type);
  444. if (flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  445. __irq_set_handler_locked(d->irq, handle_level_irq);
  446. else
  447. __irq_set_handler_locked(d->irq, handle_edge_irq);
  448. return IRQ_SET_MASK_OK_NOCOPY;
  449. }
  450. static struct irq_chip bcm63xx_internal_irq_chip = {
  451. .name = "bcm63xx_ipic",
  452. .irq_mask = bcm63xx_internal_irq_mask,
  453. .irq_unmask = bcm63xx_internal_irq_unmask,
  454. };
  455. static struct irq_chip bcm63xx_external_irq_chip = {
  456. .name = "bcm63xx_epic",
  457. .irq_ack = bcm63xx_external_irq_clear,
  458. .irq_mask = bcm63xx_external_irq_mask,
  459. .irq_unmask = bcm63xx_external_irq_unmask,
  460. .irq_set_type = bcm63xx_external_irq_set_type,
  461. };
  462. static struct irqaction cpu_ip2_cascade_action = {
  463. .handler = no_action,
  464. .name = "cascade_ip2",
  465. .flags = IRQF_NO_THREAD,
  466. };
  467. static struct irqaction cpu_ext_cascade_action = {
  468. .handler = no_action,
  469. .name = "cascade_extirq",
  470. .flags = IRQF_NO_THREAD,
  471. };
  472. void __init arch_init_irq(void)
  473. {
  474. int i;
  475. bcm63xx_init_irq();
  476. mips_cpu_irq_init();
  477. for (i = IRQ_INTERNAL_BASE; i < NR_IRQS; ++i)
  478. irq_set_chip_and_handler(i, &bcm63xx_internal_irq_chip,
  479. handle_level_irq);
  480. for (i = IRQ_EXTERNAL_BASE; i < IRQ_EXTERNAL_BASE + ext_irq_count; ++i)
  481. irq_set_chip_and_handler(i, &bcm63xx_external_irq_chip,
  482. handle_edge_irq);
  483. if (!is_ext_irq_cascaded) {
  484. for (i = 3; i < 3 + ext_irq_count; ++i)
  485. setup_irq(MIPS_CPU_IRQ_BASE + i, &cpu_ext_cascade_action);
  486. }
  487. setup_irq(MIPS_CPU_IRQ_BASE + 2, &cpu_ip2_cascade_action);
  488. }