imx6q-cpufreq.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /*
  2. * Copyright (C) 2013 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/cpu.h>
  10. #include <linux/cpufreq.h>
  11. #include <linux/delay.h>
  12. #include <linux/err.h>
  13. #include <linux/module.h>
  14. #include <linux/of.h>
  15. #include <linux/pm_opp.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/regulator/consumer.h>
  18. #define PU_SOC_VOLTAGE_NORMAL 1250000
  19. #define PU_SOC_VOLTAGE_HIGH 1275000
  20. #define FREQ_1P2_GHZ 1200000000
  21. static struct regulator *arm_reg;
  22. static struct regulator *pu_reg;
  23. static struct regulator *soc_reg;
  24. static struct clk *arm_clk;
  25. static struct clk *pll1_sys_clk;
  26. static struct clk *pll1_sw_clk;
  27. static struct clk *step_clk;
  28. static struct clk *pll2_pfd2_396m_clk;
  29. static struct device *cpu_dev;
  30. static struct cpufreq_frequency_table *freq_table;
  31. static unsigned int transition_latency;
  32. static unsigned int imx6q_get_speed(unsigned int cpu)
  33. {
  34. return clk_get_rate(arm_clk) / 1000;
  35. }
  36. static int imx6q_set_target(struct cpufreq_policy *policy, unsigned int index)
  37. {
  38. struct cpufreq_freqs freqs;
  39. struct dev_pm_opp *opp;
  40. unsigned long freq_hz, volt, volt_old;
  41. int ret;
  42. freqs.new = freq_table[index].frequency;
  43. freq_hz = freqs.new * 1000;
  44. freqs.old = clk_get_rate(arm_clk) / 1000;
  45. rcu_read_lock();
  46. opp = dev_pm_opp_find_freq_ceil(cpu_dev, &freq_hz);
  47. if (IS_ERR(opp)) {
  48. rcu_read_unlock();
  49. dev_err(cpu_dev, "failed to find OPP for %ld\n", freq_hz);
  50. return PTR_ERR(opp);
  51. }
  52. volt = dev_pm_opp_get_voltage(opp);
  53. rcu_read_unlock();
  54. volt_old = regulator_get_voltage(arm_reg);
  55. dev_dbg(cpu_dev, "%u MHz, %ld mV --> %u MHz, %ld mV\n",
  56. freqs.old / 1000, volt_old / 1000,
  57. freqs.new / 1000, volt / 1000);
  58. cpufreq_notify_transition(policy, &freqs, CPUFREQ_PRECHANGE);
  59. /* scaling up? scale voltage before frequency */
  60. if (freqs.new > freqs.old) {
  61. ret = regulator_set_voltage_tol(arm_reg, volt, 0);
  62. if (ret) {
  63. dev_err(cpu_dev,
  64. "failed to scale vddarm up: %d\n", ret);
  65. freqs.new = freqs.old;
  66. goto post_notify;
  67. }
  68. /*
  69. * Need to increase vddpu and vddsoc for safety
  70. * if we are about to run at 1.2 GHz.
  71. */
  72. if (freqs.new == FREQ_1P2_GHZ / 1000) {
  73. regulator_set_voltage_tol(pu_reg,
  74. PU_SOC_VOLTAGE_HIGH, 0);
  75. regulator_set_voltage_tol(soc_reg,
  76. PU_SOC_VOLTAGE_HIGH, 0);
  77. }
  78. }
  79. /*
  80. * The setpoints are selected per PLL/PDF frequencies, so we need to
  81. * reprogram PLL for frequency scaling. The procedure of reprogramming
  82. * PLL1 is as below.
  83. *
  84. * - Enable pll2_pfd2_396m_clk and reparent pll1_sw_clk to it
  85. * - Reprogram pll1_sys_clk and reparent pll1_sw_clk back to it
  86. * - Disable pll2_pfd2_396m_clk
  87. */
  88. clk_set_parent(step_clk, pll2_pfd2_396m_clk);
  89. clk_set_parent(pll1_sw_clk, step_clk);
  90. if (freq_hz > clk_get_rate(pll2_pfd2_396m_clk)) {
  91. clk_set_rate(pll1_sys_clk, freqs.new * 1000);
  92. clk_set_parent(pll1_sw_clk, pll1_sys_clk);
  93. }
  94. /* Ensure the arm clock divider is what we expect */
  95. ret = clk_set_rate(arm_clk, freqs.new * 1000);
  96. if (ret) {
  97. dev_err(cpu_dev, "failed to set clock rate: %d\n", ret);
  98. regulator_set_voltage_tol(arm_reg, volt_old, 0);
  99. freqs.new = freqs.old;
  100. goto post_notify;
  101. }
  102. /* scaling down? scale voltage after frequency */
  103. if (freqs.new < freqs.old) {
  104. ret = regulator_set_voltage_tol(arm_reg, volt, 0);
  105. if (ret) {
  106. dev_warn(cpu_dev,
  107. "failed to scale vddarm down: %d\n", ret);
  108. ret = 0;
  109. }
  110. if (freqs.old == FREQ_1P2_GHZ / 1000) {
  111. regulator_set_voltage_tol(pu_reg,
  112. PU_SOC_VOLTAGE_NORMAL, 0);
  113. regulator_set_voltage_tol(soc_reg,
  114. PU_SOC_VOLTAGE_NORMAL, 0);
  115. }
  116. }
  117. post_notify:
  118. cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE);
  119. return ret;
  120. }
  121. static int imx6q_cpufreq_init(struct cpufreq_policy *policy)
  122. {
  123. return cpufreq_generic_init(policy, freq_table, transition_latency);
  124. }
  125. static struct cpufreq_driver imx6q_cpufreq_driver = {
  126. .verify = cpufreq_generic_frequency_table_verify,
  127. .target_index = imx6q_set_target,
  128. .get = imx6q_get_speed,
  129. .init = imx6q_cpufreq_init,
  130. .exit = cpufreq_generic_exit,
  131. .name = "imx6q-cpufreq",
  132. .attr = cpufreq_generic_attr,
  133. };
  134. static int imx6q_cpufreq_probe(struct platform_device *pdev)
  135. {
  136. struct device_node *np;
  137. struct dev_pm_opp *opp;
  138. unsigned long min_volt, max_volt;
  139. int num, ret;
  140. cpu_dev = get_cpu_device(0);
  141. if (!cpu_dev) {
  142. pr_err("failed to get cpu0 device\n");
  143. return -ENODEV;
  144. }
  145. np = of_node_get(cpu_dev->of_node);
  146. if (!np) {
  147. dev_err(cpu_dev, "failed to find cpu0 node\n");
  148. return -ENOENT;
  149. }
  150. arm_clk = devm_clk_get(cpu_dev, "arm");
  151. pll1_sys_clk = devm_clk_get(cpu_dev, "pll1_sys");
  152. pll1_sw_clk = devm_clk_get(cpu_dev, "pll1_sw");
  153. step_clk = devm_clk_get(cpu_dev, "step");
  154. pll2_pfd2_396m_clk = devm_clk_get(cpu_dev, "pll2_pfd2_396m");
  155. if (IS_ERR(arm_clk) || IS_ERR(pll1_sys_clk) || IS_ERR(pll1_sw_clk) ||
  156. IS_ERR(step_clk) || IS_ERR(pll2_pfd2_396m_clk)) {
  157. dev_err(cpu_dev, "failed to get clocks\n");
  158. ret = -ENOENT;
  159. goto put_node;
  160. }
  161. arm_reg = devm_regulator_get(cpu_dev, "arm");
  162. pu_reg = devm_regulator_get(cpu_dev, "pu");
  163. soc_reg = devm_regulator_get(cpu_dev, "soc");
  164. if (IS_ERR(arm_reg) || IS_ERR(pu_reg) || IS_ERR(soc_reg)) {
  165. dev_err(cpu_dev, "failed to get regulators\n");
  166. ret = -ENOENT;
  167. goto put_node;
  168. }
  169. /* We expect an OPP table supplied by platform */
  170. num = dev_pm_opp_get_opp_count(cpu_dev);
  171. if (num < 0) {
  172. ret = num;
  173. dev_err(cpu_dev, "no OPP table is found: %d\n", ret);
  174. goto put_node;
  175. }
  176. ret = dev_pm_opp_init_cpufreq_table(cpu_dev, &freq_table);
  177. if (ret) {
  178. dev_err(cpu_dev, "failed to init cpufreq table: %d\n", ret);
  179. goto put_node;
  180. }
  181. if (of_property_read_u32(np, "clock-latency", &transition_latency))
  182. transition_latency = CPUFREQ_ETERNAL;
  183. /*
  184. * OPP is maintained in order of increasing frequency, and
  185. * freq_table initialised from OPP is therefore sorted in the
  186. * same order.
  187. */
  188. rcu_read_lock();
  189. opp = dev_pm_opp_find_freq_exact(cpu_dev,
  190. freq_table[0].frequency * 1000, true);
  191. min_volt = dev_pm_opp_get_voltage(opp);
  192. opp = dev_pm_opp_find_freq_exact(cpu_dev,
  193. freq_table[--num].frequency * 1000, true);
  194. max_volt = dev_pm_opp_get_voltage(opp);
  195. rcu_read_unlock();
  196. ret = regulator_set_voltage_time(arm_reg, min_volt, max_volt);
  197. if (ret > 0)
  198. transition_latency += ret * 1000;
  199. /* Count vddpu and vddsoc latency in for 1.2 GHz support */
  200. if (freq_table[num].frequency == FREQ_1P2_GHZ / 1000) {
  201. ret = regulator_set_voltage_time(pu_reg, PU_SOC_VOLTAGE_NORMAL,
  202. PU_SOC_VOLTAGE_HIGH);
  203. if (ret > 0)
  204. transition_latency += ret * 1000;
  205. ret = regulator_set_voltage_time(soc_reg, PU_SOC_VOLTAGE_NORMAL,
  206. PU_SOC_VOLTAGE_HIGH);
  207. if (ret > 0)
  208. transition_latency += ret * 1000;
  209. }
  210. ret = cpufreq_register_driver(&imx6q_cpufreq_driver);
  211. if (ret) {
  212. dev_err(cpu_dev, "failed register driver: %d\n", ret);
  213. goto free_freq_table;
  214. }
  215. of_node_put(np);
  216. return 0;
  217. free_freq_table:
  218. dev_pm_opp_free_cpufreq_table(cpu_dev, &freq_table);
  219. put_node:
  220. of_node_put(np);
  221. return ret;
  222. }
  223. static int imx6q_cpufreq_remove(struct platform_device *pdev)
  224. {
  225. cpufreq_unregister_driver(&imx6q_cpufreq_driver);
  226. dev_pm_opp_free_cpufreq_table(cpu_dev, &freq_table);
  227. return 0;
  228. }
  229. static struct platform_driver imx6q_cpufreq_platdrv = {
  230. .driver = {
  231. .name = "imx6q-cpufreq",
  232. .owner = THIS_MODULE,
  233. },
  234. .probe = imx6q_cpufreq_probe,
  235. .remove = imx6q_cpufreq_remove,
  236. };
  237. module_platform_driver(imx6q_cpufreq_platdrv);
  238. MODULE_AUTHOR("Shawn Guo <shawn.guo@linaro.org>");
  239. MODULE_DESCRIPTION("Freescale i.MX6Q cpufreq driver");
  240. MODULE_LICENSE("GPL");