rv770.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. void rv770_pm_misc(struct radeon_device *rdev)
  43. {
  44. int requested_index = rdev->pm.requested_power_state_index;
  45. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  46. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  47. if ((voltage->type == VOLTAGE_SW) && voltage->voltage)
  48. radeon_atom_set_voltage(rdev, voltage->voltage);
  49. }
  50. /*
  51. * GART
  52. */
  53. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  54. {
  55. u32 tmp;
  56. int r, i;
  57. if (rdev->gart.table.vram.robj == NULL) {
  58. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  59. return -EINVAL;
  60. }
  61. r = radeon_gart_table_vram_pin(rdev);
  62. if (r)
  63. return r;
  64. radeon_gart_restore(rdev);
  65. /* Setup L2 cache */
  66. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  67. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  68. EFFECTIVE_L2_QUEUE_SIZE(7));
  69. WREG32(VM_L2_CNTL2, 0);
  70. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  71. /* Setup TLB control */
  72. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  73. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  74. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  75. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  76. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  77. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  78. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  79. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  80. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  81. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  82. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  83. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  84. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  85. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  86. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  87. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  88. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  89. (u32)(rdev->dummy_page.addr >> 12));
  90. for (i = 1; i < 7; i++)
  91. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  92. r600_pcie_gart_tlb_flush(rdev);
  93. rdev->gart.ready = true;
  94. return 0;
  95. }
  96. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  97. {
  98. u32 tmp;
  99. int i, r;
  100. /* Disable all tables */
  101. for (i = 0; i < 7; i++)
  102. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  103. /* Setup L2 cache */
  104. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  105. EFFECTIVE_L2_QUEUE_SIZE(7));
  106. WREG32(VM_L2_CNTL2, 0);
  107. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  108. /* Setup TLB control */
  109. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  110. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  111. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  112. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  113. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  114. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  115. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  116. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  117. if (rdev->gart.table.vram.robj) {
  118. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  119. if (likely(r == 0)) {
  120. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  121. radeon_bo_unpin(rdev->gart.table.vram.robj);
  122. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  123. }
  124. }
  125. }
  126. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  127. {
  128. radeon_gart_fini(rdev);
  129. rv770_pcie_gart_disable(rdev);
  130. radeon_gart_table_vram_free(rdev);
  131. }
  132. void rv770_agp_enable(struct radeon_device *rdev)
  133. {
  134. u32 tmp;
  135. int i;
  136. /* Setup L2 cache */
  137. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  138. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  139. EFFECTIVE_L2_QUEUE_SIZE(7));
  140. WREG32(VM_L2_CNTL2, 0);
  141. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  142. /* Setup TLB control */
  143. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  144. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  145. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  146. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  147. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  148. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  149. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  150. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  151. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  152. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  153. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  154. for (i = 0; i < 7; i++)
  155. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  156. }
  157. static void rv770_mc_program(struct radeon_device *rdev)
  158. {
  159. struct rv515_mc_save save;
  160. u32 tmp;
  161. int i, j;
  162. /* Initialize HDP */
  163. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  164. WREG32((0x2c14 + j), 0x00000000);
  165. WREG32((0x2c18 + j), 0x00000000);
  166. WREG32((0x2c1c + j), 0x00000000);
  167. WREG32((0x2c20 + j), 0x00000000);
  168. WREG32((0x2c24 + j), 0x00000000);
  169. }
  170. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  171. rv515_mc_stop(rdev, &save);
  172. if (r600_mc_wait_for_idle(rdev)) {
  173. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  174. }
  175. /* Lockout access through VGA aperture*/
  176. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  177. /* Update configuration */
  178. if (rdev->flags & RADEON_IS_AGP) {
  179. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  180. /* VRAM before AGP */
  181. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  182. rdev->mc.vram_start >> 12);
  183. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  184. rdev->mc.gtt_end >> 12);
  185. } else {
  186. /* VRAM after AGP */
  187. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  188. rdev->mc.gtt_start >> 12);
  189. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  190. rdev->mc.vram_end >> 12);
  191. }
  192. } else {
  193. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  194. rdev->mc.vram_start >> 12);
  195. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  196. rdev->mc.vram_end >> 12);
  197. }
  198. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  199. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  200. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  201. WREG32(MC_VM_FB_LOCATION, tmp);
  202. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  203. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  204. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  205. if (rdev->flags & RADEON_IS_AGP) {
  206. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  207. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  208. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  209. } else {
  210. WREG32(MC_VM_AGP_BASE, 0);
  211. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  212. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  213. }
  214. if (r600_mc_wait_for_idle(rdev)) {
  215. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  216. }
  217. rv515_mc_resume(rdev, &save);
  218. /* we need to own VRAM, so turn off the VGA renderer here
  219. * to stop it overwriting our objects */
  220. rv515_vga_render_disable(rdev);
  221. }
  222. /*
  223. * CP.
  224. */
  225. void r700_cp_stop(struct radeon_device *rdev)
  226. {
  227. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  228. }
  229. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  230. {
  231. const __be32 *fw_data;
  232. int i;
  233. if (!rdev->me_fw || !rdev->pfp_fw)
  234. return -EINVAL;
  235. r700_cp_stop(rdev);
  236. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  237. /* Reset cp */
  238. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  239. RREG32(GRBM_SOFT_RESET);
  240. mdelay(15);
  241. WREG32(GRBM_SOFT_RESET, 0);
  242. fw_data = (const __be32 *)rdev->pfp_fw->data;
  243. WREG32(CP_PFP_UCODE_ADDR, 0);
  244. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  245. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  246. WREG32(CP_PFP_UCODE_ADDR, 0);
  247. fw_data = (const __be32 *)rdev->me_fw->data;
  248. WREG32(CP_ME_RAM_WADDR, 0);
  249. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  250. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  251. WREG32(CP_PFP_UCODE_ADDR, 0);
  252. WREG32(CP_ME_RAM_WADDR, 0);
  253. WREG32(CP_ME_RAM_RADDR, 0);
  254. return 0;
  255. }
  256. void r700_cp_fini(struct radeon_device *rdev)
  257. {
  258. r700_cp_stop(rdev);
  259. radeon_ring_fini(rdev);
  260. }
  261. /*
  262. * Core functions
  263. */
  264. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  265. u32 num_tile_pipes,
  266. u32 num_backends,
  267. u32 backend_disable_mask)
  268. {
  269. u32 backend_map = 0;
  270. u32 enabled_backends_mask;
  271. u32 enabled_backends_count;
  272. u32 cur_pipe;
  273. u32 swizzle_pipe[R7XX_MAX_PIPES];
  274. u32 cur_backend;
  275. u32 i;
  276. bool force_no_swizzle;
  277. if (num_tile_pipes > R7XX_MAX_PIPES)
  278. num_tile_pipes = R7XX_MAX_PIPES;
  279. if (num_tile_pipes < 1)
  280. num_tile_pipes = 1;
  281. if (num_backends > R7XX_MAX_BACKENDS)
  282. num_backends = R7XX_MAX_BACKENDS;
  283. if (num_backends < 1)
  284. num_backends = 1;
  285. enabled_backends_mask = 0;
  286. enabled_backends_count = 0;
  287. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  288. if (((backend_disable_mask >> i) & 1) == 0) {
  289. enabled_backends_mask |= (1 << i);
  290. ++enabled_backends_count;
  291. }
  292. if (enabled_backends_count == num_backends)
  293. break;
  294. }
  295. if (enabled_backends_count == 0) {
  296. enabled_backends_mask = 1;
  297. enabled_backends_count = 1;
  298. }
  299. if (enabled_backends_count != num_backends)
  300. num_backends = enabled_backends_count;
  301. switch (rdev->family) {
  302. case CHIP_RV770:
  303. case CHIP_RV730:
  304. force_no_swizzle = false;
  305. break;
  306. case CHIP_RV710:
  307. case CHIP_RV740:
  308. default:
  309. force_no_swizzle = true;
  310. break;
  311. }
  312. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  313. switch (num_tile_pipes) {
  314. case 1:
  315. swizzle_pipe[0] = 0;
  316. break;
  317. case 2:
  318. swizzle_pipe[0] = 0;
  319. swizzle_pipe[1] = 1;
  320. break;
  321. case 3:
  322. if (force_no_swizzle) {
  323. swizzle_pipe[0] = 0;
  324. swizzle_pipe[1] = 1;
  325. swizzle_pipe[2] = 2;
  326. } else {
  327. swizzle_pipe[0] = 0;
  328. swizzle_pipe[1] = 2;
  329. swizzle_pipe[2] = 1;
  330. }
  331. break;
  332. case 4:
  333. if (force_no_swizzle) {
  334. swizzle_pipe[0] = 0;
  335. swizzle_pipe[1] = 1;
  336. swizzle_pipe[2] = 2;
  337. swizzle_pipe[3] = 3;
  338. } else {
  339. swizzle_pipe[0] = 0;
  340. swizzle_pipe[1] = 2;
  341. swizzle_pipe[2] = 3;
  342. swizzle_pipe[3] = 1;
  343. }
  344. break;
  345. case 5:
  346. if (force_no_swizzle) {
  347. swizzle_pipe[0] = 0;
  348. swizzle_pipe[1] = 1;
  349. swizzle_pipe[2] = 2;
  350. swizzle_pipe[3] = 3;
  351. swizzle_pipe[4] = 4;
  352. } else {
  353. swizzle_pipe[0] = 0;
  354. swizzle_pipe[1] = 2;
  355. swizzle_pipe[2] = 4;
  356. swizzle_pipe[3] = 1;
  357. swizzle_pipe[4] = 3;
  358. }
  359. break;
  360. case 6:
  361. if (force_no_swizzle) {
  362. swizzle_pipe[0] = 0;
  363. swizzle_pipe[1] = 1;
  364. swizzle_pipe[2] = 2;
  365. swizzle_pipe[3] = 3;
  366. swizzle_pipe[4] = 4;
  367. swizzle_pipe[5] = 5;
  368. } else {
  369. swizzle_pipe[0] = 0;
  370. swizzle_pipe[1] = 2;
  371. swizzle_pipe[2] = 4;
  372. swizzle_pipe[3] = 5;
  373. swizzle_pipe[4] = 3;
  374. swizzle_pipe[5] = 1;
  375. }
  376. break;
  377. case 7:
  378. if (force_no_swizzle) {
  379. swizzle_pipe[0] = 0;
  380. swizzle_pipe[1] = 1;
  381. swizzle_pipe[2] = 2;
  382. swizzle_pipe[3] = 3;
  383. swizzle_pipe[4] = 4;
  384. swizzle_pipe[5] = 5;
  385. swizzle_pipe[6] = 6;
  386. } else {
  387. swizzle_pipe[0] = 0;
  388. swizzle_pipe[1] = 2;
  389. swizzle_pipe[2] = 4;
  390. swizzle_pipe[3] = 6;
  391. swizzle_pipe[4] = 3;
  392. swizzle_pipe[5] = 1;
  393. swizzle_pipe[6] = 5;
  394. }
  395. break;
  396. case 8:
  397. if (force_no_swizzle) {
  398. swizzle_pipe[0] = 0;
  399. swizzle_pipe[1] = 1;
  400. swizzle_pipe[2] = 2;
  401. swizzle_pipe[3] = 3;
  402. swizzle_pipe[4] = 4;
  403. swizzle_pipe[5] = 5;
  404. swizzle_pipe[6] = 6;
  405. swizzle_pipe[7] = 7;
  406. } else {
  407. swizzle_pipe[0] = 0;
  408. swizzle_pipe[1] = 2;
  409. swizzle_pipe[2] = 4;
  410. swizzle_pipe[3] = 6;
  411. swizzle_pipe[4] = 3;
  412. swizzle_pipe[5] = 1;
  413. swizzle_pipe[6] = 7;
  414. swizzle_pipe[7] = 5;
  415. }
  416. break;
  417. }
  418. cur_backend = 0;
  419. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  420. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  421. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  422. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  423. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  424. }
  425. return backend_map;
  426. }
  427. static void rv770_gpu_init(struct radeon_device *rdev)
  428. {
  429. int i, j, num_qd_pipes;
  430. u32 ta_aux_cntl;
  431. u32 sx_debug_1;
  432. u32 smx_dc_ctl0;
  433. u32 db_debug3;
  434. u32 num_gs_verts_per_thread;
  435. u32 vgt_gs_per_es;
  436. u32 gs_prim_buffer_depth = 0;
  437. u32 sq_ms_fifo_sizes;
  438. u32 sq_config;
  439. u32 sq_thread_resource_mgmt;
  440. u32 hdp_host_path_cntl;
  441. u32 sq_dyn_gpr_size_simd_ab_0;
  442. u32 backend_map;
  443. u32 gb_tiling_config = 0;
  444. u32 cc_rb_backend_disable = 0;
  445. u32 cc_gc_shader_pipe_config = 0;
  446. u32 mc_arb_ramcfg;
  447. u32 db_debug4;
  448. /* setup chip specs */
  449. switch (rdev->family) {
  450. case CHIP_RV770:
  451. rdev->config.rv770.max_pipes = 4;
  452. rdev->config.rv770.max_tile_pipes = 8;
  453. rdev->config.rv770.max_simds = 10;
  454. rdev->config.rv770.max_backends = 4;
  455. rdev->config.rv770.max_gprs = 256;
  456. rdev->config.rv770.max_threads = 248;
  457. rdev->config.rv770.max_stack_entries = 512;
  458. rdev->config.rv770.max_hw_contexts = 8;
  459. rdev->config.rv770.max_gs_threads = 16 * 2;
  460. rdev->config.rv770.sx_max_export_size = 128;
  461. rdev->config.rv770.sx_max_export_pos_size = 16;
  462. rdev->config.rv770.sx_max_export_smx_size = 112;
  463. rdev->config.rv770.sq_num_cf_insts = 2;
  464. rdev->config.rv770.sx_num_of_sets = 7;
  465. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  466. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  467. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  468. break;
  469. case CHIP_RV730:
  470. rdev->config.rv770.max_pipes = 2;
  471. rdev->config.rv770.max_tile_pipes = 4;
  472. rdev->config.rv770.max_simds = 8;
  473. rdev->config.rv770.max_backends = 2;
  474. rdev->config.rv770.max_gprs = 128;
  475. rdev->config.rv770.max_threads = 248;
  476. rdev->config.rv770.max_stack_entries = 256;
  477. rdev->config.rv770.max_hw_contexts = 8;
  478. rdev->config.rv770.max_gs_threads = 16 * 2;
  479. rdev->config.rv770.sx_max_export_size = 256;
  480. rdev->config.rv770.sx_max_export_pos_size = 32;
  481. rdev->config.rv770.sx_max_export_smx_size = 224;
  482. rdev->config.rv770.sq_num_cf_insts = 2;
  483. rdev->config.rv770.sx_num_of_sets = 7;
  484. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  485. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  486. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  487. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  488. rdev->config.rv770.sx_max_export_pos_size -= 16;
  489. rdev->config.rv770.sx_max_export_smx_size += 16;
  490. }
  491. break;
  492. case CHIP_RV710:
  493. rdev->config.rv770.max_pipes = 2;
  494. rdev->config.rv770.max_tile_pipes = 2;
  495. rdev->config.rv770.max_simds = 2;
  496. rdev->config.rv770.max_backends = 1;
  497. rdev->config.rv770.max_gprs = 256;
  498. rdev->config.rv770.max_threads = 192;
  499. rdev->config.rv770.max_stack_entries = 256;
  500. rdev->config.rv770.max_hw_contexts = 4;
  501. rdev->config.rv770.max_gs_threads = 8 * 2;
  502. rdev->config.rv770.sx_max_export_size = 128;
  503. rdev->config.rv770.sx_max_export_pos_size = 16;
  504. rdev->config.rv770.sx_max_export_smx_size = 112;
  505. rdev->config.rv770.sq_num_cf_insts = 1;
  506. rdev->config.rv770.sx_num_of_sets = 7;
  507. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  508. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  509. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  510. break;
  511. case CHIP_RV740:
  512. rdev->config.rv770.max_pipes = 4;
  513. rdev->config.rv770.max_tile_pipes = 4;
  514. rdev->config.rv770.max_simds = 8;
  515. rdev->config.rv770.max_backends = 4;
  516. rdev->config.rv770.max_gprs = 256;
  517. rdev->config.rv770.max_threads = 248;
  518. rdev->config.rv770.max_stack_entries = 512;
  519. rdev->config.rv770.max_hw_contexts = 8;
  520. rdev->config.rv770.max_gs_threads = 16 * 2;
  521. rdev->config.rv770.sx_max_export_size = 256;
  522. rdev->config.rv770.sx_max_export_pos_size = 32;
  523. rdev->config.rv770.sx_max_export_smx_size = 224;
  524. rdev->config.rv770.sq_num_cf_insts = 2;
  525. rdev->config.rv770.sx_num_of_sets = 7;
  526. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  527. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  528. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  529. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  530. rdev->config.rv770.sx_max_export_pos_size -= 16;
  531. rdev->config.rv770.sx_max_export_smx_size += 16;
  532. }
  533. break;
  534. default:
  535. break;
  536. }
  537. /* Initialize HDP */
  538. j = 0;
  539. for (i = 0; i < 32; i++) {
  540. WREG32((0x2c14 + j), 0x00000000);
  541. WREG32((0x2c18 + j), 0x00000000);
  542. WREG32((0x2c1c + j), 0x00000000);
  543. WREG32((0x2c20 + j), 0x00000000);
  544. WREG32((0x2c24 + j), 0x00000000);
  545. j += 0x18;
  546. }
  547. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  548. /* setup tiling, simd, pipe config */
  549. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  550. switch (rdev->config.rv770.max_tile_pipes) {
  551. case 1:
  552. default:
  553. gb_tiling_config |= PIPE_TILING(0);
  554. break;
  555. case 2:
  556. gb_tiling_config |= PIPE_TILING(1);
  557. break;
  558. case 4:
  559. gb_tiling_config |= PIPE_TILING(2);
  560. break;
  561. case 8:
  562. gb_tiling_config |= PIPE_TILING(3);
  563. break;
  564. }
  565. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  566. if (rdev->family == CHIP_RV770)
  567. gb_tiling_config |= BANK_TILING(1);
  568. else
  569. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  570. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  571. gb_tiling_config |= GROUP_SIZE(0);
  572. rdev->config.rv770.tiling_group_size = 256;
  573. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  574. gb_tiling_config |= ROW_TILING(3);
  575. gb_tiling_config |= SAMPLE_SPLIT(3);
  576. } else {
  577. gb_tiling_config |=
  578. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  579. gb_tiling_config |=
  580. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  581. }
  582. gb_tiling_config |= BANK_SWAPS(1);
  583. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  584. cc_rb_backend_disable |=
  585. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  586. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  587. cc_gc_shader_pipe_config |=
  588. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  589. cc_gc_shader_pipe_config |=
  590. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  591. if (rdev->family == CHIP_RV740)
  592. backend_map = 0x28;
  593. else
  594. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  595. rdev->config.rv770.max_tile_pipes,
  596. (R7XX_MAX_BACKENDS -
  597. r600_count_pipe_bits((cc_rb_backend_disable &
  598. R7XX_MAX_BACKENDS_MASK) >> 16)),
  599. (cc_rb_backend_disable >> 16));
  600. gb_tiling_config |= BACKEND_MAP(backend_map);
  601. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  602. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  603. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  604. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  605. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  606. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  607. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  608. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  609. WREG32(CGTS_TCC_DISABLE, 0);
  610. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  611. WREG32(CGTS_USER_TCC_DISABLE, 0);
  612. num_qd_pipes =
  613. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  614. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  615. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  616. /* set HW defaults for 3D engine */
  617. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  618. ROQ_IB2_START(0x2b)));
  619. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  620. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  621. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  622. sx_debug_1 = RREG32(SX_DEBUG_1);
  623. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  624. WREG32(SX_DEBUG_1, sx_debug_1);
  625. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  626. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  627. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  628. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  629. if (rdev->family != CHIP_RV740)
  630. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  631. GS_FLUSH_CTL(4) |
  632. ACK_FLUSH_CTL(3) |
  633. SYNC_FLUSH_CTL));
  634. db_debug3 = RREG32(DB_DEBUG3);
  635. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  636. switch (rdev->family) {
  637. case CHIP_RV770:
  638. case CHIP_RV740:
  639. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  640. break;
  641. case CHIP_RV710:
  642. case CHIP_RV730:
  643. default:
  644. db_debug3 |= DB_CLK_OFF_DELAY(2);
  645. break;
  646. }
  647. WREG32(DB_DEBUG3, db_debug3);
  648. if (rdev->family != CHIP_RV770) {
  649. db_debug4 = RREG32(DB_DEBUG4);
  650. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  651. WREG32(DB_DEBUG4, db_debug4);
  652. }
  653. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  654. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  655. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  656. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  657. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  658. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  659. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  660. WREG32(VGT_NUM_INSTANCES, 1);
  661. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  662. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  663. WREG32(CP_PERFMON_CNTL, 0);
  664. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  665. DONE_FIFO_HIWATER(0xe0) |
  666. ALU_UPDATE_FIFO_HIWATER(0x8));
  667. switch (rdev->family) {
  668. case CHIP_RV770:
  669. case CHIP_RV730:
  670. case CHIP_RV710:
  671. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  672. break;
  673. case CHIP_RV740:
  674. default:
  675. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  676. break;
  677. }
  678. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  679. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  680. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  681. */
  682. sq_config = RREG32(SQ_CONFIG);
  683. sq_config &= ~(PS_PRIO(3) |
  684. VS_PRIO(3) |
  685. GS_PRIO(3) |
  686. ES_PRIO(3));
  687. sq_config |= (DX9_CONSTS |
  688. VC_ENABLE |
  689. EXPORT_SRC_C |
  690. PS_PRIO(0) |
  691. VS_PRIO(1) |
  692. GS_PRIO(2) |
  693. ES_PRIO(3));
  694. if (rdev->family == CHIP_RV710)
  695. /* no vertex cache */
  696. sq_config &= ~VC_ENABLE;
  697. WREG32(SQ_CONFIG, sq_config);
  698. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  699. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  700. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  701. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  702. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  703. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  704. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  705. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  706. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  707. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  708. else
  709. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  710. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  711. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  712. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  713. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  714. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  715. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  716. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  717. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  718. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  719. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  720. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  721. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  722. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  723. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  724. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  725. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  726. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  727. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  728. FORCE_EOV_MAX_REZ_CNT(255)));
  729. if (rdev->family == CHIP_RV710)
  730. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  731. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  732. else
  733. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  734. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  735. switch (rdev->family) {
  736. case CHIP_RV770:
  737. case CHIP_RV730:
  738. case CHIP_RV740:
  739. gs_prim_buffer_depth = 384;
  740. break;
  741. case CHIP_RV710:
  742. gs_prim_buffer_depth = 128;
  743. break;
  744. default:
  745. break;
  746. }
  747. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  748. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  749. /* Max value for this is 256 */
  750. if (vgt_gs_per_es > 256)
  751. vgt_gs_per_es = 256;
  752. WREG32(VGT_ES_PER_GS, 128);
  753. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  754. WREG32(VGT_GS_PER_VS, 2);
  755. /* more default values. 2D/3D driver should adjust as needed */
  756. WREG32(VGT_GS_VERTEX_REUSE, 16);
  757. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  758. WREG32(VGT_STRMOUT_EN, 0);
  759. WREG32(SX_MISC, 0);
  760. WREG32(PA_SC_MODE_CNTL, 0);
  761. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  762. WREG32(PA_SC_AA_CONFIG, 0);
  763. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  764. WREG32(PA_SC_LINE_STIPPLE, 0);
  765. WREG32(SPI_INPUT_Z, 0);
  766. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  767. WREG32(CB_COLOR7_FRAG, 0);
  768. /* clear render buffer base addresses */
  769. WREG32(CB_COLOR0_BASE, 0);
  770. WREG32(CB_COLOR1_BASE, 0);
  771. WREG32(CB_COLOR2_BASE, 0);
  772. WREG32(CB_COLOR3_BASE, 0);
  773. WREG32(CB_COLOR4_BASE, 0);
  774. WREG32(CB_COLOR5_BASE, 0);
  775. WREG32(CB_COLOR6_BASE, 0);
  776. WREG32(CB_COLOR7_BASE, 0);
  777. WREG32(TCP_CNTL, 0);
  778. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  779. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  780. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  781. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  782. NUM_CLIP_SEQ(3)));
  783. }
  784. int rv770_mc_init(struct radeon_device *rdev)
  785. {
  786. u32 tmp;
  787. int chansize, numchan;
  788. /* Get VRAM informations */
  789. rdev->mc.vram_is_ddr = true;
  790. tmp = RREG32(MC_ARB_RAMCFG);
  791. if (tmp & CHANSIZE_OVERRIDE) {
  792. chansize = 16;
  793. } else if (tmp & CHANSIZE_MASK) {
  794. chansize = 64;
  795. } else {
  796. chansize = 32;
  797. }
  798. tmp = RREG32(MC_SHARED_CHMAP);
  799. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  800. case 0:
  801. default:
  802. numchan = 1;
  803. break;
  804. case 1:
  805. numchan = 2;
  806. break;
  807. case 2:
  808. numchan = 4;
  809. break;
  810. case 3:
  811. numchan = 8;
  812. break;
  813. }
  814. rdev->mc.vram_width = numchan * chansize;
  815. /* Could aper size report 0 ? */
  816. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  817. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  818. /* Setup GPU memory space */
  819. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  820. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  821. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  822. r600_vram_gtt_location(rdev, &rdev->mc);
  823. radeon_update_bandwidth_info(rdev);
  824. return 0;
  825. }
  826. static int rv770_startup(struct radeon_device *rdev)
  827. {
  828. int r;
  829. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  830. r = r600_init_microcode(rdev);
  831. if (r) {
  832. DRM_ERROR("Failed to load firmware!\n");
  833. return r;
  834. }
  835. }
  836. rv770_mc_program(rdev);
  837. if (rdev->flags & RADEON_IS_AGP) {
  838. rv770_agp_enable(rdev);
  839. } else {
  840. r = rv770_pcie_gart_enable(rdev);
  841. if (r)
  842. return r;
  843. }
  844. rv770_gpu_init(rdev);
  845. r = r600_blit_init(rdev);
  846. if (r) {
  847. r600_blit_fini(rdev);
  848. rdev->asic->copy = NULL;
  849. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  850. }
  851. /* pin copy shader into vram */
  852. if (rdev->r600_blit.shader_obj) {
  853. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  854. if (unlikely(r != 0))
  855. return r;
  856. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  857. &rdev->r600_blit.shader_gpu_addr);
  858. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  859. if (r) {
  860. DRM_ERROR("failed to pin blit object %d\n", r);
  861. return r;
  862. }
  863. }
  864. /* Enable IRQ */
  865. r = r600_irq_init(rdev);
  866. if (r) {
  867. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  868. radeon_irq_kms_fini(rdev);
  869. return r;
  870. }
  871. r600_irq_set(rdev);
  872. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  873. if (r)
  874. return r;
  875. r = rv770_cp_load_microcode(rdev);
  876. if (r)
  877. return r;
  878. r = r600_cp_resume(rdev);
  879. if (r)
  880. return r;
  881. /* write back buffer are not vital so don't worry about failure */
  882. r600_wb_enable(rdev);
  883. return 0;
  884. }
  885. int rv770_resume(struct radeon_device *rdev)
  886. {
  887. int r;
  888. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  889. * posting will perform necessary task to bring back GPU into good
  890. * shape.
  891. */
  892. /* post card */
  893. atom_asic_init(rdev->mode_info.atom_context);
  894. /* Initialize clocks */
  895. r = radeon_clocks_init(rdev);
  896. if (r) {
  897. return r;
  898. }
  899. r = rv770_startup(rdev);
  900. if (r) {
  901. DRM_ERROR("r600 startup failed on resume\n");
  902. return r;
  903. }
  904. r = r600_ib_test(rdev);
  905. if (r) {
  906. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  907. return r;
  908. }
  909. r = r600_audio_init(rdev);
  910. if (r) {
  911. dev_err(rdev->dev, "radeon: audio init failed\n");
  912. return r;
  913. }
  914. return r;
  915. }
  916. int rv770_suspend(struct radeon_device *rdev)
  917. {
  918. int r;
  919. r600_audio_fini(rdev);
  920. /* FIXME: we should wait for ring to be empty */
  921. r700_cp_stop(rdev);
  922. rdev->cp.ready = false;
  923. r600_irq_suspend(rdev);
  924. r600_wb_disable(rdev);
  925. rv770_pcie_gart_disable(rdev);
  926. /* unpin shaders bo */
  927. if (rdev->r600_blit.shader_obj) {
  928. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  929. if (likely(r == 0)) {
  930. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  931. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  932. }
  933. }
  934. return 0;
  935. }
  936. /* Plan is to move initialization in that function and use
  937. * helper function so that radeon_device_init pretty much
  938. * do nothing more than calling asic specific function. This
  939. * should also allow to remove a bunch of callback function
  940. * like vram_info.
  941. */
  942. int rv770_init(struct radeon_device *rdev)
  943. {
  944. int r;
  945. r = radeon_dummy_page_init(rdev);
  946. if (r)
  947. return r;
  948. /* This don't do much */
  949. r = radeon_gem_init(rdev);
  950. if (r)
  951. return r;
  952. /* Read BIOS */
  953. if (!radeon_get_bios(rdev)) {
  954. if (ASIC_IS_AVIVO(rdev))
  955. return -EINVAL;
  956. }
  957. /* Must be an ATOMBIOS */
  958. if (!rdev->is_atom_bios) {
  959. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  960. return -EINVAL;
  961. }
  962. r = radeon_atombios_init(rdev);
  963. if (r)
  964. return r;
  965. /* Post card if necessary */
  966. if (!r600_card_posted(rdev)) {
  967. if (!rdev->bios) {
  968. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  969. return -EINVAL;
  970. }
  971. DRM_INFO("GPU not posted. posting now...\n");
  972. atom_asic_init(rdev->mode_info.atom_context);
  973. }
  974. /* Initialize scratch registers */
  975. r600_scratch_init(rdev);
  976. /* Initialize surface registers */
  977. radeon_surface_init(rdev);
  978. /* Initialize clocks */
  979. radeon_get_clock_info(rdev->ddev);
  980. r = radeon_clocks_init(rdev);
  981. if (r)
  982. return r;
  983. /* Fence driver */
  984. r = radeon_fence_driver_init(rdev);
  985. if (r)
  986. return r;
  987. /* initialize AGP */
  988. if (rdev->flags & RADEON_IS_AGP) {
  989. r = radeon_agp_init(rdev);
  990. if (r)
  991. radeon_agp_disable(rdev);
  992. }
  993. r = rv770_mc_init(rdev);
  994. if (r)
  995. return r;
  996. /* Memory manager */
  997. r = radeon_bo_init(rdev);
  998. if (r)
  999. return r;
  1000. r = radeon_irq_kms_init(rdev);
  1001. if (r)
  1002. return r;
  1003. rdev->cp.ring_obj = NULL;
  1004. r600_ring_init(rdev, 1024 * 1024);
  1005. rdev->ih.ring_obj = NULL;
  1006. r600_ih_ring_init(rdev, 64 * 1024);
  1007. r = r600_pcie_gart_init(rdev);
  1008. if (r)
  1009. return r;
  1010. rdev->accel_working = true;
  1011. r = rv770_startup(rdev);
  1012. if (r) {
  1013. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1014. r700_cp_fini(rdev);
  1015. r600_wb_fini(rdev);
  1016. r600_irq_fini(rdev);
  1017. radeon_irq_kms_fini(rdev);
  1018. rv770_pcie_gart_fini(rdev);
  1019. rdev->accel_working = false;
  1020. }
  1021. if (rdev->accel_working) {
  1022. r = radeon_ib_pool_init(rdev);
  1023. if (r) {
  1024. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1025. rdev->accel_working = false;
  1026. } else {
  1027. r = r600_ib_test(rdev);
  1028. if (r) {
  1029. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1030. rdev->accel_working = false;
  1031. }
  1032. }
  1033. }
  1034. r = r600_audio_init(rdev);
  1035. if (r) {
  1036. dev_err(rdev->dev, "radeon: audio init failed\n");
  1037. return r;
  1038. }
  1039. return 0;
  1040. }
  1041. void rv770_fini(struct radeon_device *rdev)
  1042. {
  1043. r600_blit_fini(rdev);
  1044. r700_cp_fini(rdev);
  1045. r600_wb_fini(rdev);
  1046. r600_irq_fini(rdev);
  1047. radeon_irq_kms_fini(rdev);
  1048. rv770_pcie_gart_fini(rdev);
  1049. radeon_gem_fini(rdev);
  1050. radeon_fence_driver_fini(rdev);
  1051. radeon_clocks_fini(rdev);
  1052. radeon_agp_fini(rdev);
  1053. radeon_bo_fini(rdev);
  1054. radeon_atombios_fini(rdev);
  1055. kfree(rdev->bios);
  1056. rdev->bios = NULL;
  1057. radeon_dummy_page_fini(rdev);
  1058. }