svm.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * AMD SVM support
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. *
  8. * Authors:
  9. * Yaniv Kamay <yaniv@qumranet.com>
  10. * Avi Kivity <avi@qumranet.com>
  11. *
  12. * This work is licensed under the terms of the GNU GPL, version 2. See
  13. * the COPYING file in the top-level directory.
  14. *
  15. */
  16. #include "x86.h"
  17. #include "kvm_svm.h"
  18. #include "x86_emulate.h"
  19. #include "irq.h"
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/vmalloc.h>
  23. #include <linux/highmem.h>
  24. #include <linux/sched.h>
  25. #include <asm/desc.h>
  26. MODULE_AUTHOR("Qumranet");
  27. MODULE_LICENSE("GPL");
  28. #define IOPM_ALLOC_ORDER 2
  29. #define MSRPM_ALLOC_ORDER 1
  30. #define DB_VECTOR 1
  31. #define UD_VECTOR 6
  32. #define GP_VECTOR 13
  33. #define DR7_GD_MASK (1 << 13)
  34. #define DR6_BD_MASK (1 << 13)
  35. #define SEG_TYPE_LDT 2
  36. #define SEG_TYPE_BUSY_TSS16 3
  37. #define KVM_EFER_LMA (1 << 10)
  38. #define KVM_EFER_LME (1 << 8)
  39. #define SVM_FEATURE_NPT (1 << 0)
  40. #define SVM_FEATURE_LBRV (1 << 1)
  41. #define SVM_DEATURE_SVML (1 << 2)
  42. static void kvm_reput_irq(struct vcpu_svm *svm);
  43. static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
  44. {
  45. return container_of(vcpu, struct vcpu_svm, vcpu);
  46. }
  47. unsigned long iopm_base;
  48. unsigned long msrpm_base;
  49. struct kvm_ldttss_desc {
  50. u16 limit0;
  51. u16 base0;
  52. unsigned base1 : 8, type : 5, dpl : 2, p : 1;
  53. unsigned limit1 : 4, zero0 : 3, g : 1, base2 : 8;
  54. u32 base3;
  55. u32 zero1;
  56. } __attribute__((packed));
  57. struct svm_cpu_data {
  58. int cpu;
  59. u64 asid_generation;
  60. u32 max_asid;
  61. u32 next_asid;
  62. struct kvm_ldttss_desc *tss_desc;
  63. struct page *save_area;
  64. };
  65. static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
  66. static uint32_t svm_features;
  67. struct svm_init_data {
  68. int cpu;
  69. int r;
  70. };
  71. static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
  72. #define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
  73. #define MSRS_RANGE_SIZE 2048
  74. #define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
  75. #define MAX_INST_SIZE 15
  76. static inline u32 svm_has(u32 feat)
  77. {
  78. return svm_features & feat;
  79. }
  80. static inline u8 pop_irq(struct kvm_vcpu *vcpu)
  81. {
  82. int word_index = __ffs(vcpu->irq_summary);
  83. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  84. int irq = word_index * BITS_PER_LONG + bit_index;
  85. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  86. if (!vcpu->irq_pending[word_index])
  87. clear_bit(word_index, &vcpu->irq_summary);
  88. return irq;
  89. }
  90. static inline void push_irq(struct kvm_vcpu *vcpu, u8 irq)
  91. {
  92. set_bit(irq, vcpu->irq_pending);
  93. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  94. }
  95. static inline void clgi(void)
  96. {
  97. asm volatile (SVM_CLGI);
  98. }
  99. static inline void stgi(void)
  100. {
  101. asm volatile (SVM_STGI);
  102. }
  103. static inline void invlpga(unsigned long addr, u32 asid)
  104. {
  105. asm volatile (SVM_INVLPGA :: "a"(addr), "c"(asid));
  106. }
  107. static inline unsigned long kvm_read_cr2(void)
  108. {
  109. unsigned long cr2;
  110. asm volatile ("mov %%cr2, %0" : "=r" (cr2));
  111. return cr2;
  112. }
  113. static inline void kvm_write_cr2(unsigned long val)
  114. {
  115. asm volatile ("mov %0, %%cr2" :: "r" (val));
  116. }
  117. static inline unsigned long read_dr6(void)
  118. {
  119. unsigned long dr6;
  120. asm volatile ("mov %%dr6, %0" : "=r" (dr6));
  121. return dr6;
  122. }
  123. static inline void write_dr6(unsigned long val)
  124. {
  125. asm volatile ("mov %0, %%dr6" :: "r" (val));
  126. }
  127. static inline unsigned long read_dr7(void)
  128. {
  129. unsigned long dr7;
  130. asm volatile ("mov %%dr7, %0" : "=r" (dr7));
  131. return dr7;
  132. }
  133. static inline void write_dr7(unsigned long val)
  134. {
  135. asm volatile ("mov %0, %%dr7" :: "r" (val));
  136. }
  137. static inline void force_new_asid(struct kvm_vcpu *vcpu)
  138. {
  139. to_svm(vcpu)->asid_generation--;
  140. }
  141. static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
  142. {
  143. force_new_asid(vcpu);
  144. }
  145. static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  146. {
  147. if (!(efer & KVM_EFER_LMA))
  148. efer &= ~KVM_EFER_LME;
  149. to_svm(vcpu)->vmcb->save.efer = efer | MSR_EFER_SVME_MASK;
  150. vcpu->shadow_efer = efer;
  151. }
  152. static void svm_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  153. {
  154. struct vcpu_svm *svm = to_svm(vcpu);
  155. svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  156. SVM_EVTINJ_VALID_ERR |
  157. SVM_EVTINJ_TYPE_EXEPT |
  158. GP_VECTOR;
  159. svm->vmcb->control.event_inj_err = error_code;
  160. }
  161. static void inject_ud(struct kvm_vcpu *vcpu)
  162. {
  163. to_svm(vcpu)->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  164. SVM_EVTINJ_TYPE_EXEPT |
  165. UD_VECTOR;
  166. }
  167. static int is_page_fault(uint32_t info)
  168. {
  169. info &= SVM_EVTINJ_VEC_MASK | SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  170. return info == (PF_VECTOR | SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_EXEPT);
  171. }
  172. static int is_external_interrupt(u32 info)
  173. {
  174. info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  175. return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
  176. }
  177. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  178. {
  179. struct vcpu_svm *svm = to_svm(vcpu);
  180. if (!svm->next_rip) {
  181. printk(KERN_DEBUG "%s: NOP\n", __FUNCTION__);
  182. return;
  183. }
  184. if (svm->next_rip - svm->vmcb->save.rip > MAX_INST_SIZE)
  185. printk(KERN_ERR "%s: ip 0x%llx next 0x%llx\n",
  186. __FUNCTION__,
  187. svm->vmcb->save.rip,
  188. svm->next_rip);
  189. vcpu->rip = svm->vmcb->save.rip = svm->next_rip;
  190. svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
  191. vcpu->interrupt_window_open = 1;
  192. }
  193. static int has_svm(void)
  194. {
  195. uint32_t eax, ebx, ecx, edx;
  196. if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) {
  197. printk(KERN_INFO "has_svm: not amd\n");
  198. return 0;
  199. }
  200. cpuid(0x80000000, &eax, &ebx, &ecx, &edx);
  201. if (eax < SVM_CPUID_FUNC) {
  202. printk(KERN_INFO "has_svm: can't execute cpuid_8000000a\n");
  203. return 0;
  204. }
  205. cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
  206. if (!(ecx & (1 << SVM_CPUID_FEATURE_SHIFT))) {
  207. printk(KERN_DEBUG "has_svm: svm not available\n");
  208. return 0;
  209. }
  210. return 1;
  211. }
  212. static void svm_hardware_disable(void *garbage)
  213. {
  214. struct svm_cpu_data *svm_data
  215. = per_cpu(svm_data, raw_smp_processor_id());
  216. if (svm_data) {
  217. uint64_t efer;
  218. wrmsrl(MSR_VM_HSAVE_PA, 0);
  219. rdmsrl(MSR_EFER, efer);
  220. wrmsrl(MSR_EFER, efer & ~MSR_EFER_SVME_MASK);
  221. per_cpu(svm_data, raw_smp_processor_id()) = NULL;
  222. __free_page(svm_data->save_area);
  223. kfree(svm_data);
  224. }
  225. }
  226. static void svm_hardware_enable(void *garbage)
  227. {
  228. struct svm_cpu_data *svm_data;
  229. uint64_t efer;
  230. #ifdef CONFIG_X86_64
  231. struct desc_ptr gdt_descr;
  232. #else
  233. struct desc_ptr gdt_descr;
  234. #endif
  235. struct desc_struct *gdt;
  236. int me = raw_smp_processor_id();
  237. if (!has_svm()) {
  238. printk(KERN_ERR "svm_cpu_init: err EOPNOTSUPP on %d\n", me);
  239. return;
  240. }
  241. svm_data = per_cpu(svm_data, me);
  242. if (!svm_data) {
  243. printk(KERN_ERR "svm_cpu_init: svm_data is NULL on %d\n",
  244. me);
  245. return;
  246. }
  247. svm_data->asid_generation = 1;
  248. svm_data->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
  249. svm_data->next_asid = svm_data->max_asid + 1;
  250. svm_features = cpuid_edx(SVM_CPUID_FUNC);
  251. asm volatile ("sgdt %0" : "=m"(gdt_descr));
  252. gdt = (struct desc_struct *)gdt_descr.address;
  253. svm_data->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
  254. rdmsrl(MSR_EFER, efer);
  255. wrmsrl(MSR_EFER, efer | MSR_EFER_SVME_MASK);
  256. wrmsrl(MSR_VM_HSAVE_PA,
  257. page_to_pfn(svm_data->save_area) << PAGE_SHIFT);
  258. }
  259. static int svm_cpu_init(int cpu)
  260. {
  261. struct svm_cpu_data *svm_data;
  262. int r;
  263. svm_data = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
  264. if (!svm_data)
  265. return -ENOMEM;
  266. svm_data->cpu = cpu;
  267. svm_data->save_area = alloc_page(GFP_KERNEL);
  268. r = -ENOMEM;
  269. if (!svm_data->save_area)
  270. goto err_1;
  271. per_cpu(svm_data, cpu) = svm_data;
  272. return 0;
  273. err_1:
  274. kfree(svm_data);
  275. return r;
  276. }
  277. static void set_msr_interception(u32 *msrpm, unsigned msr,
  278. int read, int write)
  279. {
  280. int i;
  281. for (i = 0; i < NUM_MSR_MAPS; i++) {
  282. if (msr >= msrpm_ranges[i] &&
  283. msr < msrpm_ranges[i] + MSRS_IN_RANGE) {
  284. u32 msr_offset = (i * MSRS_IN_RANGE + msr -
  285. msrpm_ranges[i]) * 2;
  286. u32 *base = msrpm + (msr_offset / 32);
  287. u32 msr_shift = msr_offset % 32;
  288. u32 mask = ((write) ? 0 : 2) | ((read) ? 0 : 1);
  289. *base = (*base & ~(0x3 << msr_shift)) |
  290. (mask << msr_shift);
  291. return;
  292. }
  293. }
  294. BUG();
  295. }
  296. static __init int svm_hardware_setup(void)
  297. {
  298. int cpu;
  299. struct page *iopm_pages;
  300. struct page *msrpm_pages;
  301. void *iopm_va, *msrpm_va;
  302. int r;
  303. iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
  304. if (!iopm_pages)
  305. return -ENOMEM;
  306. iopm_va = page_address(iopm_pages);
  307. memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
  308. clear_bit(0x80, iopm_va); /* allow direct access to PC debug port */
  309. iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
  310. msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  311. r = -ENOMEM;
  312. if (!msrpm_pages)
  313. goto err_1;
  314. msrpm_va = page_address(msrpm_pages);
  315. memset(msrpm_va, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
  316. msrpm_base = page_to_pfn(msrpm_pages) << PAGE_SHIFT;
  317. #ifdef CONFIG_X86_64
  318. set_msr_interception(msrpm_va, MSR_GS_BASE, 1, 1);
  319. set_msr_interception(msrpm_va, MSR_FS_BASE, 1, 1);
  320. set_msr_interception(msrpm_va, MSR_KERNEL_GS_BASE, 1, 1);
  321. set_msr_interception(msrpm_va, MSR_LSTAR, 1, 1);
  322. set_msr_interception(msrpm_va, MSR_CSTAR, 1, 1);
  323. set_msr_interception(msrpm_va, MSR_SYSCALL_MASK, 1, 1);
  324. #endif
  325. set_msr_interception(msrpm_va, MSR_K6_STAR, 1, 1);
  326. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_CS, 1, 1);
  327. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_ESP, 1, 1);
  328. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_EIP, 1, 1);
  329. for_each_online_cpu(cpu) {
  330. r = svm_cpu_init(cpu);
  331. if (r)
  332. goto err_2;
  333. }
  334. return 0;
  335. err_2:
  336. __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
  337. msrpm_base = 0;
  338. err_1:
  339. __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
  340. iopm_base = 0;
  341. return r;
  342. }
  343. static __exit void svm_hardware_unsetup(void)
  344. {
  345. __free_pages(pfn_to_page(msrpm_base >> PAGE_SHIFT), MSRPM_ALLOC_ORDER);
  346. __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
  347. iopm_base = msrpm_base = 0;
  348. }
  349. static void init_seg(struct vmcb_seg *seg)
  350. {
  351. seg->selector = 0;
  352. seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
  353. SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
  354. seg->limit = 0xffff;
  355. seg->base = 0;
  356. }
  357. static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
  358. {
  359. seg->selector = 0;
  360. seg->attrib = SVM_SELECTOR_P_MASK | type;
  361. seg->limit = 0xffff;
  362. seg->base = 0;
  363. }
  364. static void init_vmcb(struct vmcb *vmcb)
  365. {
  366. struct vmcb_control_area *control = &vmcb->control;
  367. struct vmcb_save_area *save = &vmcb->save;
  368. control->intercept_cr_read = INTERCEPT_CR0_MASK |
  369. INTERCEPT_CR3_MASK |
  370. INTERCEPT_CR4_MASK;
  371. control->intercept_cr_write = INTERCEPT_CR0_MASK |
  372. INTERCEPT_CR3_MASK |
  373. INTERCEPT_CR4_MASK;
  374. control->intercept_dr_read = INTERCEPT_DR0_MASK |
  375. INTERCEPT_DR1_MASK |
  376. INTERCEPT_DR2_MASK |
  377. INTERCEPT_DR3_MASK;
  378. control->intercept_dr_write = INTERCEPT_DR0_MASK |
  379. INTERCEPT_DR1_MASK |
  380. INTERCEPT_DR2_MASK |
  381. INTERCEPT_DR3_MASK |
  382. INTERCEPT_DR5_MASK |
  383. INTERCEPT_DR7_MASK;
  384. control->intercept_exceptions = (1 << PF_VECTOR) |
  385. (1 << UD_VECTOR);
  386. control->intercept = (1ULL << INTERCEPT_INTR) |
  387. (1ULL << INTERCEPT_NMI) |
  388. (1ULL << INTERCEPT_SMI) |
  389. /*
  390. * selective cr0 intercept bug?
  391. * 0: 0f 22 d8 mov %eax,%cr3
  392. * 3: 0f 20 c0 mov %cr0,%eax
  393. * 6: 0d 00 00 00 80 or $0x80000000,%eax
  394. * b: 0f 22 c0 mov %eax,%cr0
  395. * set cr3 ->interception
  396. * get cr0 ->interception
  397. * set cr0 -> no interception
  398. */
  399. /* (1ULL << INTERCEPT_SELECTIVE_CR0) | */
  400. (1ULL << INTERCEPT_CPUID) |
  401. (1ULL << INTERCEPT_INVD) |
  402. (1ULL << INTERCEPT_HLT) |
  403. (1ULL << INTERCEPT_INVLPGA) |
  404. (1ULL << INTERCEPT_IOIO_PROT) |
  405. (1ULL << INTERCEPT_MSR_PROT) |
  406. (1ULL << INTERCEPT_TASK_SWITCH) |
  407. (1ULL << INTERCEPT_SHUTDOWN) |
  408. (1ULL << INTERCEPT_VMRUN) |
  409. (1ULL << INTERCEPT_VMMCALL) |
  410. (1ULL << INTERCEPT_VMLOAD) |
  411. (1ULL << INTERCEPT_VMSAVE) |
  412. (1ULL << INTERCEPT_STGI) |
  413. (1ULL << INTERCEPT_CLGI) |
  414. (1ULL << INTERCEPT_SKINIT) |
  415. (1ULL << INTERCEPT_WBINVD) |
  416. (1ULL << INTERCEPT_MONITOR) |
  417. (1ULL << INTERCEPT_MWAIT);
  418. control->iopm_base_pa = iopm_base;
  419. control->msrpm_base_pa = msrpm_base;
  420. control->tsc_offset = 0;
  421. control->int_ctl = V_INTR_MASKING_MASK;
  422. init_seg(&save->es);
  423. init_seg(&save->ss);
  424. init_seg(&save->ds);
  425. init_seg(&save->fs);
  426. init_seg(&save->gs);
  427. save->cs.selector = 0xf000;
  428. /* Executable/Readable Code Segment */
  429. save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
  430. SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
  431. save->cs.limit = 0xffff;
  432. /*
  433. * cs.base should really be 0xffff0000, but vmx can't handle that, so
  434. * be consistent with it.
  435. *
  436. * Replace when we have real mode working for vmx.
  437. */
  438. save->cs.base = 0xf0000;
  439. save->gdtr.limit = 0xffff;
  440. save->idtr.limit = 0xffff;
  441. init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
  442. init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
  443. save->efer = MSR_EFER_SVME_MASK;
  444. save->dr6 = 0xffff0ff0;
  445. save->dr7 = 0x400;
  446. save->rflags = 2;
  447. save->rip = 0x0000fff0;
  448. /*
  449. * cr0 val on cpu init should be 0x60000010, we enable cpu
  450. * cache by default. the orderly way is to enable cache in bios.
  451. */
  452. save->cr0 = 0x00000010 | X86_CR0_PG | X86_CR0_WP;
  453. save->cr4 = X86_CR4_PAE;
  454. /* rdx = ?? */
  455. }
  456. static int svm_vcpu_reset(struct kvm_vcpu *vcpu)
  457. {
  458. struct vcpu_svm *svm = to_svm(vcpu);
  459. init_vmcb(svm->vmcb);
  460. if (vcpu->vcpu_id != 0) {
  461. svm->vmcb->save.rip = 0;
  462. svm->vmcb->save.cs.base = svm->vcpu.sipi_vector << 12;
  463. svm->vmcb->save.cs.selector = svm->vcpu.sipi_vector << 8;
  464. }
  465. return 0;
  466. }
  467. static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
  468. {
  469. struct vcpu_svm *svm;
  470. struct page *page;
  471. int err;
  472. svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  473. if (!svm) {
  474. err = -ENOMEM;
  475. goto out;
  476. }
  477. err = kvm_vcpu_init(&svm->vcpu, kvm, id);
  478. if (err)
  479. goto free_svm;
  480. page = alloc_page(GFP_KERNEL);
  481. if (!page) {
  482. err = -ENOMEM;
  483. goto uninit;
  484. }
  485. svm->vmcb = page_address(page);
  486. clear_page(svm->vmcb);
  487. svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
  488. svm->asid_generation = 0;
  489. memset(svm->db_regs, 0, sizeof(svm->db_regs));
  490. init_vmcb(svm->vmcb);
  491. fx_init(&svm->vcpu);
  492. svm->vcpu.fpu_active = 1;
  493. svm->vcpu.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  494. if (svm->vcpu.vcpu_id == 0)
  495. svm->vcpu.apic_base |= MSR_IA32_APICBASE_BSP;
  496. return &svm->vcpu;
  497. uninit:
  498. kvm_vcpu_uninit(&svm->vcpu);
  499. free_svm:
  500. kmem_cache_free(kvm_vcpu_cache, svm);
  501. out:
  502. return ERR_PTR(err);
  503. }
  504. static void svm_free_vcpu(struct kvm_vcpu *vcpu)
  505. {
  506. struct vcpu_svm *svm = to_svm(vcpu);
  507. __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
  508. kvm_vcpu_uninit(vcpu);
  509. kmem_cache_free(kvm_vcpu_cache, svm);
  510. }
  511. static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  512. {
  513. struct vcpu_svm *svm = to_svm(vcpu);
  514. int i;
  515. if (unlikely(cpu != vcpu->cpu)) {
  516. u64 tsc_this, delta;
  517. /*
  518. * Make sure that the guest sees a monotonically
  519. * increasing TSC.
  520. */
  521. rdtscll(tsc_this);
  522. delta = vcpu->host_tsc - tsc_this;
  523. svm->vmcb->control.tsc_offset += delta;
  524. vcpu->cpu = cpu;
  525. kvm_migrate_apic_timer(vcpu);
  526. }
  527. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  528. rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  529. }
  530. static void svm_vcpu_put(struct kvm_vcpu *vcpu)
  531. {
  532. struct vcpu_svm *svm = to_svm(vcpu);
  533. int i;
  534. ++vcpu->stat.host_state_reload;
  535. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  536. wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  537. rdtscll(vcpu->host_tsc);
  538. }
  539. static void svm_vcpu_decache(struct kvm_vcpu *vcpu)
  540. {
  541. }
  542. static void svm_cache_regs(struct kvm_vcpu *vcpu)
  543. {
  544. struct vcpu_svm *svm = to_svm(vcpu);
  545. vcpu->regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
  546. vcpu->regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
  547. vcpu->rip = svm->vmcb->save.rip;
  548. }
  549. static void svm_decache_regs(struct kvm_vcpu *vcpu)
  550. {
  551. struct vcpu_svm *svm = to_svm(vcpu);
  552. svm->vmcb->save.rax = vcpu->regs[VCPU_REGS_RAX];
  553. svm->vmcb->save.rsp = vcpu->regs[VCPU_REGS_RSP];
  554. svm->vmcb->save.rip = vcpu->rip;
  555. }
  556. static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
  557. {
  558. return to_svm(vcpu)->vmcb->save.rflags;
  559. }
  560. static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  561. {
  562. to_svm(vcpu)->vmcb->save.rflags = rflags;
  563. }
  564. static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
  565. {
  566. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  567. switch (seg) {
  568. case VCPU_SREG_CS: return &save->cs;
  569. case VCPU_SREG_DS: return &save->ds;
  570. case VCPU_SREG_ES: return &save->es;
  571. case VCPU_SREG_FS: return &save->fs;
  572. case VCPU_SREG_GS: return &save->gs;
  573. case VCPU_SREG_SS: return &save->ss;
  574. case VCPU_SREG_TR: return &save->tr;
  575. case VCPU_SREG_LDTR: return &save->ldtr;
  576. }
  577. BUG();
  578. return NULL;
  579. }
  580. static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  581. {
  582. struct vmcb_seg *s = svm_seg(vcpu, seg);
  583. return s->base;
  584. }
  585. static void svm_get_segment(struct kvm_vcpu *vcpu,
  586. struct kvm_segment *var, int seg)
  587. {
  588. struct vmcb_seg *s = svm_seg(vcpu, seg);
  589. var->base = s->base;
  590. var->limit = s->limit;
  591. var->selector = s->selector;
  592. var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
  593. var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
  594. var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
  595. var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
  596. var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
  597. var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  598. var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  599. var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
  600. var->unusable = !var->present;
  601. }
  602. static void svm_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  603. {
  604. struct vcpu_svm *svm = to_svm(vcpu);
  605. dt->limit = svm->vmcb->save.idtr.limit;
  606. dt->base = svm->vmcb->save.idtr.base;
  607. }
  608. static void svm_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  609. {
  610. struct vcpu_svm *svm = to_svm(vcpu);
  611. svm->vmcb->save.idtr.limit = dt->limit;
  612. svm->vmcb->save.idtr.base = dt->base ;
  613. }
  614. static void svm_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  615. {
  616. struct vcpu_svm *svm = to_svm(vcpu);
  617. dt->limit = svm->vmcb->save.gdtr.limit;
  618. dt->base = svm->vmcb->save.gdtr.base;
  619. }
  620. static void svm_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  621. {
  622. struct vcpu_svm *svm = to_svm(vcpu);
  623. svm->vmcb->save.gdtr.limit = dt->limit;
  624. svm->vmcb->save.gdtr.base = dt->base ;
  625. }
  626. static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  627. {
  628. }
  629. static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  630. {
  631. struct vcpu_svm *svm = to_svm(vcpu);
  632. #ifdef CONFIG_X86_64
  633. if (vcpu->shadow_efer & KVM_EFER_LME) {
  634. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  635. vcpu->shadow_efer |= KVM_EFER_LMA;
  636. svm->vmcb->save.efer |= KVM_EFER_LMA | KVM_EFER_LME;
  637. }
  638. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
  639. vcpu->shadow_efer &= ~KVM_EFER_LMA;
  640. svm->vmcb->save.efer &= ~(KVM_EFER_LMA | KVM_EFER_LME);
  641. }
  642. }
  643. #endif
  644. if ((vcpu->cr0 & X86_CR0_TS) && !(cr0 & X86_CR0_TS)) {
  645. svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  646. vcpu->fpu_active = 1;
  647. }
  648. vcpu->cr0 = cr0;
  649. cr0 |= X86_CR0_PG | X86_CR0_WP;
  650. cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
  651. svm->vmcb->save.cr0 = cr0;
  652. }
  653. static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  654. {
  655. vcpu->cr4 = cr4;
  656. to_svm(vcpu)->vmcb->save.cr4 = cr4 | X86_CR4_PAE;
  657. }
  658. static void svm_set_segment(struct kvm_vcpu *vcpu,
  659. struct kvm_segment *var, int seg)
  660. {
  661. struct vcpu_svm *svm = to_svm(vcpu);
  662. struct vmcb_seg *s = svm_seg(vcpu, seg);
  663. s->base = var->base;
  664. s->limit = var->limit;
  665. s->selector = var->selector;
  666. if (var->unusable)
  667. s->attrib = 0;
  668. else {
  669. s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
  670. s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
  671. s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
  672. s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
  673. s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
  674. s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
  675. s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
  676. s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
  677. }
  678. if (seg == VCPU_SREG_CS)
  679. svm->vmcb->save.cpl
  680. = (svm->vmcb->save.cs.attrib
  681. >> SVM_SELECTOR_DPL_SHIFT) & 3;
  682. }
  683. /* FIXME:
  684. svm(vcpu)->vmcb->control.int_ctl &= ~V_TPR_MASK;
  685. svm(vcpu)->vmcb->control.int_ctl |= (sregs->cr8 & V_TPR_MASK);
  686. */
  687. static int svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  688. {
  689. return -EOPNOTSUPP;
  690. }
  691. static int svm_get_irq(struct kvm_vcpu *vcpu)
  692. {
  693. struct vcpu_svm *svm = to_svm(vcpu);
  694. u32 exit_int_info = svm->vmcb->control.exit_int_info;
  695. if (is_external_interrupt(exit_int_info))
  696. return exit_int_info & SVM_EVTINJ_VEC_MASK;
  697. return -1;
  698. }
  699. static void load_host_msrs(struct kvm_vcpu *vcpu)
  700. {
  701. #ifdef CONFIG_X86_64
  702. wrmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  703. #endif
  704. }
  705. static void save_host_msrs(struct kvm_vcpu *vcpu)
  706. {
  707. #ifdef CONFIG_X86_64
  708. rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  709. #endif
  710. }
  711. static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *svm_data)
  712. {
  713. if (svm_data->next_asid > svm_data->max_asid) {
  714. ++svm_data->asid_generation;
  715. svm_data->next_asid = 1;
  716. svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
  717. }
  718. svm->vcpu.cpu = svm_data->cpu;
  719. svm->asid_generation = svm_data->asid_generation;
  720. svm->vmcb->control.asid = svm_data->next_asid++;
  721. }
  722. static unsigned long svm_get_dr(struct kvm_vcpu *vcpu, int dr)
  723. {
  724. return to_svm(vcpu)->db_regs[dr];
  725. }
  726. static void svm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long value,
  727. int *exception)
  728. {
  729. struct vcpu_svm *svm = to_svm(vcpu);
  730. *exception = 0;
  731. if (svm->vmcb->save.dr7 & DR7_GD_MASK) {
  732. svm->vmcb->save.dr7 &= ~DR7_GD_MASK;
  733. svm->vmcb->save.dr6 |= DR6_BD_MASK;
  734. *exception = DB_VECTOR;
  735. return;
  736. }
  737. switch (dr) {
  738. case 0 ... 3:
  739. svm->db_regs[dr] = value;
  740. return;
  741. case 4 ... 5:
  742. if (vcpu->cr4 & X86_CR4_DE) {
  743. *exception = UD_VECTOR;
  744. return;
  745. }
  746. case 7: {
  747. if (value & ~((1ULL << 32) - 1)) {
  748. *exception = GP_VECTOR;
  749. return;
  750. }
  751. svm->vmcb->save.dr7 = value;
  752. return;
  753. }
  754. default:
  755. printk(KERN_DEBUG "%s: unexpected dr %u\n",
  756. __FUNCTION__, dr);
  757. *exception = UD_VECTOR;
  758. return;
  759. }
  760. }
  761. static int pf_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  762. {
  763. u32 exit_int_info = svm->vmcb->control.exit_int_info;
  764. struct kvm *kvm = svm->vcpu.kvm;
  765. u64 fault_address;
  766. u32 error_code;
  767. if (!irqchip_in_kernel(kvm) &&
  768. is_external_interrupt(exit_int_info))
  769. push_irq(&svm->vcpu, exit_int_info & SVM_EVTINJ_VEC_MASK);
  770. fault_address = svm->vmcb->control.exit_info_2;
  771. error_code = svm->vmcb->control.exit_info_1;
  772. return kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
  773. }
  774. static int ud_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  775. {
  776. int er;
  777. er = emulate_instruction(&svm->vcpu, kvm_run, 0, 0, 0);
  778. if (er != EMULATE_DONE)
  779. inject_ud(&svm->vcpu);
  780. return 1;
  781. }
  782. static int nm_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  783. {
  784. svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  785. if (!(svm->vcpu.cr0 & X86_CR0_TS))
  786. svm->vmcb->save.cr0 &= ~X86_CR0_TS;
  787. svm->vcpu.fpu_active = 1;
  788. return 1;
  789. }
  790. static int shutdown_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  791. {
  792. /*
  793. * VMCB is undefined after a SHUTDOWN intercept
  794. * so reinitialize it.
  795. */
  796. clear_page(svm->vmcb);
  797. init_vmcb(svm->vmcb);
  798. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  799. return 0;
  800. }
  801. static int io_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  802. {
  803. u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
  804. int size, down, in, string, rep;
  805. unsigned port;
  806. ++svm->vcpu.stat.io_exits;
  807. svm->next_rip = svm->vmcb->control.exit_info_2;
  808. string = (io_info & SVM_IOIO_STR_MASK) != 0;
  809. if (string) {
  810. if (emulate_instruction(&svm->vcpu,
  811. kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
  812. return 0;
  813. return 1;
  814. }
  815. in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
  816. port = io_info >> 16;
  817. size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
  818. rep = (io_info & SVM_IOIO_REP_MASK) != 0;
  819. down = (svm->vmcb->save.rflags & X86_EFLAGS_DF) != 0;
  820. return kvm_emulate_pio(&svm->vcpu, kvm_run, in, size, port);
  821. }
  822. static int nop_on_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  823. {
  824. return 1;
  825. }
  826. static int halt_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  827. {
  828. svm->next_rip = svm->vmcb->save.rip + 1;
  829. skip_emulated_instruction(&svm->vcpu);
  830. return kvm_emulate_halt(&svm->vcpu);
  831. }
  832. static int vmmcall_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  833. {
  834. svm->next_rip = svm->vmcb->save.rip + 3;
  835. skip_emulated_instruction(&svm->vcpu);
  836. kvm_emulate_hypercall(&svm->vcpu);
  837. return 1;
  838. }
  839. static int invalid_op_interception(struct vcpu_svm *svm,
  840. struct kvm_run *kvm_run)
  841. {
  842. inject_ud(&svm->vcpu);
  843. return 1;
  844. }
  845. static int task_switch_interception(struct vcpu_svm *svm,
  846. struct kvm_run *kvm_run)
  847. {
  848. pr_unimpl(&svm->vcpu, "%s: task switch is unsupported\n", __FUNCTION__);
  849. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  850. return 0;
  851. }
  852. static int cpuid_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  853. {
  854. svm->next_rip = svm->vmcb->save.rip + 2;
  855. kvm_emulate_cpuid(&svm->vcpu);
  856. return 1;
  857. }
  858. static int emulate_on_interception(struct vcpu_svm *svm,
  859. struct kvm_run *kvm_run)
  860. {
  861. if (emulate_instruction(&svm->vcpu, NULL, 0, 0, 0) != EMULATE_DONE)
  862. pr_unimpl(&svm->vcpu, "%s: failed\n", __FUNCTION__);
  863. return 1;
  864. }
  865. static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
  866. {
  867. struct vcpu_svm *svm = to_svm(vcpu);
  868. switch (ecx) {
  869. case MSR_IA32_TIME_STAMP_COUNTER: {
  870. u64 tsc;
  871. rdtscll(tsc);
  872. *data = svm->vmcb->control.tsc_offset + tsc;
  873. break;
  874. }
  875. case MSR_K6_STAR:
  876. *data = svm->vmcb->save.star;
  877. break;
  878. #ifdef CONFIG_X86_64
  879. case MSR_LSTAR:
  880. *data = svm->vmcb->save.lstar;
  881. break;
  882. case MSR_CSTAR:
  883. *data = svm->vmcb->save.cstar;
  884. break;
  885. case MSR_KERNEL_GS_BASE:
  886. *data = svm->vmcb->save.kernel_gs_base;
  887. break;
  888. case MSR_SYSCALL_MASK:
  889. *data = svm->vmcb->save.sfmask;
  890. break;
  891. #endif
  892. case MSR_IA32_SYSENTER_CS:
  893. *data = svm->vmcb->save.sysenter_cs;
  894. break;
  895. case MSR_IA32_SYSENTER_EIP:
  896. *data = svm->vmcb->save.sysenter_eip;
  897. break;
  898. case MSR_IA32_SYSENTER_ESP:
  899. *data = svm->vmcb->save.sysenter_esp;
  900. break;
  901. default:
  902. return kvm_get_msr_common(vcpu, ecx, data);
  903. }
  904. return 0;
  905. }
  906. static int rdmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  907. {
  908. u32 ecx = svm->vcpu.regs[VCPU_REGS_RCX];
  909. u64 data;
  910. if (svm_get_msr(&svm->vcpu, ecx, &data))
  911. svm_inject_gp(&svm->vcpu, 0);
  912. else {
  913. svm->vmcb->save.rax = data & 0xffffffff;
  914. svm->vcpu.regs[VCPU_REGS_RDX] = data >> 32;
  915. svm->next_rip = svm->vmcb->save.rip + 2;
  916. skip_emulated_instruction(&svm->vcpu);
  917. }
  918. return 1;
  919. }
  920. static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
  921. {
  922. struct vcpu_svm *svm = to_svm(vcpu);
  923. switch (ecx) {
  924. case MSR_IA32_TIME_STAMP_COUNTER: {
  925. u64 tsc;
  926. rdtscll(tsc);
  927. svm->vmcb->control.tsc_offset = data - tsc;
  928. break;
  929. }
  930. case MSR_K6_STAR:
  931. svm->vmcb->save.star = data;
  932. break;
  933. #ifdef CONFIG_X86_64
  934. case MSR_LSTAR:
  935. svm->vmcb->save.lstar = data;
  936. break;
  937. case MSR_CSTAR:
  938. svm->vmcb->save.cstar = data;
  939. break;
  940. case MSR_KERNEL_GS_BASE:
  941. svm->vmcb->save.kernel_gs_base = data;
  942. break;
  943. case MSR_SYSCALL_MASK:
  944. svm->vmcb->save.sfmask = data;
  945. break;
  946. #endif
  947. case MSR_IA32_SYSENTER_CS:
  948. svm->vmcb->save.sysenter_cs = data;
  949. break;
  950. case MSR_IA32_SYSENTER_EIP:
  951. svm->vmcb->save.sysenter_eip = data;
  952. break;
  953. case MSR_IA32_SYSENTER_ESP:
  954. svm->vmcb->save.sysenter_esp = data;
  955. break;
  956. default:
  957. return kvm_set_msr_common(vcpu, ecx, data);
  958. }
  959. return 0;
  960. }
  961. static int wrmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  962. {
  963. u32 ecx = svm->vcpu.regs[VCPU_REGS_RCX];
  964. u64 data = (svm->vmcb->save.rax & -1u)
  965. | ((u64)(svm->vcpu.regs[VCPU_REGS_RDX] & -1u) << 32);
  966. svm->next_rip = svm->vmcb->save.rip + 2;
  967. if (svm_set_msr(&svm->vcpu, ecx, data))
  968. svm_inject_gp(&svm->vcpu, 0);
  969. else
  970. skip_emulated_instruction(&svm->vcpu);
  971. return 1;
  972. }
  973. static int msr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  974. {
  975. if (svm->vmcb->control.exit_info_1)
  976. return wrmsr_interception(svm, kvm_run);
  977. else
  978. return rdmsr_interception(svm, kvm_run);
  979. }
  980. static int interrupt_window_interception(struct vcpu_svm *svm,
  981. struct kvm_run *kvm_run)
  982. {
  983. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
  984. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  985. /*
  986. * If the user space waits to inject interrupts, exit as soon as
  987. * possible
  988. */
  989. if (kvm_run->request_interrupt_window &&
  990. !svm->vcpu.irq_summary) {
  991. ++svm->vcpu.stat.irq_window_exits;
  992. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  993. return 0;
  994. }
  995. return 1;
  996. }
  997. static int (*svm_exit_handlers[])(struct vcpu_svm *svm,
  998. struct kvm_run *kvm_run) = {
  999. [SVM_EXIT_READ_CR0] = emulate_on_interception,
  1000. [SVM_EXIT_READ_CR3] = emulate_on_interception,
  1001. [SVM_EXIT_READ_CR4] = emulate_on_interception,
  1002. /* for now: */
  1003. [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
  1004. [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
  1005. [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
  1006. [SVM_EXIT_READ_DR0] = emulate_on_interception,
  1007. [SVM_EXIT_READ_DR1] = emulate_on_interception,
  1008. [SVM_EXIT_READ_DR2] = emulate_on_interception,
  1009. [SVM_EXIT_READ_DR3] = emulate_on_interception,
  1010. [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
  1011. [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
  1012. [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
  1013. [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
  1014. [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
  1015. [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
  1016. [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
  1017. [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
  1018. [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
  1019. [SVM_EXIT_INTR] = nop_on_interception,
  1020. [SVM_EXIT_NMI] = nop_on_interception,
  1021. [SVM_EXIT_SMI] = nop_on_interception,
  1022. [SVM_EXIT_INIT] = nop_on_interception,
  1023. [SVM_EXIT_VINTR] = interrupt_window_interception,
  1024. /* [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception, */
  1025. [SVM_EXIT_CPUID] = cpuid_interception,
  1026. [SVM_EXIT_INVD] = emulate_on_interception,
  1027. [SVM_EXIT_HLT] = halt_interception,
  1028. [SVM_EXIT_INVLPG] = emulate_on_interception,
  1029. [SVM_EXIT_INVLPGA] = invalid_op_interception,
  1030. [SVM_EXIT_IOIO] = io_interception,
  1031. [SVM_EXIT_MSR] = msr_interception,
  1032. [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
  1033. [SVM_EXIT_SHUTDOWN] = shutdown_interception,
  1034. [SVM_EXIT_VMRUN] = invalid_op_interception,
  1035. [SVM_EXIT_VMMCALL] = vmmcall_interception,
  1036. [SVM_EXIT_VMLOAD] = invalid_op_interception,
  1037. [SVM_EXIT_VMSAVE] = invalid_op_interception,
  1038. [SVM_EXIT_STGI] = invalid_op_interception,
  1039. [SVM_EXIT_CLGI] = invalid_op_interception,
  1040. [SVM_EXIT_SKINIT] = invalid_op_interception,
  1041. [SVM_EXIT_WBINVD] = emulate_on_interception,
  1042. [SVM_EXIT_MONITOR] = invalid_op_interception,
  1043. [SVM_EXIT_MWAIT] = invalid_op_interception,
  1044. };
  1045. static int handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1046. {
  1047. struct vcpu_svm *svm = to_svm(vcpu);
  1048. u32 exit_code = svm->vmcb->control.exit_code;
  1049. kvm_reput_irq(svm);
  1050. if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
  1051. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1052. kvm_run->fail_entry.hardware_entry_failure_reason
  1053. = svm->vmcb->control.exit_code;
  1054. return 0;
  1055. }
  1056. if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
  1057. exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR)
  1058. printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
  1059. "exit_code 0x%x\n",
  1060. __FUNCTION__, svm->vmcb->control.exit_int_info,
  1061. exit_code);
  1062. if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
  1063. || !svm_exit_handlers[exit_code]) {
  1064. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1065. kvm_run->hw.hardware_exit_reason = exit_code;
  1066. return 0;
  1067. }
  1068. return svm_exit_handlers[exit_code](svm, kvm_run);
  1069. }
  1070. static void reload_tss(struct kvm_vcpu *vcpu)
  1071. {
  1072. int cpu = raw_smp_processor_id();
  1073. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1074. svm_data->tss_desc->type = 9; /* available 32/64-bit TSS */
  1075. load_TR_desc();
  1076. }
  1077. static void pre_svm_run(struct vcpu_svm *svm)
  1078. {
  1079. int cpu = raw_smp_processor_id();
  1080. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1081. svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
  1082. if (svm->vcpu.cpu != cpu ||
  1083. svm->asid_generation != svm_data->asid_generation)
  1084. new_asid(svm, svm_data);
  1085. }
  1086. static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
  1087. {
  1088. struct vmcb_control_area *control;
  1089. control = &svm->vmcb->control;
  1090. control->int_vector = irq;
  1091. control->int_ctl &= ~V_INTR_PRIO_MASK;
  1092. control->int_ctl |= V_IRQ_MASK |
  1093. ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
  1094. }
  1095. static void svm_set_irq(struct kvm_vcpu *vcpu, int irq)
  1096. {
  1097. struct vcpu_svm *svm = to_svm(vcpu);
  1098. svm_inject_irq(svm, irq);
  1099. }
  1100. static void svm_intr_assist(struct kvm_vcpu *vcpu)
  1101. {
  1102. struct vcpu_svm *svm = to_svm(vcpu);
  1103. struct vmcb *vmcb = svm->vmcb;
  1104. int intr_vector = -1;
  1105. if ((vmcb->control.exit_int_info & SVM_EVTINJ_VALID) &&
  1106. ((vmcb->control.exit_int_info & SVM_EVTINJ_TYPE_MASK) == 0)) {
  1107. intr_vector = vmcb->control.exit_int_info &
  1108. SVM_EVTINJ_VEC_MASK;
  1109. vmcb->control.exit_int_info = 0;
  1110. svm_inject_irq(svm, intr_vector);
  1111. return;
  1112. }
  1113. if (vmcb->control.int_ctl & V_IRQ_MASK)
  1114. return;
  1115. if (!kvm_cpu_has_interrupt(vcpu))
  1116. return;
  1117. if (!(vmcb->save.rflags & X86_EFLAGS_IF) ||
  1118. (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
  1119. (vmcb->control.event_inj & SVM_EVTINJ_VALID)) {
  1120. /* unable to deliver irq, set pending irq */
  1121. vmcb->control.intercept |= (1ULL << INTERCEPT_VINTR);
  1122. svm_inject_irq(svm, 0x0);
  1123. return;
  1124. }
  1125. /* Okay, we can deliver the interrupt: grab it and update PIC state. */
  1126. intr_vector = kvm_cpu_get_interrupt(vcpu);
  1127. svm_inject_irq(svm, intr_vector);
  1128. kvm_timer_intr_post(vcpu, intr_vector);
  1129. }
  1130. static void kvm_reput_irq(struct vcpu_svm *svm)
  1131. {
  1132. struct vmcb_control_area *control = &svm->vmcb->control;
  1133. if ((control->int_ctl & V_IRQ_MASK)
  1134. && !irqchip_in_kernel(svm->vcpu.kvm)) {
  1135. control->int_ctl &= ~V_IRQ_MASK;
  1136. push_irq(&svm->vcpu, control->int_vector);
  1137. }
  1138. svm->vcpu.interrupt_window_open =
  1139. !(control->int_state & SVM_INTERRUPT_SHADOW_MASK);
  1140. }
  1141. static void svm_do_inject_vector(struct vcpu_svm *svm)
  1142. {
  1143. struct kvm_vcpu *vcpu = &svm->vcpu;
  1144. int word_index = __ffs(vcpu->irq_summary);
  1145. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  1146. int irq = word_index * BITS_PER_LONG + bit_index;
  1147. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  1148. if (!vcpu->irq_pending[word_index])
  1149. clear_bit(word_index, &vcpu->irq_summary);
  1150. svm_inject_irq(svm, irq);
  1151. }
  1152. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1153. struct kvm_run *kvm_run)
  1154. {
  1155. struct vcpu_svm *svm = to_svm(vcpu);
  1156. struct vmcb_control_area *control = &svm->vmcb->control;
  1157. svm->vcpu.interrupt_window_open =
  1158. (!(control->int_state & SVM_INTERRUPT_SHADOW_MASK) &&
  1159. (svm->vmcb->save.rflags & X86_EFLAGS_IF));
  1160. if (svm->vcpu.interrupt_window_open && svm->vcpu.irq_summary)
  1161. /*
  1162. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1163. */
  1164. svm_do_inject_vector(svm);
  1165. /*
  1166. * Interrupts blocked. Wait for unblock.
  1167. */
  1168. if (!svm->vcpu.interrupt_window_open &&
  1169. (svm->vcpu.irq_summary || kvm_run->request_interrupt_window))
  1170. control->intercept |= 1ULL << INTERCEPT_VINTR;
  1171. else
  1172. control->intercept &= ~(1ULL << INTERCEPT_VINTR);
  1173. }
  1174. static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
  1175. {
  1176. return 0;
  1177. }
  1178. static void save_db_regs(unsigned long *db_regs)
  1179. {
  1180. asm volatile ("mov %%dr0, %0" : "=r"(db_regs[0]));
  1181. asm volatile ("mov %%dr1, %0" : "=r"(db_regs[1]));
  1182. asm volatile ("mov %%dr2, %0" : "=r"(db_regs[2]));
  1183. asm volatile ("mov %%dr3, %0" : "=r"(db_regs[3]));
  1184. }
  1185. static void load_db_regs(unsigned long *db_regs)
  1186. {
  1187. asm volatile ("mov %0, %%dr0" : : "r"(db_regs[0]));
  1188. asm volatile ("mov %0, %%dr1" : : "r"(db_regs[1]));
  1189. asm volatile ("mov %0, %%dr2" : : "r"(db_regs[2]));
  1190. asm volatile ("mov %0, %%dr3" : : "r"(db_regs[3]));
  1191. }
  1192. static void svm_flush_tlb(struct kvm_vcpu *vcpu)
  1193. {
  1194. force_new_asid(vcpu);
  1195. }
  1196. static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
  1197. {
  1198. }
  1199. static void svm_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1200. {
  1201. struct vcpu_svm *svm = to_svm(vcpu);
  1202. u16 fs_selector;
  1203. u16 gs_selector;
  1204. u16 ldt_selector;
  1205. pre_svm_run(svm);
  1206. save_host_msrs(vcpu);
  1207. fs_selector = read_fs();
  1208. gs_selector = read_gs();
  1209. ldt_selector = read_ldt();
  1210. svm->host_cr2 = kvm_read_cr2();
  1211. svm->host_dr6 = read_dr6();
  1212. svm->host_dr7 = read_dr7();
  1213. svm->vmcb->save.cr2 = vcpu->cr2;
  1214. if (svm->vmcb->save.dr7 & 0xff) {
  1215. write_dr7(0);
  1216. save_db_regs(svm->host_db_regs);
  1217. load_db_regs(svm->db_regs);
  1218. }
  1219. clgi();
  1220. local_irq_enable();
  1221. asm volatile (
  1222. #ifdef CONFIG_X86_64
  1223. "push %%rbp; \n\t"
  1224. #else
  1225. "push %%ebp; \n\t"
  1226. #endif
  1227. #ifdef CONFIG_X86_64
  1228. "mov %c[rbx](%[svm]), %%rbx \n\t"
  1229. "mov %c[rcx](%[svm]), %%rcx \n\t"
  1230. "mov %c[rdx](%[svm]), %%rdx \n\t"
  1231. "mov %c[rsi](%[svm]), %%rsi \n\t"
  1232. "mov %c[rdi](%[svm]), %%rdi \n\t"
  1233. "mov %c[rbp](%[svm]), %%rbp \n\t"
  1234. "mov %c[r8](%[svm]), %%r8 \n\t"
  1235. "mov %c[r9](%[svm]), %%r9 \n\t"
  1236. "mov %c[r10](%[svm]), %%r10 \n\t"
  1237. "mov %c[r11](%[svm]), %%r11 \n\t"
  1238. "mov %c[r12](%[svm]), %%r12 \n\t"
  1239. "mov %c[r13](%[svm]), %%r13 \n\t"
  1240. "mov %c[r14](%[svm]), %%r14 \n\t"
  1241. "mov %c[r15](%[svm]), %%r15 \n\t"
  1242. #else
  1243. "mov %c[rbx](%[svm]), %%ebx \n\t"
  1244. "mov %c[rcx](%[svm]), %%ecx \n\t"
  1245. "mov %c[rdx](%[svm]), %%edx \n\t"
  1246. "mov %c[rsi](%[svm]), %%esi \n\t"
  1247. "mov %c[rdi](%[svm]), %%edi \n\t"
  1248. "mov %c[rbp](%[svm]), %%ebp \n\t"
  1249. #endif
  1250. #ifdef CONFIG_X86_64
  1251. /* Enter guest mode */
  1252. "push %%rax \n\t"
  1253. "mov %c[vmcb](%[svm]), %%rax \n\t"
  1254. SVM_VMLOAD "\n\t"
  1255. SVM_VMRUN "\n\t"
  1256. SVM_VMSAVE "\n\t"
  1257. "pop %%rax \n\t"
  1258. #else
  1259. /* Enter guest mode */
  1260. "push %%eax \n\t"
  1261. "mov %c[vmcb](%[svm]), %%eax \n\t"
  1262. SVM_VMLOAD "\n\t"
  1263. SVM_VMRUN "\n\t"
  1264. SVM_VMSAVE "\n\t"
  1265. "pop %%eax \n\t"
  1266. #endif
  1267. /* Save guest registers, load host registers */
  1268. #ifdef CONFIG_X86_64
  1269. "mov %%rbx, %c[rbx](%[svm]) \n\t"
  1270. "mov %%rcx, %c[rcx](%[svm]) \n\t"
  1271. "mov %%rdx, %c[rdx](%[svm]) \n\t"
  1272. "mov %%rsi, %c[rsi](%[svm]) \n\t"
  1273. "mov %%rdi, %c[rdi](%[svm]) \n\t"
  1274. "mov %%rbp, %c[rbp](%[svm]) \n\t"
  1275. "mov %%r8, %c[r8](%[svm]) \n\t"
  1276. "mov %%r9, %c[r9](%[svm]) \n\t"
  1277. "mov %%r10, %c[r10](%[svm]) \n\t"
  1278. "mov %%r11, %c[r11](%[svm]) \n\t"
  1279. "mov %%r12, %c[r12](%[svm]) \n\t"
  1280. "mov %%r13, %c[r13](%[svm]) \n\t"
  1281. "mov %%r14, %c[r14](%[svm]) \n\t"
  1282. "mov %%r15, %c[r15](%[svm]) \n\t"
  1283. "pop %%rbp; \n\t"
  1284. #else
  1285. "mov %%ebx, %c[rbx](%[svm]) \n\t"
  1286. "mov %%ecx, %c[rcx](%[svm]) \n\t"
  1287. "mov %%edx, %c[rdx](%[svm]) \n\t"
  1288. "mov %%esi, %c[rsi](%[svm]) \n\t"
  1289. "mov %%edi, %c[rdi](%[svm]) \n\t"
  1290. "mov %%ebp, %c[rbp](%[svm]) \n\t"
  1291. "pop %%ebp; \n\t"
  1292. #endif
  1293. :
  1294. : [svm]"a"(svm),
  1295. [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
  1296. [rbx]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_RBX])),
  1297. [rcx]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_RCX])),
  1298. [rdx]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_RDX])),
  1299. [rsi]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_RSI])),
  1300. [rdi]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_RDI])),
  1301. [rbp]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_RBP]))
  1302. #ifdef CONFIG_X86_64
  1303. , [r8]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_R8])),
  1304. [r9]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_R9])),
  1305. [r10]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_R10])),
  1306. [r11]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_R11])),
  1307. [r12]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_R12])),
  1308. [r13]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_R13])),
  1309. [r14]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_R14])),
  1310. [r15]"i"(offsetof(struct vcpu_svm, vcpu.regs[VCPU_REGS_R15]))
  1311. #endif
  1312. : "cc", "memory"
  1313. #ifdef CONFIG_X86_64
  1314. , "rbx", "rcx", "rdx", "rsi", "rdi"
  1315. , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
  1316. #else
  1317. , "ebx", "ecx", "edx" , "esi", "edi"
  1318. #endif
  1319. );
  1320. if ((svm->vmcb->save.dr7 & 0xff))
  1321. load_db_regs(svm->host_db_regs);
  1322. vcpu->cr2 = svm->vmcb->save.cr2;
  1323. write_dr6(svm->host_dr6);
  1324. write_dr7(svm->host_dr7);
  1325. kvm_write_cr2(svm->host_cr2);
  1326. load_fs(fs_selector);
  1327. load_gs(gs_selector);
  1328. load_ldt(ldt_selector);
  1329. load_host_msrs(vcpu);
  1330. reload_tss(vcpu);
  1331. local_irq_disable();
  1332. stgi();
  1333. svm->next_rip = 0;
  1334. }
  1335. static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  1336. {
  1337. struct vcpu_svm *svm = to_svm(vcpu);
  1338. svm->vmcb->save.cr3 = root;
  1339. force_new_asid(vcpu);
  1340. if (vcpu->fpu_active) {
  1341. svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
  1342. svm->vmcb->save.cr0 |= X86_CR0_TS;
  1343. vcpu->fpu_active = 0;
  1344. }
  1345. }
  1346. static void svm_inject_page_fault(struct kvm_vcpu *vcpu,
  1347. unsigned long addr,
  1348. uint32_t err_code)
  1349. {
  1350. struct vcpu_svm *svm = to_svm(vcpu);
  1351. uint32_t exit_int_info = svm->vmcb->control.exit_int_info;
  1352. ++vcpu->stat.pf_guest;
  1353. if (is_page_fault(exit_int_info)) {
  1354. svm->vmcb->control.event_inj_err = 0;
  1355. svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  1356. SVM_EVTINJ_VALID_ERR |
  1357. SVM_EVTINJ_TYPE_EXEPT |
  1358. DF_VECTOR;
  1359. return;
  1360. }
  1361. vcpu->cr2 = addr;
  1362. svm->vmcb->save.cr2 = addr;
  1363. svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  1364. SVM_EVTINJ_VALID_ERR |
  1365. SVM_EVTINJ_TYPE_EXEPT |
  1366. PF_VECTOR;
  1367. svm->vmcb->control.event_inj_err = err_code;
  1368. }
  1369. static int is_disabled(void)
  1370. {
  1371. u64 vm_cr;
  1372. rdmsrl(MSR_VM_CR, vm_cr);
  1373. if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
  1374. return 1;
  1375. return 0;
  1376. }
  1377. static void
  1378. svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1379. {
  1380. /*
  1381. * Patch in the VMMCALL instruction:
  1382. */
  1383. hypercall[0] = 0x0f;
  1384. hypercall[1] = 0x01;
  1385. hypercall[2] = 0xd9;
  1386. }
  1387. static void svm_check_processor_compat(void *rtn)
  1388. {
  1389. *(int *)rtn = 0;
  1390. }
  1391. static struct kvm_x86_ops svm_x86_ops = {
  1392. .cpu_has_kvm_support = has_svm,
  1393. .disabled_by_bios = is_disabled,
  1394. .hardware_setup = svm_hardware_setup,
  1395. .hardware_unsetup = svm_hardware_unsetup,
  1396. .check_processor_compatibility = svm_check_processor_compat,
  1397. .hardware_enable = svm_hardware_enable,
  1398. .hardware_disable = svm_hardware_disable,
  1399. .vcpu_create = svm_create_vcpu,
  1400. .vcpu_free = svm_free_vcpu,
  1401. .vcpu_reset = svm_vcpu_reset,
  1402. .prepare_guest_switch = svm_prepare_guest_switch,
  1403. .vcpu_load = svm_vcpu_load,
  1404. .vcpu_put = svm_vcpu_put,
  1405. .vcpu_decache = svm_vcpu_decache,
  1406. .set_guest_debug = svm_guest_debug,
  1407. .get_msr = svm_get_msr,
  1408. .set_msr = svm_set_msr,
  1409. .get_segment_base = svm_get_segment_base,
  1410. .get_segment = svm_get_segment,
  1411. .set_segment = svm_set_segment,
  1412. .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
  1413. .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
  1414. .set_cr0 = svm_set_cr0,
  1415. .set_cr3 = svm_set_cr3,
  1416. .set_cr4 = svm_set_cr4,
  1417. .set_efer = svm_set_efer,
  1418. .get_idt = svm_get_idt,
  1419. .set_idt = svm_set_idt,
  1420. .get_gdt = svm_get_gdt,
  1421. .set_gdt = svm_set_gdt,
  1422. .get_dr = svm_get_dr,
  1423. .set_dr = svm_set_dr,
  1424. .cache_regs = svm_cache_regs,
  1425. .decache_regs = svm_decache_regs,
  1426. .get_rflags = svm_get_rflags,
  1427. .set_rflags = svm_set_rflags,
  1428. .tlb_flush = svm_flush_tlb,
  1429. .inject_page_fault = svm_inject_page_fault,
  1430. .inject_gp = svm_inject_gp,
  1431. .run = svm_vcpu_run,
  1432. .handle_exit = handle_exit,
  1433. .skip_emulated_instruction = skip_emulated_instruction,
  1434. .patch_hypercall = svm_patch_hypercall,
  1435. .get_irq = svm_get_irq,
  1436. .set_irq = svm_set_irq,
  1437. .inject_pending_irq = svm_intr_assist,
  1438. .inject_pending_vectors = do_interrupt_requests,
  1439. .set_tss_addr = svm_set_tss_addr,
  1440. };
  1441. static int __init svm_init(void)
  1442. {
  1443. return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
  1444. THIS_MODULE);
  1445. }
  1446. static void __exit svm_exit(void)
  1447. {
  1448. kvm_exit();
  1449. }
  1450. module_init(svm_init)
  1451. module_exit(svm_exit)