sky2.c 130 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <linux/slab.h>
  35. #include <net/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/in.h>
  38. #include <linux/delay.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/debugfs.h>
  43. #include <linux/mii.h>
  44. #include <asm/irq.h>
  45. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  46. #define SKY2_VLAN_TAG_USED 1
  47. #endif
  48. #include "sky2.h"
  49. #define DRV_NAME "sky2"
  50. #define DRV_VERSION "1.27"
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. /* This is the worst case number of transmit list elements for a single skb:
  61. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  62. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  63. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  64. #define TX_MAX_PENDING 1024
  65. #define TX_DEF_PENDING 127
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define SKY2_EEPROM_MAGIC 0x9955aabb
  70. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  124. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  125. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  126. { 0 }
  127. };
  128. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  129. /* Avoid conditionals by using array */
  130. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  131. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  132. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  133. static void sky2_set_multicast(struct net_device *dev);
  134. /* Access to PHY via serial interconnect */
  135. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  136. {
  137. int i;
  138. gma_write16(hw, port, GM_SMI_DATA, val);
  139. gma_write16(hw, port, GM_SMI_CTRL,
  140. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  141. for (i = 0; i < PHY_RETRIES; i++) {
  142. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  143. if (ctrl == 0xffff)
  144. goto io_error;
  145. if (!(ctrl & GM_SMI_CT_BUSY))
  146. return 0;
  147. udelay(10);
  148. }
  149. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  150. return -ETIMEDOUT;
  151. io_error:
  152. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  153. return -EIO;
  154. }
  155. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  156. {
  157. int i;
  158. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  159. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  160. for (i = 0; i < PHY_RETRIES; i++) {
  161. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  162. if (ctrl == 0xffff)
  163. goto io_error;
  164. if (ctrl & GM_SMI_CT_RD_VAL) {
  165. *val = gma_read16(hw, port, GM_SMI_DATA);
  166. return 0;
  167. }
  168. udelay(10);
  169. }
  170. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  171. return -ETIMEDOUT;
  172. io_error:
  173. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  174. return -EIO;
  175. }
  176. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  177. {
  178. u16 v;
  179. __gm_phy_read(hw, port, reg, &v);
  180. return v;
  181. }
  182. static void sky2_power_on(struct sky2_hw *hw)
  183. {
  184. /* switch power to VCC (WA for VAUX problem) */
  185. sky2_write8(hw, B0_POWER_CTRL,
  186. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  187. /* disable Core Clock Division, */
  188. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  189. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  190. /* enable bits are inverted */
  191. sky2_write8(hw, B2_Y2_CLK_GATE,
  192. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  193. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  194. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  195. else
  196. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  197. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  198. u32 reg;
  199. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  200. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  201. /* set all bits to 0 except bits 15..12 and 8 */
  202. reg &= P_ASPM_CONTROL_MSK;
  203. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  204. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  205. /* set all bits to 0 except bits 28 & 27 */
  206. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  207. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  208. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  209. sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
  210. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  211. reg = sky2_read32(hw, B2_GP_IO);
  212. reg |= GLB_GPIO_STAT_RACE_DIS;
  213. sky2_write32(hw, B2_GP_IO, reg);
  214. sky2_read32(hw, B2_GP_IO);
  215. }
  216. /* Turn on "driver loaded" LED */
  217. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  218. }
  219. static void sky2_power_aux(struct sky2_hw *hw)
  220. {
  221. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  222. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  223. else
  224. /* enable bits are inverted */
  225. sky2_write8(hw, B2_Y2_CLK_GATE,
  226. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  227. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  228. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  229. /* switch power to VAUX if supported and PME from D3cold */
  230. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  231. pci_pme_capable(hw->pdev, PCI_D3cold))
  232. sky2_write8(hw, B0_POWER_CTRL,
  233. (PC_VAUX_ENA | PC_VCC_ENA |
  234. PC_VAUX_ON | PC_VCC_OFF));
  235. /* turn off "driver loaded LED" */
  236. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  237. }
  238. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  239. {
  240. u16 reg;
  241. /* disable all GMAC IRQ's */
  242. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  243. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  244. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  245. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  246. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  247. reg = gma_read16(hw, port, GM_RX_CTRL);
  248. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  249. gma_write16(hw, port, GM_RX_CTRL, reg);
  250. }
  251. /* flow control to advertise bits */
  252. static const u16 copper_fc_adv[] = {
  253. [FC_NONE] = 0,
  254. [FC_TX] = PHY_M_AN_ASP,
  255. [FC_RX] = PHY_M_AN_PC,
  256. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  257. };
  258. /* flow control to advertise bits when using 1000BaseX */
  259. static const u16 fiber_fc_adv[] = {
  260. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  261. [FC_TX] = PHY_M_P_ASYM_MD_X,
  262. [FC_RX] = PHY_M_P_SYM_MD_X,
  263. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  264. };
  265. /* flow control to GMA disable bits */
  266. static const u16 gm_fc_disable[] = {
  267. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  268. [FC_TX] = GM_GPCR_FC_RX_DIS,
  269. [FC_RX] = GM_GPCR_FC_TX_DIS,
  270. [FC_BOTH] = 0,
  271. };
  272. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  273. {
  274. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  275. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  276. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  277. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  278. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  279. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  280. PHY_M_EC_MAC_S_MSK);
  281. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  282. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  283. if (hw->chip_id == CHIP_ID_YUKON_EC)
  284. /* set downshift counter to 3x and enable downshift */
  285. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  286. else
  287. /* set master & slave downshift counter to 1x */
  288. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  289. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  290. }
  291. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  292. if (sky2_is_copper(hw)) {
  293. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  294. /* enable automatic crossover */
  295. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  296. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  297. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  298. u16 spec;
  299. /* Enable Class A driver for FE+ A0 */
  300. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  301. spec |= PHY_M_FESC_SEL_CL_A;
  302. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  303. }
  304. } else {
  305. /* disable energy detect */
  306. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  307. /* enable automatic crossover */
  308. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  309. /* downshift on PHY 88E1112 and 88E1149 is changed */
  310. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  311. (hw->flags & SKY2_HW_NEWER_PHY)) {
  312. /* set downshift counter to 3x and enable downshift */
  313. ctrl &= ~PHY_M_PC_DSC_MSK;
  314. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  315. }
  316. }
  317. } else {
  318. /* workaround for deviation #4.88 (CRC errors) */
  319. /* disable Automatic Crossover */
  320. ctrl &= ~PHY_M_PC_MDIX_MSK;
  321. }
  322. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  323. /* special setup for PHY 88E1112 Fiber */
  324. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  325. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  326. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  327. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  328. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  329. ctrl &= ~PHY_M_MAC_MD_MSK;
  330. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  331. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  332. if (hw->pmd_type == 'P') {
  333. /* select page 1 to access Fiber registers */
  334. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  335. /* for SFP-module set SIGDET polarity to low */
  336. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  337. ctrl |= PHY_M_FIB_SIGD_POL;
  338. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  339. }
  340. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  341. }
  342. ctrl = PHY_CT_RESET;
  343. ct1000 = 0;
  344. adv = PHY_AN_CSMA;
  345. reg = 0;
  346. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  347. if (sky2_is_copper(hw)) {
  348. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  349. ct1000 |= PHY_M_1000C_AFD;
  350. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  351. ct1000 |= PHY_M_1000C_AHD;
  352. if (sky2->advertising & ADVERTISED_100baseT_Full)
  353. adv |= PHY_M_AN_100_FD;
  354. if (sky2->advertising & ADVERTISED_100baseT_Half)
  355. adv |= PHY_M_AN_100_HD;
  356. if (sky2->advertising & ADVERTISED_10baseT_Full)
  357. adv |= PHY_M_AN_10_FD;
  358. if (sky2->advertising & ADVERTISED_10baseT_Half)
  359. adv |= PHY_M_AN_10_HD;
  360. } else { /* special defines for FIBER (88E1040S only) */
  361. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  362. adv |= PHY_M_AN_1000X_AFD;
  363. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  364. adv |= PHY_M_AN_1000X_AHD;
  365. }
  366. /* Restart Auto-negotiation */
  367. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  368. } else {
  369. /* forced speed/duplex settings */
  370. ct1000 = PHY_M_1000C_MSE;
  371. /* Disable auto update for duplex flow control and duplex */
  372. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  373. switch (sky2->speed) {
  374. case SPEED_1000:
  375. ctrl |= PHY_CT_SP1000;
  376. reg |= GM_GPCR_SPEED_1000;
  377. break;
  378. case SPEED_100:
  379. ctrl |= PHY_CT_SP100;
  380. reg |= GM_GPCR_SPEED_100;
  381. break;
  382. }
  383. if (sky2->duplex == DUPLEX_FULL) {
  384. reg |= GM_GPCR_DUP_FULL;
  385. ctrl |= PHY_CT_DUP_MD;
  386. } else if (sky2->speed < SPEED_1000)
  387. sky2->flow_mode = FC_NONE;
  388. }
  389. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  390. if (sky2_is_copper(hw))
  391. adv |= copper_fc_adv[sky2->flow_mode];
  392. else
  393. adv |= fiber_fc_adv[sky2->flow_mode];
  394. } else {
  395. reg |= GM_GPCR_AU_FCT_DIS;
  396. reg |= gm_fc_disable[sky2->flow_mode];
  397. /* Forward pause packets to GMAC? */
  398. if (sky2->flow_mode & FC_RX)
  399. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  400. else
  401. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  402. }
  403. gma_write16(hw, port, GM_GP_CTRL, reg);
  404. if (hw->flags & SKY2_HW_GIGABIT)
  405. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  406. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  407. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  408. /* Setup Phy LED's */
  409. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  410. ledover = 0;
  411. switch (hw->chip_id) {
  412. case CHIP_ID_YUKON_FE:
  413. /* on 88E3082 these bits are at 11..9 (shifted left) */
  414. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  415. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  416. /* delete ACT LED control bits */
  417. ctrl &= ~PHY_M_FELP_LED1_MSK;
  418. /* change ACT LED control to blink mode */
  419. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  420. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  421. break;
  422. case CHIP_ID_YUKON_FE_P:
  423. /* Enable Link Partner Next Page */
  424. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  425. ctrl |= PHY_M_PC_ENA_LIP_NP;
  426. /* disable Energy Detect and enable scrambler */
  427. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  428. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  429. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  430. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  431. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  432. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  433. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  434. break;
  435. case CHIP_ID_YUKON_XL:
  436. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  437. /* select page 3 to access LED control register */
  438. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  439. /* set LED Function Control register */
  440. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  441. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  442. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  443. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  444. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  445. /* set Polarity Control register */
  446. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  447. (PHY_M_POLC_LS1_P_MIX(4) |
  448. PHY_M_POLC_IS0_P_MIX(4) |
  449. PHY_M_POLC_LOS_CTRL(2) |
  450. PHY_M_POLC_INIT_CTRL(2) |
  451. PHY_M_POLC_STA1_CTRL(2) |
  452. PHY_M_POLC_STA0_CTRL(2)));
  453. /* restore page register */
  454. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  455. break;
  456. case CHIP_ID_YUKON_EC_U:
  457. case CHIP_ID_YUKON_EX:
  458. case CHIP_ID_YUKON_SUPR:
  459. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  460. /* select page 3 to access LED control register */
  461. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  462. /* set LED Function Control register */
  463. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  464. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  465. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  466. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  467. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  468. /* set Blink Rate in LED Timer Control Register */
  469. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  470. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  471. /* restore page register */
  472. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  473. break;
  474. default:
  475. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  476. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  477. /* turn off the Rx LED (LED_RX) */
  478. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  479. }
  480. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  481. /* apply fixes in PHY AFE */
  482. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  483. /* increase differential signal amplitude in 10BASE-T */
  484. gm_phy_write(hw, port, 0x18, 0xaa99);
  485. gm_phy_write(hw, port, 0x17, 0x2011);
  486. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  487. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  488. gm_phy_write(hw, port, 0x18, 0xa204);
  489. gm_phy_write(hw, port, 0x17, 0x2002);
  490. }
  491. /* set page register to 0 */
  492. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  493. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  494. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  495. /* apply workaround for integrated resistors calibration */
  496. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  497. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  498. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  499. /* apply fixes in PHY AFE */
  500. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  501. /* apply RDAC termination workaround */
  502. gm_phy_write(hw, port, 24, 0x2800);
  503. gm_phy_write(hw, port, 23, 0x2001);
  504. /* set page register back to 0 */
  505. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  506. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  507. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  508. /* no effect on Yukon-XL */
  509. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  510. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  511. sky2->speed == SPEED_100) {
  512. /* turn on 100 Mbps LED (LED_LINK100) */
  513. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  514. }
  515. if (ledover)
  516. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  517. }
  518. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  519. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  520. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  521. else
  522. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  523. }
  524. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  525. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  526. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  527. {
  528. u32 reg1;
  529. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  530. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  531. reg1 &= ~phy_power[port];
  532. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  533. reg1 |= coma_mode[port];
  534. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  535. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  536. sky2_pci_read32(hw, PCI_DEV_REG1);
  537. if (hw->chip_id == CHIP_ID_YUKON_FE)
  538. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  539. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  540. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  541. }
  542. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  543. {
  544. u32 reg1;
  545. u16 ctrl;
  546. /* release GPHY Control reset */
  547. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  548. /* release GMAC reset */
  549. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  550. if (hw->flags & SKY2_HW_NEWER_PHY) {
  551. /* select page 2 to access MAC control register */
  552. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  553. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  554. /* allow GMII Power Down */
  555. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  556. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  557. /* set page register back to 0 */
  558. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  559. }
  560. /* setup General Purpose Control Register */
  561. gma_write16(hw, port, GM_GP_CTRL,
  562. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  563. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  564. GM_GPCR_AU_SPD_DIS);
  565. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  566. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  567. /* select page 2 to access MAC control register */
  568. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  569. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  570. /* enable Power Down */
  571. ctrl |= PHY_M_PC_POW_D_ENA;
  572. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  573. /* set page register back to 0 */
  574. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  575. }
  576. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  577. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  578. }
  579. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  580. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  581. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  582. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  583. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  584. }
  585. /* Force a renegotiation */
  586. static void sky2_phy_reinit(struct sky2_port *sky2)
  587. {
  588. spin_lock_bh(&sky2->phy_lock);
  589. sky2_phy_init(sky2->hw, sky2->port);
  590. spin_unlock_bh(&sky2->phy_lock);
  591. }
  592. /* Put device in state to listen for Wake On Lan */
  593. static void sky2_wol_init(struct sky2_port *sky2)
  594. {
  595. struct sky2_hw *hw = sky2->hw;
  596. unsigned port = sky2->port;
  597. enum flow_control save_mode;
  598. u16 ctrl;
  599. /* Bring hardware out of reset */
  600. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  601. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  602. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  603. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  604. /* Force to 10/100
  605. * sky2_reset will re-enable on resume
  606. */
  607. save_mode = sky2->flow_mode;
  608. ctrl = sky2->advertising;
  609. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  610. sky2->flow_mode = FC_NONE;
  611. spin_lock_bh(&sky2->phy_lock);
  612. sky2_phy_power_up(hw, port);
  613. sky2_phy_init(hw, port);
  614. spin_unlock_bh(&sky2->phy_lock);
  615. sky2->flow_mode = save_mode;
  616. sky2->advertising = ctrl;
  617. /* Set GMAC to no flow control and auto update for speed/duplex */
  618. gma_write16(hw, port, GM_GP_CTRL,
  619. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  620. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  621. /* Set WOL address */
  622. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  623. sky2->netdev->dev_addr, ETH_ALEN);
  624. /* Turn on appropriate WOL control bits */
  625. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  626. ctrl = 0;
  627. if (sky2->wol & WAKE_PHY)
  628. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  629. else
  630. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  631. if (sky2->wol & WAKE_MAGIC)
  632. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  633. else
  634. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  635. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  636. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  637. /* Disable PiG firmware */
  638. sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
  639. /* block receiver */
  640. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  641. }
  642. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  643. {
  644. struct net_device *dev = hw->dev[port];
  645. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  646. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  647. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  648. /* Yukon-Extreme B0 and further Extreme devices */
  649. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  650. } else if (dev->mtu > ETH_DATA_LEN) {
  651. /* set Tx GMAC FIFO Almost Empty Threshold */
  652. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  653. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  654. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  655. } else
  656. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  657. }
  658. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  659. {
  660. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  661. u16 reg;
  662. u32 rx_reg;
  663. int i;
  664. const u8 *addr = hw->dev[port]->dev_addr;
  665. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  666. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  667. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  668. if (hw->chip_id == CHIP_ID_YUKON_XL &&
  669. hw->chip_rev == CHIP_REV_YU_XL_A0 &&
  670. port == 1) {
  671. /* WA DEV_472 -- looks like crossed wires on port 2 */
  672. /* clear GMAC 1 Control reset */
  673. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  674. do {
  675. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  676. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  677. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  678. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  679. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  680. }
  681. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  682. /* Enable Transmit FIFO Underrun */
  683. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  684. spin_lock_bh(&sky2->phy_lock);
  685. sky2_phy_power_up(hw, port);
  686. sky2_phy_init(hw, port);
  687. spin_unlock_bh(&sky2->phy_lock);
  688. /* MIB clear */
  689. reg = gma_read16(hw, port, GM_PHY_ADDR);
  690. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  691. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  692. gma_read16(hw, port, i);
  693. gma_write16(hw, port, GM_PHY_ADDR, reg);
  694. /* transmit control */
  695. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  696. /* receive control reg: unicast + multicast + no FCS */
  697. gma_write16(hw, port, GM_RX_CTRL,
  698. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  699. /* transmit flow control */
  700. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  701. /* transmit parameter */
  702. gma_write16(hw, port, GM_TX_PARAM,
  703. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  704. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  705. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  706. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  707. /* serial mode register */
  708. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  709. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  710. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  711. reg |= GM_SMOD_JUMBO_ENA;
  712. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  713. hw->chip_rev == CHIP_REV_YU_EC_U_B1)
  714. reg |= GM_NEW_FLOW_CTRL;
  715. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  716. /* virtual address for data */
  717. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  718. /* physical address: used for pause frames */
  719. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  720. /* ignore counter overflows */
  721. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  722. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  723. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  724. /* Configure Rx MAC FIFO */
  725. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  726. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  727. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  728. hw->chip_id == CHIP_ID_YUKON_FE_P)
  729. rx_reg |= GMF_RX_OVER_ON;
  730. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  731. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  732. /* Hardware errata - clear flush mask */
  733. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  734. } else {
  735. /* Flush Rx MAC FIFO on any flow control or error */
  736. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  737. }
  738. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  739. reg = RX_GMF_FL_THR_DEF + 1;
  740. /* Another magic mystery workaround from sk98lin */
  741. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  742. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  743. reg = 0x178;
  744. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  745. /* Configure Tx MAC FIFO */
  746. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  747. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  748. /* On chips without ram buffer, pause is controled by MAC level */
  749. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  750. /* Pause threshold is scaled by 8 in bytes */
  751. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  752. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  753. reg = 1568 / 8;
  754. else
  755. reg = 1024 / 8;
  756. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  757. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  758. sky2_set_tx_stfwd(hw, port);
  759. }
  760. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  761. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  762. /* disable dynamic watermark */
  763. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  764. reg &= ~TX_DYN_WM_ENA;
  765. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  766. }
  767. }
  768. /* Assign Ram Buffer allocation to queue */
  769. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  770. {
  771. u32 end;
  772. /* convert from K bytes to qwords used for hw register */
  773. start *= 1024/8;
  774. space *= 1024/8;
  775. end = start + space - 1;
  776. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  777. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  778. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  779. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  780. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  781. if (q == Q_R1 || q == Q_R2) {
  782. u32 tp = space - space/4;
  783. /* On receive queue's set the thresholds
  784. * give receiver priority when > 3/4 full
  785. * send pause when down to 2K
  786. */
  787. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  788. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  789. tp = space - 2048/8;
  790. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  791. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  792. } else {
  793. /* Enable store & forward on Tx queue's because
  794. * Tx FIFO is only 1K on Yukon
  795. */
  796. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  797. }
  798. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  799. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  800. }
  801. /* Setup Bus Memory Interface */
  802. static void sky2_qset(struct sky2_hw *hw, u16 q)
  803. {
  804. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  805. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  806. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  807. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  808. }
  809. /* Setup prefetch unit registers. This is the interface between
  810. * hardware and driver list elements
  811. */
  812. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  813. dma_addr_t addr, u32 last)
  814. {
  815. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  816. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  817. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  818. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  819. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  820. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  821. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  822. }
  823. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  824. {
  825. struct sky2_tx_le *le = sky2->tx_le + *slot;
  826. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  827. le->ctrl = 0;
  828. return le;
  829. }
  830. static void tx_init(struct sky2_port *sky2)
  831. {
  832. struct sky2_tx_le *le;
  833. sky2->tx_prod = sky2->tx_cons = 0;
  834. sky2->tx_tcpsum = 0;
  835. sky2->tx_last_mss = 0;
  836. le = get_tx_le(sky2, &sky2->tx_prod);
  837. le->addr = 0;
  838. le->opcode = OP_ADDR64 | HW_OWNER;
  839. sky2->tx_last_upper = 0;
  840. }
  841. /* Update chip's next pointer */
  842. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  843. {
  844. /* Make sure write' to descriptors are complete before we tell hardware */
  845. wmb();
  846. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  847. /* Synchronize I/O on since next processor may write to tail */
  848. mmiowb();
  849. }
  850. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  851. {
  852. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  853. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  854. le->ctrl = 0;
  855. return le;
  856. }
  857. static unsigned sky2_get_rx_threshold(struct sky2_port* sky2)
  858. {
  859. unsigned size;
  860. /* Space needed for frame data + headers rounded up */
  861. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  862. /* Stopping point for hardware truncation */
  863. return (size - 8) / sizeof(u32);
  864. }
  865. static unsigned sky2_get_rx_data_size(struct sky2_port* sky2)
  866. {
  867. struct rx_ring_info *re;
  868. unsigned size;
  869. /* Space needed for frame data + headers rounded up */
  870. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  871. sky2->rx_nfrags = size >> PAGE_SHIFT;
  872. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  873. /* Compute residue after pages */
  874. size -= sky2->rx_nfrags << PAGE_SHIFT;
  875. /* Optimize to handle small packets and headers */
  876. if (size < copybreak)
  877. size = copybreak;
  878. if (size < ETH_HLEN)
  879. size = ETH_HLEN;
  880. return size;
  881. }
  882. /* Build description to hardware for one receive segment */
  883. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  884. dma_addr_t map, unsigned len)
  885. {
  886. struct sky2_rx_le *le;
  887. if (sizeof(dma_addr_t) > sizeof(u32)) {
  888. le = sky2_next_rx(sky2);
  889. le->addr = cpu_to_le32(upper_32_bits(map));
  890. le->opcode = OP_ADDR64 | HW_OWNER;
  891. }
  892. le = sky2_next_rx(sky2);
  893. le->addr = cpu_to_le32(lower_32_bits(map));
  894. le->length = cpu_to_le16(len);
  895. le->opcode = op | HW_OWNER;
  896. }
  897. /* Build description to hardware for one possibly fragmented skb */
  898. static void sky2_rx_submit(struct sky2_port *sky2,
  899. const struct rx_ring_info *re)
  900. {
  901. int i;
  902. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  903. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  904. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  905. }
  906. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  907. unsigned size)
  908. {
  909. struct sk_buff *skb = re->skb;
  910. int i;
  911. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  912. if (pci_dma_mapping_error(pdev, re->data_addr))
  913. goto mapping_error;
  914. dma_unmap_len_set(re, data_size, size);
  915. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  916. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  917. re->frag_addr[i] = pci_map_page(pdev, frag->page,
  918. frag->page_offset,
  919. frag->size,
  920. PCI_DMA_FROMDEVICE);
  921. if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
  922. goto map_page_error;
  923. }
  924. return 0;
  925. map_page_error:
  926. while (--i >= 0) {
  927. pci_unmap_page(pdev, re->frag_addr[i],
  928. skb_shinfo(skb)->frags[i].size,
  929. PCI_DMA_FROMDEVICE);
  930. }
  931. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  932. PCI_DMA_FROMDEVICE);
  933. mapping_error:
  934. if (net_ratelimit())
  935. dev_warn(&pdev->dev, "%s: rx mapping error\n",
  936. skb->dev->name);
  937. return -EIO;
  938. }
  939. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  940. {
  941. struct sk_buff *skb = re->skb;
  942. int i;
  943. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  944. PCI_DMA_FROMDEVICE);
  945. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  946. pci_unmap_page(pdev, re->frag_addr[i],
  947. skb_shinfo(skb)->frags[i].size,
  948. PCI_DMA_FROMDEVICE);
  949. }
  950. /* Tell chip where to start receive checksum.
  951. * Actually has two checksums, but set both same to avoid possible byte
  952. * order problems.
  953. */
  954. static void rx_set_checksum(struct sky2_port *sky2)
  955. {
  956. struct sky2_rx_le *le = sky2_next_rx(sky2);
  957. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  958. le->ctrl = 0;
  959. le->opcode = OP_TCPSTART | HW_OWNER;
  960. sky2_write32(sky2->hw,
  961. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  962. (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
  963. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  964. }
  965. /* Enable/disable receive hash calculation (RSS) */
  966. static void rx_set_rss(struct net_device *dev)
  967. {
  968. struct sky2_port *sky2 = netdev_priv(dev);
  969. struct sky2_hw *hw = sky2->hw;
  970. int i, nkeys = 4;
  971. /* Supports IPv6 and other modes */
  972. if (hw->flags & SKY2_HW_NEW_LE) {
  973. nkeys = 10;
  974. sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
  975. }
  976. /* Program RSS initial values */
  977. if (dev->features & NETIF_F_RXHASH) {
  978. u32 key[nkeys];
  979. get_random_bytes(key, nkeys * sizeof(u32));
  980. for (i = 0; i < nkeys; i++)
  981. sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
  982. key[i]);
  983. /* Need to turn on (undocumented) flag to make hashing work */
  984. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
  985. RX_STFW_ENA);
  986. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  987. BMU_ENA_RX_RSS_HASH);
  988. } else
  989. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  990. BMU_DIS_RX_RSS_HASH);
  991. }
  992. /*
  993. * The RX Stop command will not work for Yukon-2 if the BMU does not
  994. * reach the end of packet and since we can't make sure that we have
  995. * incoming data, we must reset the BMU while it is not doing a DMA
  996. * transfer. Since it is possible that the RX path is still active,
  997. * the RX RAM buffer will be stopped first, so any possible incoming
  998. * data will not trigger a DMA. After the RAM buffer is stopped, the
  999. * BMU is polled until any DMA in progress is ended and only then it
  1000. * will be reset.
  1001. */
  1002. static void sky2_rx_stop(struct sky2_port *sky2)
  1003. {
  1004. struct sky2_hw *hw = sky2->hw;
  1005. unsigned rxq = rxqaddr[sky2->port];
  1006. int i;
  1007. /* disable the RAM Buffer receive queue */
  1008. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  1009. for (i = 0; i < 0xffff; i++)
  1010. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  1011. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  1012. goto stopped;
  1013. netdev_warn(sky2->netdev, "receiver stop failed\n");
  1014. stopped:
  1015. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  1016. /* reset the Rx prefetch unit */
  1017. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1018. mmiowb();
  1019. }
  1020. /* Clean out receive buffer area, assumes receiver hardware stopped */
  1021. static void sky2_rx_clean(struct sky2_port *sky2)
  1022. {
  1023. unsigned i;
  1024. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1025. for (i = 0; i < sky2->rx_pending; i++) {
  1026. struct rx_ring_info *re = sky2->rx_ring + i;
  1027. if (re->skb) {
  1028. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1029. kfree_skb(re->skb);
  1030. re->skb = NULL;
  1031. }
  1032. }
  1033. }
  1034. /* Basic MII support */
  1035. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1036. {
  1037. struct mii_ioctl_data *data = if_mii(ifr);
  1038. struct sky2_port *sky2 = netdev_priv(dev);
  1039. struct sky2_hw *hw = sky2->hw;
  1040. int err = -EOPNOTSUPP;
  1041. if (!netif_running(dev))
  1042. return -ENODEV; /* Phy still in reset */
  1043. switch (cmd) {
  1044. case SIOCGMIIPHY:
  1045. data->phy_id = PHY_ADDR_MARV;
  1046. /* fallthru */
  1047. case SIOCGMIIREG: {
  1048. u16 val = 0;
  1049. spin_lock_bh(&sky2->phy_lock);
  1050. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1051. spin_unlock_bh(&sky2->phy_lock);
  1052. data->val_out = val;
  1053. break;
  1054. }
  1055. case SIOCSMIIREG:
  1056. spin_lock_bh(&sky2->phy_lock);
  1057. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1058. data->val_in);
  1059. spin_unlock_bh(&sky2->phy_lock);
  1060. break;
  1061. }
  1062. return err;
  1063. }
  1064. #ifdef SKY2_VLAN_TAG_USED
  1065. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  1066. {
  1067. if (onoff) {
  1068. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1069. RX_VLAN_STRIP_ON);
  1070. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1071. TX_VLAN_TAG_ON);
  1072. } else {
  1073. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1074. RX_VLAN_STRIP_OFF);
  1075. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1076. TX_VLAN_TAG_OFF);
  1077. }
  1078. }
  1079. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1080. {
  1081. struct sky2_port *sky2 = netdev_priv(dev);
  1082. struct sky2_hw *hw = sky2->hw;
  1083. u16 port = sky2->port;
  1084. netif_tx_lock_bh(dev);
  1085. napi_disable(&hw->napi);
  1086. sky2->vlgrp = grp;
  1087. sky2_set_vlan_mode(hw, port, grp != NULL);
  1088. sky2_read32(hw, B0_Y2_SP_LISR);
  1089. napi_enable(&hw->napi);
  1090. netif_tx_unlock_bh(dev);
  1091. }
  1092. #endif
  1093. /* Amount of required worst case padding in rx buffer */
  1094. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1095. {
  1096. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1097. }
  1098. /*
  1099. * Allocate an skb for receiving. If the MTU is large enough
  1100. * make the skb non-linear with a fragment list of pages.
  1101. */
  1102. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1103. {
  1104. struct sk_buff *skb;
  1105. int i;
  1106. skb = netdev_alloc_skb(sky2->netdev,
  1107. sky2->rx_data_size + sky2_rx_pad(sky2->hw));
  1108. if (!skb)
  1109. goto nomem;
  1110. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1111. unsigned char *start;
  1112. /*
  1113. * Workaround for a bug in FIFO that cause hang
  1114. * if the FIFO if the receive buffer is not 64 byte aligned.
  1115. * The buffer returned from netdev_alloc_skb is
  1116. * aligned except if slab debugging is enabled.
  1117. */
  1118. start = PTR_ALIGN(skb->data, 8);
  1119. skb_reserve(skb, start - skb->data);
  1120. } else
  1121. skb_reserve(skb, NET_IP_ALIGN);
  1122. for (i = 0; i < sky2->rx_nfrags; i++) {
  1123. struct page *page = alloc_page(GFP_ATOMIC);
  1124. if (!page)
  1125. goto free_partial;
  1126. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1127. }
  1128. return skb;
  1129. free_partial:
  1130. kfree_skb(skb);
  1131. nomem:
  1132. return NULL;
  1133. }
  1134. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1135. {
  1136. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1137. }
  1138. static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
  1139. {
  1140. struct sky2_hw *hw = sky2->hw;
  1141. unsigned i;
  1142. sky2->rx_data_size = sky2_get_rx_data_size(sky2);
  1143. /* Fill Rx ring */
  1144. for (i = 0; i < sky2->rx_pending; i++) {
  1145. struct rx_ring_info *re = sky2->rx_ring + i;
  1146. re->skb = sky2_rx_alloc(sky2);
  1147. if (!re->skb)
  1148. return -ENOMEM;
  1149. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1150. dev_kfree_skb(re->skb);
  1151. re->skb = NULL;
  1152. return -ENOMEM;
  1153. }
  1154. }
  1155. return 0;
  1156. }
  1157. /*
  1158. * Setup receiver buffer pool.
  1159. * Normal case this ends up creating one list element for skb
  1160. * in the receive ring. Worst case if using large MTU and each
  1161. * allocation falls on a different 64 bit region, that results
  1162. * in 6 list elements per ring entry.
  1163. * One element is used for checksum enable/disable, and one
  1164. * extra to avoid wrap.
  1165. */
  1166. static void sky2_rx_start(struct sky2_port *sky2)
  1167. {
  1168. struct sky2_hw *hw = sky2->hw;
  1169. struct rx_ring_info *re;
  1170. unsigned rxq = rxqaddr[sky2->port];
  1171. unsigned i, thresh;
  1172. sky2->rx_put = sky2->rx_next = 0;
  1173. sky2_qset(hw, rxq);
  1174. /* On PCI express lowering the watermark gives better performance */
  1175. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1176. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1177. /* These chips have no ram buffer?
  1178. * MAC Rx RAM Read is controlled by hardware */
  1179. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1180. hw->chip_rev > CHIP_REV_YU_EC_U_A0)
  1181. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1182. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1183. if (!(hw->flags & SKY2_HW_NEW_LE))
  1184. rx_set_checksum(sky2);
  1185. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  1186. rx_set_rss(sky2->netdev);
  1187. /* submit Rx ring */
  1188. for (i = 0; i < sky2->rx_pending; i++) {
  1189. re = sky2->rx_ring + i;
  1190. sky2_rx_submit(sky2, re);
  1191. }
  1192. /*
  1193. * The receiver hangs if it receives frames larger than the
  1194. * packet buffer. As a workaround, truncate oversize frames, but
  1195. * the register is limited to 9 bits, so if you do frames > 2052
  1196. * you better get the MTU right!
  1197. */
  1198. thresh = sky2_get_rx_threshold(sky2);
  1199. if (thresh > 0x1ff)
  1200. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1201. else {
  1202. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1203. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1204. }
  1205. /* Tell chip about available buffers */
  1206. sky2_rx_update(sky2, rxq);
  1207. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1208. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1209. /*
  1210. * Disable flushing of non ASF packets;
  1211. * must be done after initializing the BMUs;
  1212. * drivers without ASF support should do this too, otherwise
  1213. * it may happen that they cannot run on ASF devices;
  1214. * remember that the MAC FIFO isn't reset during initialization.
  1215. */
  1216. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1217. }
  1218. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1219. /* Enable RX Home Address & Routing Header checksum fix */
  1220. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1221. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1222. /* Enable TX Home Address & Routing Header checksum fix */
  1223. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1224. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1225. }
  1226. }
  1227. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1228. {
  1229. struct sky2_hw *hw = sky2->hw;
  1230. /* must be power of 2 */
  1231. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1232. sky2->tx_ring_size *
  1233. sizeof(struct sky2_tx_le),
  1234. &sky2->tx_le_map);
  1235. if (!sky2->tx_le)
  1236. goto nomem;
  1237. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1238. GFP_KERNEL);
  1239. if (!sky2->tx_ring)
  1240. goto nomem;
  1241. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1242. &sky2->rx_le_map);
  1243. if (!sky2->rx_le)
  1244. goto nomem;
  1245. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1246. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1247. GFP_KERNEL);
  1248. if (!sky2->rx_ring)
  1249. goto nomem;
  1250. return sky2_alloc_rx_skbs(sky2);
  1251. nomem:
  1252. return -ENOMEM;
  1253. }
  1254. static void sky2_free_buffers(struct sky2_port *sky2)
  1255. {
  1256. struct sky2_hw *hw = sky2->hw;
  1257. sky2_rx_clean(sky2);
  1258. if (sky2->rx_le) {
  1259. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1260. sky2->rx_le, sky2->rx_le_map);
  1261. sky2->rx_le = NULL;
  1262. }
  1263. if (sky2->tx_le) {
  1264. pci_free_consistent(hw->pdev,
  1265. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1266. sky2->tx_le, sky2->tx_le_map);
  1267. sky2->tx_le = NULL;
  1268. }
  1269. kfree(sky2->tx_ring);
  1270. kfree(sky2->rx_ring);
  1271. sky2->tx_ring = NULL;
  1272. sky2->rx_ring = NULL;
  1273. }
  1274. static void sky2_hw_up(struct sky2_port *sky2)
  1275. {
  1276. struct sky2_hw *hw = sky2->hw;
  1277. unsigned port = sky2->port;
  1278. u32 ramsize;
  1279. int cap;
  1280. struct net_device *otherdev = hw->dev[sky2->port^1];
  1281. tx_init(sky2);
  1282. /*
  1283. * On dual port PCI-X card, there is an problem where status
  1284. * can be received out of order due to split transactions
  1285. */
  1286. if (otherdev && netif_running(otherdev) &&
  1287. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1288. u16 cmd;
  1289. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1290. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1291. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1292. }
  1293. sky2_mac_init(hw, port);
  1294. /* Register is number of 4K blocks on internal RAM buffer. */
  1295. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1296. if (ramsize > 0) {
  1297. u32 rxspace;
  1298. netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
  1299. if (ramsize < 16)
  1300. rxspace = ramsize / 2;
  1301. else
  1302. rxspace = 8 + (2*(ramsize - 16))/3;
  1303. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1304. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1305. /* Make sure SyncQ is disabled */
  1306. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1307. RB_RST_SET);
  1308. }
  1309. sky2_qset(hw, txqaddr[port]);
  1310. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1311. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1312. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1313. /* Set almost empty threshold */
  1314. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1315. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1316. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1317. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1318. sky2->tx_ring_size - 1);
  1319. #ifdef SKY2_VLAN_TAG_USED
  1320. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1321. #endif
  1322. sky2_rx_start(sky2);
  1323. }
  1324. /* Bring up network interface. */
  1325. static int sky2_up(struct net_device *dev)
  1326. {
  1327. struct sky2_port *sky2 = netdev_priv(dev);
  1328. struct sky2_hw *hw = sky2->hw;
  1329. unsigned port = sky2->port;
  1330. u32 imask;
  1331. int err;
  1332. netif_carrier_off(dev);
  1333. err = sky2_alloc_buffers(sky2);
  1334. if (err)
  1335. goto err_out;
  1336. sky2_hw_up(sky2);
  1337. /* Enable interrupts from phy/mac for port */
  1338. imask = sky2_read32(hw, B0_IMSK);
  1339. imask |= portirq_msk[port];
  1340. sky2_write32(hw, B0_IMSK, imask);
  1341. sky2_read32(hw, B0_IMSK);
  1342. netif_info(sky2, ifup, dev, "enabling interface\n");
  1343. return 0;
  1344. err_out:
  1345. sky2_free_buffers(sky2);
  1346. return err;
  1347. }
  1348. /* Modular subtraction in ring */
  1349. static inline int tx_inuse(const struct sky2_port *sky2)
  1350. {
  1351. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1352. }
  1353. /* Number of list elements available for next tx */
  1354. static inline int tx_avail(const struct sky2_port *sky2)
  1355. {
  1356. return sky2->tx_pending - tx_inuse(sky2);
  1357. }
  1358. /* Estimate of number of transmit list elements required */
  1359. static unsigned tx_le_req(const struct sk_buff *skb)
  1360. {
  1361. unsigned count;
  1362. count = (skb_shinfo(skb)->nr_frags + 1)
  1363. * (sizeof(dma_addr_t) / sizeof(u32));
  1364. if (skb_is_gso(skb))
  1365. ++count;
  1366. else if (sizeof(dma_addr_t) == sizeof(u32))
  1367. ++count; /* possible vlan */
  1368. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1369. ++count;
  1370. return count;
  1371. }
  1372. static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
  1373. {
  1374. if (re->flags & TX_MAP_SINGLE)
  1375. pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
  1376. dma_unmap_len(re, maplen),
  1377. PCI_DMA_TODEVICE);
  1378. else if (re->flags & TX_MAP_PAGE)
  1379. pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
  1380. dma_unmap_len(re, maplen),
  1381. PCI_DMA_TODEVICE);
  1382. re->flags = 0;
  1383. }
  1384. /*
  1385. * Put one packet in ring for transmit.
  1386. * A single packet can generate multiple list elements, and
  1387. * the number of ring elements will probably be less than the number
  1388. * of list elements used.
  1389. */
  1390. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1391. struct net_device *dev)
  1392. {
  1393. struct sky2_port *sky2 = netdev_priv(dev);
  1394. struct sky2_hw *hw = sky2->hw;
  1395. struct sky2_tx_le *le = NULL;
  1396. struct tx_ring_info *re;
  1397. unsigned i, len;
  1398. dma_addr_t mapping;
  1399. u32 upper;
  1400. u16 slot;
  1401. u16 mss;
  1402. u8 ctrl;
  1403. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1404. return NETDEV_TX_BUSY;
  1405. len = skb_headlen(skb);
  1406. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1407. if (pci_dma_mapping_error(hw->pdev, mapping))
  1408. goto mapping_error;
  1409. slot = sky2->tx_prod;
  1410. netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
  1411. "tx queued, slot %u, len %d\n", slot, skb->len);
  1412. /* Send high bits if needed */
  1413. upper = upper_32_bits(mapping);
  1414. if (upper != sky2->tx_last_upper) {
  1415. le = get_tx_le(sky2, &slot);
  1416. le->addr = cpu_to_le32(upper);
  1417. sky2->tx_last_upper = upper;
  1418. le->opcode = OP_ADDR64 | HW_OWNER;
  1419. }
  1420. /* Check for TCP Segmentation Offload */
  1421. mss = skb_shinfo(skb)->gso_size;
  1422. if (mss != 0) {
  1423. if (!(hw->flags & SKY2_HW_NEW_LE))
  1424. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1425. if (mss != sky2->tx_last_mss) {
  1426. le = get_tx_le(sky2, &slot);
  1427. le->addr = cpu_to_le32(mss);
  1428. if (hw->flags & SKY2_HW_NEW_LE)
  1429. le->opcode = OP_MSS | HW_OWNER;
  1430. else
  1431. le->opcode = OP_LRGLEN | HW_OWNER;
  1432. sky2->tx_last_mss = mss;
  1433. }
  1434. }
  1435. ctrl = 0;
  1436. #ifdef SKY2_VLAN_TAG_USED
  1437. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1438. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1439. if (!le) {
  1440. le = get_tx_le(sky2, &slot);
  1441. le->addr = 0;
  1442. le->opcode = OP_VLAN|HW_OWNER;
  1443. } else
  1444. le->opcode |= OP_VLAN;
  1445. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1446. ctrl |= INS_VLAN;
  1447. }
  1448. #endif
  1449. /* Handle TCP checksum offload */
  1450. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1451. /* On Yukon EX (some versions) encoding change. */
  1452. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1453. ctrl |= CALSUM; /* auto checksum */
  1454. else {
  1455. const unsigned offset = skb_transport_offset(skb);
  1456. u32 tcpsum;
  1457. tcpsum = offset << 16; /* sum start */
  1458. tcpsum |= offset + skb->csum_offset; /* sum write */
  1459. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1460. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1461. ctrl |= UDPTCP;
  1462. if (tcpsum != sky2->tx_tcpsum) {
  1463. sky2->tx_tcpsum = tcpsum;
  1464. le = get_tx_le(sky2, &slot);
  1465. le->addr = cpu_to_le32(tcpsum);
  1466. le->length = 0; /* initial checksum value */
  1467. le->ctrl = 1; /* one packet */
  1468. le->opcode = OP_TCPLISW | HW_OWNER;
  1469. }
  1470. }
  1471. }
  1472. re = sky2->tx_ring + slot;
  1473. re->flags = TX_MAP_SINGLE;
  1474. dma_unmap_addr_set(re, mapaddr, mapping);
  1475. dma_unmap_len_set(re, maplen, len);
  1476. le = get_tx_le(sky2, &slot);
  1477. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1478. le->length = cpu_to_le16(len);
  1479. le->ctrl = ctrl;
  1480. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1481. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1482. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1483. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1484. frag->size, PCI_DMA_TODEVICE);
  1485. if (pci_dma_mapping_error(hw->pdev, mapping))
  1486. goto mapping_unwind;
  1487. upper = upper_32_bits(mapping);
  1488. if (upper != sky2->tx_last_upper) {
  1489. le = get_tx_le(sky2, &slot);
  1490. le->addr = cpu_to_le32(upper);
  1491. sky2->tx_last_upper = upper;
  1492. le->opcode = OP_ADDR64 | HW_OWNER;
  1493. }
  1494. re = sky2->tx_ring + slot;
  1495. re->flags = TX_MAP_PAGE;
  1496. dma_unmap_addr_set(re, mapaddr, mapping);
  1497. dma_unmap_len_set(re, maplen, frag->size);
  1498. le = get_tx_le(sky2, &slot);
  1499. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1500. le->length = cpu_to_le16(frag->size);
  1501. le->ctrl = ctrl;
  1502. le->opcode = OP_BUFFER | HW_OWNER;
  1503. }
  1504. re->skb = skb;
  1505. le->ctrl |= EOP;
  1506. sky2->tx_prod = slot;
  1507. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1508. netif_stop_queue(dev);
  1509. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1510. return NETDEV_TX_OK;
  1511. mapping_unwind:
  1512. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1513. re = sky2->tx_ring + i;
  1514. sky2_tx_unmap(hw->pdev, re);
  1515. }
  1516. mapping_error:
  1517. if (net_ratelimit())
  1518. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1519. dev_kfree_skb(skb);
  1520. return NETDEV_TX_OK;
  1521. }
  1522. /*
  1523. * Free ring elements from starting at tx_cons until "done"
  1524. *
  1525. * NB:
  1526. * 1. The hardware will tell us about partial completion of multi-part
  1527. * buffers so make sure not to free skb to early.
  1528. * 2. This may run in parallel start_xmit because the it only
  1529. * looks at the tail of the queue of FIFO (tx_cons), not
  1530. * the head (tx_prod)
  1531. */
  1532. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1533. {
  1534. struct net_device *dev = sky2->netdev;
  1535. unsigned idx;
  1536. BUG_ON(done >= sky2->tx_ring_size);
  1537. for (idx = sky2->tx_cons; idx != done;
  1538. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1539. struct tx_ring_info *re = sky2->tx_ring + idx;
  1540. struct sk_buff *skb = re->skb;
  1541. sky2_tx_unmap(sky2->hw->pdev, re);
  1542. if (skb) {
  1543. netif_printk(sky2, tx_done, KERN_DEBUG, dev,
  1544. "tx done %u\n", idx);
  1545. dev->stats.tx_packets++;
  1546. dev->stats.tx_bytes += skb->len;
  1547. re->skb = NULL;
  1548. dev_kfree_skb_any(skb);
  1549. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1550. }
  1551. }
  1552. sky2->tx_cons = idx;
  1553. smp_mb();
  1554. }
  1555. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1556. {
  1557. /* Disable Force Sync bit and Enable Alloc bit */
  1558. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1559. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1560. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1561. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1562. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1563. /* Reset the PCI FIFO of the async Tx queue */
  1564. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1565. BMU_RST_SET | BMU_FIFO_RST);
  1566. /* Reset the Tx prefetch units */
  1567. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1568. PREF_UNIT_RST_SET);
  1569. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1570. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1571. }
  1572. static void sky2_hw_down(struct sky2_port *sky2)
  1573. {
  1574. struct sky2_hw *hw = sky2->hw;
  1575. unsigned port = sky2->port;
  1576. u16 ctrl;
  1577. /* Force flow control off */
  1578. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1579. /* Stop transmitter */
  1580. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1581. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1582. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1583. RB_RST_SET | RB_DIS_OP_MD);
  1584. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1585. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1586. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1587. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1588. /* Workaround shared GMAC reset */
  1589. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1590. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1591. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1592. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1593. /* Force any delayed status interrrupt and NAPI */
  1594. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1595. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1596. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1597. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1598. sky2_rx_stop(sky2);
  1599. spin_lock_bh(&sky2->phy_lock);
  1600. sky2_phy_power_down(hw, port);
  1601. spin_unlock_bh(&sky2->phy_lock);
  1602. sky2_tx_reset(hw, port);
  1603. /* Free any pending frames stuck in HW queue */
  1604. sky2_tx_complete(sky2, sky2->tx_prod);
  1605. }
  1606. /* Network shutdown */
  1607. static int sky2_down(struct net_device *dev)
  1608. {
  1609. struct sky2_port *sky2 = netdev_priv(dev);
  1610. struct sky2_hw *hw = sky2->hw;
  1611. /* Never really got started! */
  1612. if (!sky2->tx_le)
  1613. return 0;
  1614. netif_info(sky2, ifdown, dev, "disabling interface\n");
  1615. /* Disable port IRQ */
  1616. sky2_write32(hw, B0_IMSK,
  1617. sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
  1618. sky2_read32(hw, B0_IMSK);
  1619. synchronize_irq(hw->pdev->irq);
  1620. napi_synchronize(&hw->napi);
  1621. sky2_hw_down(sky2);
  1622. sky2_free_buffers(sky2);
  1623. return 0;
  1624. }
  1625. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1626. {
  1627. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1628. return SPEED_1000;
  1629. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1630. if (aux & PHY_M_PS_SPEED_100)
  1631. return SPEED_100;
  1632. else
  1633. return SPEED_10;
  1634. }
  1635. switch (aux & PHY_M_PS_SPEED_MSK) {
  1636. case PHY_M_PS_SPEED_1000:
  1637. return SPEED_1000;
  1638. case PHY_M_PS_SPEED_100:
  1639. return SPEED_100;
  1640. default:
  1641. return SPEED_10;
  1642. }
  1643. }
  1644. static void sky2_link_up(struct sky2_port *sky2)
  1645. {
  1646. struct sky2_hw *hw = sky2->hw;
  1647. unsigned port = sky2->port;
  1648. u16 reg;
  1649. static const char *fc_name[] = {
  1650. [FC_NONE] = "none",
  1651. [FC_TX] = "tx",
  1652. [FC_RX] = "rx",
  1653. [FC_BOTH] = "both",
  1654. };
  1655. /* enable Rx/Tx */
  1656. reg = gma_read16(hw, port, GM_GP_CTRL);
  1657. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1658. gma_write16(hw, port, GM_GP_CTRL, reg);
  1659. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1660. netif_carrier_on(sky2->netdev);
  1661. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1662. /* Turn on link LED */
  1663. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1664. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1665. netif_info(sky2, link, sky2->netdev,
  1666. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  1667. sky2->speed,
  1668. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1669. fc_name[sky2->flow_status]);
  1670. }
  1671. static void sky2_link_down(struct sky2_port *sky2)
  1672. {
  1673. struct sky2_hw *hw = sky2->hw;
  1674. unsigned port = sky2->port;
  1675. u16 reg;
  1676. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1677. reg = gma_read16(hw, port, GM_GP_CTRL);
  1678. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1679. gma_write16(hw, port, GM_GP_CTRL, reg);
  1680. netif_carrier_off(sky2->netdev);
  1681. /* Turn off link LED */
  1682. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1683. netif_info(sky2, link, sky2->netdev, "Link is down\n");
  1684. sky2_phy_init(hw, port);
  1685. }
  1686. static enum flow_control sky2_flow(int rx, int tx)
  1687. {
  1688. if (rx)
  1689. return tx ? FC_BOTH : FC_RX;
  1690. else
  1691. return tx ? FC_TX : FC_NONE;
  1692. }
  1693. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1694. {
  1695. struct sky2_hw *hw = sky2->hw;
  1696. unsigned port = sky2->port;
  1697. u16 advert, lpa;
  1698. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1699. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1700. if (lpa & PHY_M_AN_RF) {
  1701. netdev_err(sky2->netdev, "remote fault\n");
  1702. return -1;
  1703. }
  1704. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1705. netdev_err(sky2->netdev, "speed/duplex mismatch\n");
  1706. return -1;
  1707. }
  1708. sky2->speed = sky2_phy_speed(hw, aux);
  1709. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1710. /* Since the pause result bits seem to in different positions on
  1711. * different chips. look at registers.
  1712. */
  1713. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1714. /* Shift for bits in fiber PHY */
  1715. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1716. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1717. if (advert & ADVERTISE_1000XPAUSE)
  1718. advert |= ADVERTISE_PAUSE_CAP;
  1719. if (advert & ADVERTISE_1000XPSE_ASYM)
  1720. advert |= ADVERTISE_PAUSE_ASYM;
  1721. if (lpa & LPA_1000XPAUSE)
  1722. lpa |= LPA_PAUSE_CAP;
  1723. if (lpa & LPA_1000XPAUSE_ASYM)
  1724. lpa |= LPA_PAUSE_ASYM;
  1725. }
  1726. sky2->flow_status = FC_NONE;
  1727. if (advert & ADVERTISE_PAUSE_CAP) {
  1728. if (lpa & LPA_PAUSE_CAP)
  1729. sky2->flow_status = FC_BOTH;
  1730. else if (advert & ADVERTISE_PAUSE_ASYM)
  1731. sky2->flow_status = FC_RX;
  1732. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1733. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1734. sky2->flow_status = FC_TX;
  1735. }
  1736. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1737. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1738. sky2->flow_status = FC_NONE;
  1739. if (sky2->flow_status & FC_TX)
  1740. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1741. else
  1742. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1743. return 0;
  1744. }
  1745. /* Interrupt from PHY */
  1746. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1747. {
  1748. struct net_device *dev = hw->dev[port];
  1749. struct sky2_port *sky2 = netdev_priv(dev);
  1750. u16 istatus, phystat;
  1751. if (!netif_running(dev))
  1752. return;
  1753. spin_lock(&sky2->phy_lock);
  1754. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1755. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1756. netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
  1757. istatus, phystat);
  1758. if (istatus & PHY_M_IS_AN_COMPL) {
  1759. if (sky2_autoneg_done(sky2, phystat) == 0 &&
  1760. !netif_carrier_ok(dev))
  1761. sky2_link_up(sky2);
  1762. goto out;
  1763. }
  1764. if (istatus & PHY_M_IS_LSP_CHANGE)
  1765. sky2->speed = sky2_phy_speed(hw, phystat);
  1766. if (istatus & PHY_M_IS_DUP_CHANGE)
  1767. sky2->duplex =
  1768. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1769. if (istatus & PHY_M_IS_LST_CHANGE) {
  1770. if (phystat & PHY_M_PS_LINK_UP)
  1771. sky2_link_up(sky2);
  1772. else
  1773. sky2_link_down(sky2);
  1774. }
  1775. out:
  1776. spin_unlock(&sky2->phy_lock);
  1777. }
  1778. /* Special quick link interrupt (Yukon-2 Optima only) */
  1779. static void sky2_qlink_intr(struct sky2_hw *hw)
  1780. {
  1781. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1782. u32 imask;
  1783. u16 phy;
  1784. /* disable irq */
  1785. imask = sky2_read32(hw, B0_IMSK);
  1786. imask &= ~Y2_IS_PHY_QLNK;
  1787. sky2_write32(hw, B0_IMSK, imask);
  1788. /* reset PHY Link Detect */
  1789. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1790. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1791. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1792. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1793. sky2_link_up(sky2);
  1794. }
  1795. /* Transmit timeout is only called if we are running, carrier is up
  1796. * and tx queue is full (stopped).
  1797. */
  1798. static void sky2_tx_timeout(struct net_device *dev)
  1799. {
  1800. struct sky2_port *sky2 = netdev_priv(dev);
  1801. struct sky2_hw *hw = sky2->hw;
  1802. netif_err(sky2, timer, dev, "tx timeout\n");
  1803. netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
  1804. sky2->tx_cons, sky2->tx_prod,
  1805. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1806. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1807. /* can't restart safely under softirq */
  1808. schedule_work(&hw->restart_work);
  1809. }
  1810. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1811. {
  1812. struct sky2_port *sky2 = netdev_priv(dev);
  1813. struct sky2_hw *hw = sky2->hw;
  1814. unsigned port = sky2->port;
  1815. int err;
  1816. u16 ctl, mode;
  1817. u32 imask;
  1818. /* MTU size outside the spec */
  1819. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1820. return -EINVAL;
  1821. /* MTU > 1500 on yukon FE and FE+ not allowed */
  1822. if (new_mtu > ETH_DATA_LEN &&
  1823. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1824. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1825. return -EINVAL;
  1826. /* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
  1827. if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
  1828. dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
  1829. if (!netif_running(dev)) {
  1830. dev->mtu = new_mtu;
  1831. return 0;
  1832. }
  1833. imask = sky2_read32(hw, B0_IMSK);
  1834. sky2_write32(hw, B0_IMSK, 0);
  1835. dev->trans_start = jiffies; /* prevent tx timeout */
  1836. napi_disable(&hw->napi);
  1837. netif_tx_disable(dev);
  1838. synchronize_irq(hw->pdev->irq);
  1839. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1840. sky2_set_tx_stfwd(hw, port);
  1841. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1842. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1843. sky2_rx_stop(sky2);
  1844. sky2_rx_clean(sky2);
  1845. dev->mtu = new_mtu;
  1846. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1847. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1848. if (dev->mtu > ETH_DATA_LEN)
  1849. mode |= GM_SMOD_JUMBO_ENA;
  1850. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1851. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1852. err = sky2_alloc_rx_skbs(sky2);
  1853. if (!err)
  1854. sky2_rx_start(sky2);
  1855. else
  1856. sky2_rx_clean(sky2);
  1857. sky2_write32(hw, B0_IMSK, imask);
  1858. sky2_read32(hw, B0_Y2_SP_LISR);
  1859. napi_enable(&hw->napi);
  1860. if (err)
  1861. dev_close(dev);
  1862. else {
  1863. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1864. netif_wake_queue(dev);
  1865. }
  1866. return err;
  1867. }
  1868. /* For small just reuse existing skb for next receive */
  1869. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1870. const struct rx_ring_info *re,
  1871. unsigned length)
  1872. {
  1873. struct sk_buff *skb;
  1874. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1875. if (likely(skb)) {
  1876. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1877. length, PCI_DMA_FROMDEVICE);
  1878. skb_copy_from_linear_data(re->skb, skb->data, length);
  1879. skb->ip_summed = re->skb->ip_summed;
  1880. skb->csum = re->skb->csum;
  1881. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1882. length, PCI_DMA_FROMDEVICE);
  1883. re->skb->ip_summed = CHECKSUM_NONE;
  1884. skb_put(skb, length);
  1885. }
  1886. return skb;
  1887. }
  1888. /* Adjust length of skb with fragments to match received data */
  1889. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1890. unsigned int length)
  1891. {
  1892. int i, num_frags;
  1893. unsigned int size;
  1894. /* put header into skb */
  1895. size = min(length, hdr_space);
  1896. skb->tail += size;
  1897. skb->len += size;
  1898. length -= size;
  1899. num_frags = skb_shinfo(skb)->nr_frags;
  1900. for (i = 0; i < num_frags; i++) {
  1901. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1902. if (length == 0) {
  1903. /* don't need this page */
  1904. __free_page(frag->page);
  1905. --skb_shinfo(skb)->nr_frags;
  1906. } else {
  1907. size = min(length, (unsigned) PAGE_SIZE);
  1908. frag->size = size;
  1909. skb->data_len += size;
  1910. skb->truesize += size;
  1911. skb->len += size;
  1912. length -= size;
  1913. }
  1914. }
  1915. }
  1916. /* Normal packet - take skb from ring element and put in a new one */
  1917. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1918. struct rx_ring_info *re,
  1919. unsigned int length)
  1920. {
  1921. struct sk_buff *skb;
  1922. struct rx_ring_info nre;
  1923. unsigned hdr_space = sky2->rx_data_size;
  1924. nre.skb = sky2_rx_alloc(sky2);
  1925. if (unlikely(!nre.skb))
  1926. goto nobuf;
  1927. if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
  1928. goto nomap;
  1929. skb = re->skb;
  1930. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1931. prefetch(skb->data);
  1932. *re = nre;
  1933. if (skb_shinfo(skb)->nr_frags)
  1934. skb_put_frags(skb, hdr_space, length);
  1935. else
  1936. skb_put(skb, length);
  1937. return skb;
  1938. nomap:
  1939. dev_kfree_skb(nre.skb);
  1940. nobuf:
  1941. return NULL;
  1942. }
  1943. /*
  1944. * Receive one packet.
  1945. * For larger packets, get new buffer.
  1946. */
  1947. static struct sk_buff *sky2_receive(struct net_device *dev,
  1948. u16 length, u32 status)
  1949. {
  1950. struct sky2_port *sky2 = netdev_priv(dev);
  1951. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1952. struct sk_buff *skb = NULL;
  1953. u16 count = (status & GMR_FS_LEN) >> 16;
  1954. #ifdef SKY2_VLAN_TAG_USED
  1955. /* Account for vlan tag */
  1956. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1957. count -= VLAN_HLEN;
  1958. #endif
  1959. netif_printk(sky2, rx_status, KERN_DEBUG, dev,
  1960. "rx slot %u status 0x%x len %d\n",
  1961. sky2->rx_next, status, length);
  1962. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1963. prefetch(sky2->rx_ring + sky2->rx_next);
  1964. /* This chip has hardware problems that generates bogus status.
  1965. * So do only marginal checking and expect higher level protocols
  1966. * to handle crap frames.
  1967. */
  1968. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1969. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1970. length != count)
  1971. goto okay;
  1972. if (status & GMR_FS_ANY_ERR)
  1973. goto error;
  1974. if (!(status & GMR_FS_RX_OK))
  1975. goto resubmit;
  1976. /* if length reported by DMA does not match PHY, packet was truncated */
  1977. if (length != count)
  1978. goto len_error;
  1979. okay:
  1980. if (length < copybreak)
  1981. skb = receive_copy(sky2, re, length);
  1982. else
  1983. skb = receive_new(sky2, re, length);
  1984. dev->stats.rx_dropped += (skb == NULL);
  1985. resubmit:
  1986. sky2_rx_submit(sky2, re);
  1987. return skb;
  1988. len_error:
  1989. /* Truncation of overlength packets
  1990. causes PHY length to not match MAC length */
  1991. ++dev->stats.rx_length_errors;
  1992. if (net_ratelimit())
  1993. netif_info(sky2, rx_err, dev,
  1994. "rx length error: status %#x length %d\n",
  1995. status, length);
  1996. goto resubmit;
  1997. error:
  1998. ++dev->stats.rx_errors;
  1999. if (status & GMR_FS_RX_FF_OV) {
  2000. dev->stats.rx_over_errors++;
  2001. goto resubmit;
  2002. }
  2003. if (net_ratelimit())
  2004. netif_info(sky2, rx_err, dev,
  2005. "rx error, status 0x%x length %d\n", status, length);
  2006. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  2007. dev->stats.rx_length_errors++;
  2008. if (status & GMR_FS_FRAGMENT)
  2009. dev->stats.rx_frame_errors++;
  2010. if (status & GMR_FS_CRC_ERR)
  2011. dev->stats.rx_crc_errors++;
  2012. goto resubmit;
  2013. }
  2014. /* Transmit complete */
  2015. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  2016. {
  2017. struct sky2_port *sky2 = netdev_priv(dev);
  2018. if (netif_running(dev)) {
  2019. sky2_tx_complete(sky2, last);
  2020. /* Wake unless it's detached, and called e.g. from sky2_down() */
  2021. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  2022. netif_wake_queue(dev);
  2023. }
  2024. }
  2025. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  2026. u32 status, struct sk_buff *skb)
  2027. {
  2028. #ifdef SKY2_VLAN_TAG_USED
  2029. u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
  2030. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  2031. if (skb->ip_summed == CHECKSUM_NONE)
  2032. vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
  2033. else
  2034. vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
  2035. vlan_tag, skb);
  2036. return;
  2037. }
  2038. #endif
  2039. if (skb->ip_summed == CHECKSUM_NONE)
  2040. netif_receive_skb(skb);
  2041. else
  2042. napi_gro_receive(&sky2->hw->napi, skb);
  2043. }
  2044. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  2045. unsigned packets, unsigned bytes)
  2046. {
  2047. if (packets) {
  2048. struct net_device *dev = hw->dev[port];
  2049. dev->stats.rx_packets += packets;
  2050. dev->stats.rx_bytes += bytes;
  2051. dev->last_rx = jiffies;
  2052. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  2053. }
  2054. }
  2055. static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
  2056. {
  2057. /* If this happens then driver assuming wrong format for chip type */
  2058. BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
  2059. /* Both checksum counters are programmed to start at
  2060. * the same offset, so unless there is a problem they
  2061. * should match. This failure is an early indication that
  2062. * hardware receive checksumming won't work.
  2063. */
  2064. if (likely((u16)(status >> 16) == (u16)status)) {
  2065. struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
  2066. skb->ip_summed = CHECKSUM_COMPLETE;
  2067. skb->csum = le16_to_cpu(status);
  2068. } else {
  2069. dev_notice(&sky2->hw->pdev->dev,
  2070. "%s: receive checksum problem (status = %#x)\n",
  2071. sky2->netdev->name, status);
  2072. /* Disable checksum offload */
  2073. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2074. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2075. BMU_DIS_RX_CHKSUM);
  2076. }
  2077. }
  2078. static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
  2079. {
  2080. struct sk_buff *skb;
  2081. skb = sky2->rx_ring[sky2->rx_next].skb;
  2082. skb->rxhash = le32_to_cpu(status);
  2083. }
  2084. /* Process status response ring */
  2085. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  2086. {
  2087. int work_done = 0;
  2088. unsigned int total_bytes[2] = { 0 };
  2089. unsigned int total_packets[2] = { 0 };
  2090. rmb();
  2091. do {
  2092. struct sky2_port *sky2;
  2093. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  2094. unsigned port;
  2095. struct net_device *dev;
  2096. struct sk_buff *skb;
  2097. u32 status;
  2098. u16 length;
  2099. u8 opcode = le->opcode;
  2100. if (!(opcode & HW_OWNER))
  2101. break;
  2102. hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
  2103. port = le->css & CSS_LINK_BIT;
  2104. dev = hw->dev[port];
  2105. sky2 = netdev_priv(dev);
  2106. length = le16_to_cpu(le->length);
  2107. status = le32_to_cpu(le->status);
  2108. le->opcode = 0;
  2109. switch (opcode & ~HW_OWNER) {
  2110. case OP_RXSTAT:
  2111. total_packets[port]++;
  2112. total_bytes[port] += length;
  2113. skb = sky2_receive(dev, length, status);
  2114. if (!skb)
  2115. break;
  2116. /* This chip reports checksum status differently */
  2117. if (hw->flags & SKY2_HW_NEW_LE) {
  2118. if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
  2119. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2120. (le->css & CSS_TCPUDPCSOK))
  2121. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2122. else
  2123. skb->ip_summed = CHECKSUM_NONE;
  2124. }
  2125. skb->protocol = eth_type_trans(skb, dev);
  2126. sky2_skb_rx(sky2, status, skb);
  2127. /* Stop after net poll weight */
  2128. if (++work_done >= to_do)
  2129. goto exit_loop;
  2130. break;
  2131. #ifdef SKY2_VLAN_TAG_USED
  2132. case OP_RXVLAN:
  2133. sky2->rx_tag = length;
  2134. break;
  2135. case OP_RXCHKSVLAN:
  2136. sky2->rx_tag = length;
  2137. /* fall through */
  2138. #endif
  2139. case OP_RXCHKS:
  2140. if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
  2141. sky2_rx_checksum(sky2, status);
  2142. break;
  2143. case OP_RSS_HASH:
  2144. sky2_rx_hash(sky2, status);
  2145. break;
  2146. case OP_TXINDEXLE:
  2147. /* TX index reports status for both ports */
  2148. sky2_tx_done(hw->dev[0], status & 0xfff);
  2149. if (hw->dev[1])
  2150. sky2_tx_done(hw->dev[1],
  2151. ((status >> 24) & 0xff)
  2152. | (u16)(length & 0xf) << 8);
  2153. break;
  2154. default:
  2155. if (net_ratelimit())
  2156. pr_warning("unknown status opcode 0x%x\n", opcode);
  2157. }
  2158. } while (hw->st_idx != idx);
  2159. /* Fully processed status ring so clear irq */
  2160. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2161. exit_loop:
  2162. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2163. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2164. return work_done;
  2165. }
  2166. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2167. {
  2168. struct net_device *dev = hw->dev[port];
  2169. if (net_ratelimit())
  2170. netdev_info(dev, "hw error interrupt status 0x%x\n", status);
  2171. if (status & Y2_IS_PAR_RD1) {
  2172. if (net_ratelimit())
  2173. netdev_err(dev, "ram data read parity error\n");
  2174. /* Clear IRQ */
  2175. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2176. }
  2177. if (status & Y2_IS_PAR_WR1) {
  2178. if (net_ratelimit())
  2179. netdev_err(dev, "ram data write parity error\n");
  2180. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2181. }
  2182. if (status & Y2_IS_PAR_MAC1) {
  2183. if (net_ratelimit())
  2184. netdev_err(dev, "MAC parity error\n");
  2185. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2186. }
  2187. if (status & Y2_IS_PAR_RX1) {
  2188. if (net_ratelimit())
  2189. netdev_err(dev, "RX parity error\n");
  2190. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2191. }
  2192. if (status & Y2_IS_TCP_TXA1) {
  2193. if (net_ratelimit())
  2194. netdev_err(dev, "TCP segmentation error\n");
  2195. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2196. }
  2197. }
  2198. static void sky2_hw_intr(struct sky2_hw *hw)
  2199. {
  2200. struct pci_dev *pdev = hw->pdev;
  2201. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2202. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2203. status &= hwmsk;
  2204. if (status & Y2_IS_TIST_OV)
  2205. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2206. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2207. u16 pci_err;
  2208. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2209. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2210. if (net_ratelimit())
  2211. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2212. pci_err);
  2213. sky2_pci_write16(hw, PCI_STATUS,
  2214. pci_err | PCI_STATUS_ERROR_BITS);
  2215. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2216. }
  2217. if (status & Y2_IS_PCI_EXP) {
  2218. /* PCI-Express uncorrectable Error occurred */
  2219. u32 err;
  2220. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2221. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2222. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2223. 0xfffffffful);
  2224. if (net_ratelimit())
  2225. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2226. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2227. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2228. }
  2229. if (status & Y2_HWE_L1_MASK)
  2230. sky2_hw_error(hw, 0, status);
  2231. status >>= 8;
  2232. if (status & Y2_HWE_L1_MASK)
  2233. sky2_hw_error(hw, 1, status);
  2234. }
  2235. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2236. {
  2237. struct net_device *dev = hw->dev[port];
  2238. struct sky2_port *sky2 = netdev_priv(dev);
  2239. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2240. netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
  2241. if (status & GM_IS_RX_CO_OV)
  2242. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2243. if (status & GM_IS_TX_CO_OV)
  2244. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2245. if (status & GM_IS_RX_FF_OR) {
  2246. ++dev->stats.rx_fifo_errors;
  2247. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2248. }
  2249. if (status & GM_IS_TX_FF_UR) {
  2250. ++dev->stats.tx_fifo_errors;
  2251. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2252. }
  2253. }
  2254. /* This should never happen it is a bug. */
  2255. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2256. {
  2257. struct net_device *dev = hw->dev[port];
  2258. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2259. dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
  2260. dev->name, (unsigned) q, (unsigned) idx,
  2261. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2262. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2263. }
  2264. static int sky2_rx_hung(struct net_device *dev)
  2265. {
  2266. struct sky2_port *sky2 = netdev_priv(dev);
  2267. struct sky2_hw *hw = sky2->hw;
  2268. unsigned port = sky2->port;
  2269. unsigned rxq = rxqaddr[port];
  2270. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2271. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2272. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2273. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2274. /* If idle and MAC or PCI is stuck */
  2275. if (sky2->check.last == dev->last_rx &&
  2276. ((mac_rp == sky2->check.mac_rp &&
  2277. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2278. /* Check if the PCI RX hang */
  2279. (fifo_rp == sky2->check.fifo_rp &&
  2280. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2281. netdev_printk(KERN_DEBUG, dev,
  2282. "hung mac %d:%d fifo %d (%d:%d)\n",
  2283. mac_lev, mac_rp, fifo_lev,
  2284. fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2285. return 1;
  2286. } else {
  2287. sky2->check.last = dev->last_rx;
  2288. sky2->check.mac_rp = mac_rp;
  2289. sky2->check.mac_lev = mac_lev;
  2290. sky2->check.fifo_rp = fifo_rp;
  2291. sky2->check.fifo_lev = fifo_lev;
  2292. return 0;
  2293. }
  2294. }
  2295. static void sky2_watchdog(unsigned long arg)
  2296. {
  2297. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2298. /* Check for lost IRQ once a second */
  2299. if (sky2_read32(hw, B0_ISRC)) {
  2300. napi_schedule(&hw->napi);
  2301. } else {
  2302. int i, active = 0;
  2303. for (i = 0; i < hw->ports; i++) {
  2304. struct net_device *dev = hw->dev[i];
  2305. if (!netif_running(dev))
  2306. continue;
  2307. ++active;
  2308. /* For chips with Rx FIFO, check if stuck */
  2309. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2310. sky2_rx_hung(dev)) {
  2311. netdev_info(dev, "receiver hang detected\n");
  2312. schedule_work(&hw->restart_work);
  2313. return;
  2314. }
  2315. }
  2316. if (active == 0)
  2317. return;
  2318. }
  2319. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2320. }
  2321. /* Hardware/software error handling */
  2322. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2323. {
  2324. if (net_ratelimit())
  2325. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2326. if (status & Y2_IS_HW_ERR)
  2327. sky2_hw_intr(hw);
  2328. if (status & Y2_IS_IRQ_MAC1)
  2329. sky2_mac_intr(hw, 0);
  2330. if (status & Y2_IS_IRQ_MAC2)
  2331. sky2_mac_intr(hw, 1);
  2332. if (status & Y2_IS_CHK_RX1)
  2333. sky2_le_error(hw, 0, Q_R1);
  2334. if (status & Y2_IS_CHK_RX2)
  2335. sky2_le_error(hw, 1, Q_R2);
  2336. if (status & Y2_IS_CHK_TXA1)
  2337. sky2_le_error(hw, 0, Q_XA1);
  2338. if (status & Y2_IS_CHK_TXA2)
  2339. sky2_le_error(hw, 1, Q_XA2);
  2340. }
  2341. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2342. {
  2343. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2344. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2345. int work_done = 0;
  2346. u16 idx;
  2347. if (unlikely(status & Y2_IS_ERROR))
  2348. sky2_err_intr(hw, status);
  2349. if (status & Y2_IS_IRQ_PHY1)
  2350. sky2_phy_intr(hw, 0);
  2351. if (status & Y2_IS_IRQ_PHY2)
  2352. sky2_phy_intr(hw, 1);
  2353. if (status & Y2_IS_PHY_QLNK)
  2354. sky2_qlink_intr(hw);
  2355. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2356. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2357. if (work_done >= work_limit)
  2358. goto done;
  2359. }
  2360. napi_complete(napi);
  2361. sky2_read32(hw, B0_Y2_SP_LISR);
  2362. done:
  2363. return work_done;
  2364. }
  2365. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2366. {
  2367. struct sky2_hw *hw = dev_id;
  2368. u32 status;
  2369. /* Reading this mask interrupts as side effect */
  2370. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2371. if (status == 0 || status == ~0)
  2372. return IRQ_NONE;
  2373. prefetch(&hw->st_le[hw->st_idx]);
  2374. napi_schedule(&hw->napi);
  2375. return IRQ_HANDLED;
  2376. }
  2377. #ifdef CONFIG_NET_POLL_CONTROLLER
  2378. static void sky2_netpoll(struct net_device *dev)
  2379. {
  2380. struct sky2_port *sky2 = netdev_priv(dev);
  2381. napi_schedule(&sky2->hw->napi);
  2382. }
  2383. #endif
  2384. /* Chip internal frequency for clock calculations */
  2385. static u32 sky2_mhz(const struct sky2_hw *hw)
  2386. {
  2387. switch (hw->chip_id) {
  2388. case CHIP_ID_YUKON_EC:
  2389. case CHIP_ID_YUKON_EC_U:
  2390. case CHIP_ID_YUKON_EX:
  2391. case CHIP_ID_YUKON_SUPR:
  2392. case CHIP_ID_YUKON_UL_2:
  2393. case CHIP_ID_YUKON_OPT:
  2394. return 125;
  2395. case CHIP_ID_YUKON_FE:
  2396. return 100;
  2397. case CHIP_ID_YUKON_FE_P:
  2398. return 50;
  2399. case CHIP_ID_YUKON_XL:
  2400. return 156;
  2401. default:
  2402. BUG();
  2403. }
  2404. }
  2405. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2406. {
  2407. return sky2_mhz(hw) * us;
  2408. }
  2409. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2410. {
  2411. return clk / sky2_mhz(hw);
  2412. }
  2413. static int __devinit sky2_init(struct sky2_hw *hw)
  2414. {
  2415. u8 t8;
  2416. /* Enable all clocks and check for bad PCI access */
  2417. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2418. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2419. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2420. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2421. switch(hw->chip_id) {
  2422. case CHIP_ID_YUKON_XL:
  2423. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2424. if (hw->chip_rev < CHIP_REV_YU_XL_A2)
  2425. hw->flags |= SKY2_HW_RSS_BROKEN;
  2426. break;
  2427. case CHIP_ID_YUKON_EC_U:
  2428. hw->flags = SKY2_HW_GIGABIT
  2429. | SKY2_HW_NEWER_PHY
  2430. | SKY2_HW_ADV_POWER_CTL;
  2431. break;
  2432. case CHIP_ID_YUKON_EX:
  2433. hw->flags = SKY2_HW_GIGABIT
  2434. | SKY2_HW_NEWER_PHY
  2435. | SKY2_HW_NEW_LE
  2436. | SKY2_HW_ADV_POWER_CTL;
  2437. /* New transmit checksum */
  2438. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2439. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2440. break;
  2441. case CHIP_ID_YUKON_EC:
  2442. /* This rev is really old, and requires untested workarounds */
  2443. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2444. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2445. return -EOPNOTSUPP;
  2446. }
  2447. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
  2448. break;
  2449. case CHIP_ID_YUKON_FE:
  2450. hw->flags = SKY2_HW_RSS_BROKEN;
  2451. break;
  2452. case CHIP_ID_YUKON_FE_P:
  2453. hw->flags = SKY2_HW_NEWER_PHY
  2454. | SKY2_HW_NEW_LE
  2455. | SKY2_HW_AUTO_TX_SUM
  2456. | SKY2_HW_ADV_POWER_CTL;
  2457. break;
  2458. case CHIP_ID_YUKON_SUPR:
  2459. hw->flags = SKY2_HW_GIGABIT
  2460. | SKY2_HW_NEWER_PHY
  2461. | SKY2_HW_NEW_LE
  2462. | SKY2_HW_AUTO_TX_SUM
  2463. | SKY2_HW_ADV_POWER_CTL;
  2464. break;
  2465. case CHIP_ID_YUKON_UL_2:
  2466. hw->flags = SKY2_HW_GIGABIT
  2467. | SKY2_HW_ADV_POWER_CTL;
  2468. break;
  2469. case CHIP_ID_YUKON_OPT:
  2470. hw->flags = SKY2_HW_GIGABIT
  2471. | SKY2_HW_NEW_LE
  2472. | SKY2_HW_ADV_POWER_CTL;
  2473. break;
  2474. default:
  2475. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2476. hw->chip_id);
  2477. return -EOPNOTSUPP;
  2478. }
  2479. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2480. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2481. hw->flags |= SKY2_HW_FIBRE_PHY;
  2482. hw->ports = 1;
  2483. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2484. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2485. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2486. ++hw->ports;
  2487. }
  2488. if (sky2_read8(hw, B2_E_0))
  2489. hw->flags |= SKY2_HW_RAM_BUFFER;
  2490. return 0;
  2491. }
  2492. static void sky2_reset(struct sky2_hw *hw)
  2493. {
  2494. struct pci_dev *pdev = hw->pdev;
  2495. u16 status;
  2496. int i, cap;
  2497. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2498. /* disable ASF */
  2499. if (hw->chip_id == CHIP_ID_YUKON_EX
  2500. || hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2501. sky2_write32(hw, CPU_WDOG, 0);
  2502. status = sky2_read16(hw, HCU_CCSR);
  2503. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2504. HCU_CCSR_UC_STATE_MSK);
  2505. /*
  2506. * CPU clock divider shouldn't be used because
  2507. * - ASF firmware may malfunction
  2508. * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
  2509. */
  2510. status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
  2511. sky2_write16(hw, HCU_CCSR, status);
  2512. sky2_write32(hw, CPU_WDOG, 0);
  2513. } else
  2514. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2515. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2516. /* do a SW reset */
  2517. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2518. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2519. /* allow writes to PCI config */
  2520. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2521. /* clear PCI errors, if any */
  2522. status = sky2_pci_read16(hw, PCI_STATUS);
  2523. status |= PCI_STATUS_ERROR_BITS;
  2524. sky2_pci_write16(hw, PCI_STATUS, status);
  2525. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2526. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2527. if (cap) {
  2528. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2529. 0xfffffffful);
  2530. /* If error bit is stuck on ignore it */
  2531. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2532. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2533. else
  2534. hwe_mask |= Y2_IS_PCI_EXP;
  2535. }
  2536. sky2_power_on(hw);
  2537. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2538. for (i = 0; i < hw->ports; i++) {
  2539. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2540. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2541. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2542. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2543. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2544. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2545. | GMC_BYP_RETR_ON);
  2546. }
  2547. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2548. /* enable MACSec clock gating */
  2549. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2550. }
  2551. if (hw->chip_id == CHIP_ID_YUKON_OPT) {
  2552. u16 reg;
  2553. u32 msk;
  2554. if (hw->chip_rev == 0) {
  2555. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2556. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2557. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2558. reg = 10;
  2559. } else {
  2560. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2561. reg = 3;
  2562. }
  2563. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2564. /* reset PHY Link Detect */
  2565. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2566. sky2_pci_write16(hw, PSM_CONFIG_REG4,
  2567. reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
  2568. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2569. /* enable PHY Quick Link */
  2570. msk = sky2_read32(hw, B0_IMSK);
  2571. msk |= Y2_IS_PHY_QLNK;
  2572. sky2_write32(hw, B0_IMSK, msk);
  2573. /* check if PSMv2 was running before */
  2574. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2575. if (reg & PCI_EXP_LNKCTL_ASPMC) {
  2576. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2577. /* restore the PCIe Link Control register */
  2578. sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
  2579. }
  2580. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2581. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2582. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2583. }
  2584. /* Clear I2C IRQ noise */
  2585. sky2_write32(hw, B2_I2C_IRQ, 1);
  2586. /* turn off hardware timer (unused) */
  2587. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2588. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2589. /* Turn off descriptor polling */
  2590. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2591. /* Turn off receive timestamp */
  2592. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2593. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2594. /* enable the Tx Arbiters */
  2595. for (i = 0; i < hw->ports; i++)
  2596. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2597. /* Initialize ram interface */
  2598. for (i = 0; i < hw->ports; i++) {
  2599. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2600. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2601. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2602. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2603. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2604. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2605. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2606. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2607. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2608. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2609. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2610. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2611. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2612. }
  2613. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2614. for (i = 0; i < hw->ports; i++)
  2615. sky2_gmac_reset(hw, i);
  2616. memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
  2617. hw->st_idx = 0;
  2618. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2619. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2620. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2621. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2622. /* Set the list last index */
  2623. sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
  2624. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2625. sky2_write8(hw, STAT_FIFO_WM, 16);
  2626. /* set Status-FIFO ISR watermark */
  2627. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2628. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2629. else
  2630. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2631. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2632. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2633. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2634. /* enable status unit */
  2635. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2636. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2637. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2638. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2639. }
  2640. /* Take device down (offline).
  2641. * Equivalent to doing dev_stop() but this does not
  2642. * inform upper layers of the transistion.
  2643. */
  2644. static void sky2_detach(struct net_device *dev)
  2645. {
  2646. if (netif_running(dev)) {
  2647. netif_tx_lock(dev);
  2648. netif_device_detach(dev); /* stop txq */
  2649. netif_tx_unlock(dev);
  2650. sky2_down(dev);
  2651. }
  2652. }
  2653. /* Bring device back after doing sky2_detach */
  2654. static int sky2_reattach(struct net_device *dev)
  2655. {
  2656. int err = 0;
  2657. if (netif_running(dev)) {
  2658. err = sky2_up(dev);
  2659. if (err) {
  2660. netdev_info(dev, "could not restart %d\n", err);
  2661. dev_close(dev);
  2662. } else {
  2663. netif_device_attach(dev);
  2664. sky2_set_multicast(dev);
  2665. }
  2666. }
  2667. return err;
  2668. }
  2669. static void sky2_restart(struct work_struct *work)
  2670. {
  2671. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2672. u32 imask;
  2673. int i;
  2674. rtnl_lock();
  2675. imask = sky2_read32(hw, B0_IMSK);
  2676. sky2_write32(hw, B0_IMSK, 0);
  2677. synchronize_irq(hw->pdev->irq);
  2678. napi_disable(&hw->napi);
  2679. for (i = 0; i < hw->ports; i++) {
  2680. struct net_device *dev = hw->dev[i];
  2681. struct sky2_port *sky2 = netdev_priv(dev);
  2682. if (!netif_running(dev))
  2683. continue;
  2684. netif_carrier_off(dev);
  2685. netif_tx_disable(dev);
  2686. sky2_hw_down(sky2);
  2687. }
  2688. sky2_reset(hw);
  2689. for (i = 0; i < hw->ports; i++) {
  2690. struct net_device *dev = hw->dev[i];
  2691. struct sky2_port *sky2 = netdev_priv(dev);
  2692. if (!netif_running(dev))
  2693. continue;
  2694. sky2_hw_up(sky2);
  2695. sky2_set_multicast(dev);
  2696. netif_wake_queue(dev);
  2697. }
  2698. sky2_write32(hw, B0_IMSK, imask);
  2699. sky2_read32(hw, B0_IMSK);
  2700. sky2_read32(hw, B0_Y2_SP_LISR);
  2701. napi_enable(&hw->napi);
  2702. rtnl_unlock();
  2703. }
  2704. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2705. {
  2706. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2707. }
  2708. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2709. {
  2710. const struct sky2_port *sky2 = netdev_priv(dev);
  2711. wol->supported = sky2_wol_supported(sky2->hw);
  2712. wol->wolopts = sky2->wol;
  2713. }
  2714. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2715. {
  2716. struct sky2_port *sky2 = netdev_priv(dev);
  2717. struct sky2_hw *hw = sky2->hw;
  2718. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2719. !device_can_wakeup(&hw->pdev->dev))
  2720. return -EOPNOTSUPP;
  2721. sky2->wol = wol->wolopts;
  2722. return 0;
  2723. }
  2724. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2725. {
  2726. if (sky2_is_copper(hw)) {
  2727. u32 modes = SUPPORTED_10baseT_Half
  2728. | SUPPORTED_10baseT_Full
  2729. | SUPPORTED_100baseT_Half
  2730. | SUPPORTED_100baseT_Full
  2731. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2732. if (hw->flags & SKY2_HW_GIGABIT)
  2733. modes |= SUPPORTED_1000baseT_Half
  2734. | SUPPORTED_1000baseT_Full;
  2735. return modes;
  2736. } else
  2737. return SUPPORTED_1000baseT_Half
  2738. | SUPPORTED_1000baseT_Full
  2739. | SUPPORTED_Autoneg
  2740. | SUPPORTED_FIBRE;
  2741. }
  2742. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2743. {
  2744. struct sky2_port *sky2 = netdev_priv(dev);
  2745. struct sky2_hw *hw = sky2->hw;
  2746. ecmd->transceiver = XCVR_INTERNAL;
  2747. ecmd->supported = sky2_supported_modes(hw);
  2748. ecmd->phy_address = PHY_ADDR_MARV;
  2749. if (sky2_is_copper(hw)) {
  2750. ecmd->port = PORT_TP;
  2751. ecmd->speed = sky2->speed;
  2752. } else {
  2753. ecmd->speed = SPEED_1000;
  2754. ecmd->port = PORT_FIBRE;
  2755. }
  2756. ecmd->advertising = sky2->advertising;
  2757. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2758. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2759. ecmd->duplex = sky2->duplex;
  2760. return 0;
  2761. }
  2762. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2763. {
  2764. struct sky2_port *sky2 = netdev_priv(dev);
  2765. const struct sky2_hw *hw = sky2->hw;
  2766. u32 supported = sky2_supported_modes(hw);
  2767. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2768. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2769. ecmd->advertising = supported;
  2770. sky2->duplex = -1;
  2771. sky2->speed = -1;
  2772. } else {
  2773. u32 setting;
  2774. switch (ecmd->speed) {
  2775. case SPEED_1000:
  2776. if (ecmd->duplex == DUPLEX_FULL)
  2777. setting = SUPPORTED_1000baseT_Full;
  2778. else if (ecmd->duplex == DUPLEX_HALF)
  2779. setting = SUPPORTED_1000baseT_Half;
  2780. else
  2781. return -EINVAL;
  2782. break;
  2783. case SPEED_100:
  2784. if (ecmd->duplex == DUPLEX_FULL)
  2785. setting = SUPPORTED_100baseT_Full;
  2786. else if (ecmd->duplex == DUPLEX_HALF)
  2787. setting = SUPPORTED_100baseT_Half;
  2788. else
  2789. return -EINVAL;
  2790. break;
  2791. case SPEED_10:
  2792. if (ecmd->duplex == DUPLEX_FULL)
  2793. setting = SUPPORTED_10baseT_Full;
  2794. else if (ecmd->duplex == DUPLEX_HALF)
  2795. setting = SUPPORTED_10baseT_Half;
  2796. else
  2797. return -EINVAL;
  2798. break;
  2799. default:
  2800. return -EINVAL;
  2801. }
  2802. if ((setting & supported) == 0)
  2803. return -EINVAL;
  2804. sky2->speed = ecmd->speed;
  2805. sky2->duplex = ecmd->duplex;
  2806. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2807. }
  2808. sky2->advertising = ecmd->advertising;
  2809. if (netif_running(dev)) {
  2810. sky2_phy_reinit(sky2);
  2811. sky2_set_multicast(dev);
  2812. }
  2813. return 0;
  2814. }
  2815. static void sky2_get_drvinfo(struct net_device *dev,
  2816. struct ethtool_drvinfo *info)
  2817. {
  2818. struct sky2_port *sky2 = netdev_priv(dev);
  2819. strcpy(info->driver, DRV_NAME);
  2820. strcpy(info->version, DRV_VERSION);
  2821. strcpy(info->fw_version, "N/A");
  2822. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2823. }
  2824. static const struct sky2_stat {
  2825. char name[ETH_GSTRING_LEN];
  2826. u16 offset;
  2827. } sky2_stats[] = {
  2828. { "tx_bytes", GM_TXO_OK_HI },
  2829. { "rx_bytes", GM_RXO_OK_HI },
  2830. { "tx_broadcast", GM_TXF_BC_OK },
  2831. { "rx_broadcast", GM_RXF_BC_OK },
  2832. { "tx_multicast", GM_TXF_MC_OK },
  2833. { "rx_multicast", GM_RXF_MC_OK },
  2834. { "tx_unicast", GM_TXF_UC_OK },
  2835. { "rx_unicast", GM_RXF_UC_OK },
  2836. { "tx_mac_pause", GM_TXF_MPAUSE },
  2837. { "rx_mac_pause", GM_RXF_MPAUSE },
  2838. { "collisions", GM_TXF_COL },
  2839. { "late_collision",GM_TXF_LAT_COL },
  2840. { "aborted", GM_TXF_ABO_COL },
  2841. { "single_collisions", GM_TXF_SNG_COL },
  2842. { "multi_collisions", GM_TXF_MUL_COL },
  2843. { "rx_short", GM_RXF_SHT },
  2844. { "rx_runt", GM_RXE_FRAG },
  2845. { "rx_64_byte_packets", GM_RXF_64B },
  2846. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2847. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2848. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2849. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2850. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2851. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2852. { "rx_too_long", GM_RXF_LNG_ERR },
  2853. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2854. { "rx_jabber", GM_RXF_JAB_PKT },
  2855. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2856. { "tx_64_byte_packets", GM_TXF_64B },
  2857. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2858. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2859. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2860. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2861. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2862. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2863. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2864. };
  2865. static u32 sky2_get_rx_csum(struct net_device *dev)
  2866. {
  2867. struct sky2_port *sky2 = netdev_priv(dev);
  2868. return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
  2869. }
  2870. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2871. {
  2872. struct sky2_port *sky2 = netdev_priv(dev);
  2873. if (data)
  2874. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  2875. else
  2876. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2877. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2878. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2879. return 0;
  2880. }
  2881. static u32 sky2_get_msglevel(struct net_device *netdev)
  2882. {
  2883. struct sky2_port *sky2 = netdev_priv(netdev);
  2884. return sky2->msg_enable;
  2885. }
  2886. static int sky2_nway_reset(struct net_device *dev)
  2887. {
  2888. struct sky2_port *sky2 = netdev_priv(dev);
  2889. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2890. return -EINVAL;
  2891. sky2_phy_reinit(sky2);
  2892. sky2_set_multicast(dev);
  2893. return 0;
  2894. }
  2895. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2896. {
  2897. struct sky2_hw *hw = sky2->hw;
  2898. unsigned port = sky2->port;
  2899. int i;
  2900. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2901. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2902. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2903. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2904. for (i = 2; i < count; i++)
  2905. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2906. }
  2907. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2908. {
  2909. struct sky2_port *sky2 = netdev_priv(netdev);
  2910. sky2->msg_enable = value;
  2911. }
  2912. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2913. {
  2914. switch (sset) {
  2915. case ETH_SS_STATS:
  2916. return ARRAY_SIZE(sky2_stats);
  2917. default:
  2918. return -EOPNOTSUPP;
  2919. }
  2920. }
  2921. static void sky2_get_ethtool_stats(struct net_device *dev,
  2922. struct ethtool_stats *stats, u64 * data)
  2923. {
  2924. struct sky2_port *sky2 = netdev_priv(dev);
  2925. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2926. }
  2927. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2928. {
  2929. int i;
  2930. switch (stringset) {
  2931. case ETH_SS_STATS:
  2932. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2933. memcpy(data + i * ETH_GSTRING_LEN,
  2934. sky2_stats[i].name, ETH_GSTRING_LEN);
  2935. break;
  2936. }
  2937. }
  2938. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2939. {
  2940. struct sky2_port *sky2 = netdev_priv(dev);
  2941. struct sky2_hw *hw = sky2->hw;
  2942. unsigned port = sky2->port;
  2943. const struct sockaddr *addr = p;
  2944. if (!is_valid_ether_addr(addr->sa_data))
  2945. return -EADDRNOTAVAIL;
  2946. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2947. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2948. dev->dev_addr, ETH_ALEN);
  2949. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2950. dev->dev_addr, ETH_ALEN);
  2951. /* virtual address for data */
  2952. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2953. /* physical address: used for pause frames */
  2954. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2955. return 0;
  2956. }
  2957. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2958. {
  2959. u32 bit;
  2960. bit = ether_crc(ETH_ALEN, addr) & 63;
  2961. filter[bit >> 3] |= 1 << (bit & 7);
  2962. }
  2963. static void sky2_set_multicast(struct net_device *dev)
  2964. {
  2965. struct sky2_port *sky2 = netdev_priv(dev);
  2966. struct sky2_hw *hw = sky2->hw;
  2967. unsigned port = sky2->port;
  2968. struct netdev_hw_addr *ha;
  2969. u16 reg;
  2970. u8 filter[8];
  2971. int rx_pause;
  2972. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2973. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2974. memset(filter, 0, sizeof(filter));
  2975. reg = gma_read16(hw, port, GM_RX_CTRL);
  2976. reg |= GM_RXCR_UCF_ENA;
  2977. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2978. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2979. else if (dev->flags & IFF_ALLMULTI)
  2980. memset(filter, 0xff, sizeof(filter));
  2981. else if (netdev_mc_empty(dev) && !rx_pause)
  2982. reg &= ~GM_RXCR_MCF_ENA;
  2983. else {
  2984. reg |= GM_RXCR_MCF_ENA;
  2985. if (rx_pause)
  2986. sky2_add_filter(filter, pause_mc_addr);
  2987. netdev_for_each_mc_addr(ha, dev)
  2988. sky2_add_filter(filter, ha->addr);
  2989. }
  2990. gma_write16(hw, port, GM_MC_ADDR_H1,
  2991. (u16) filter[0] | ((u16) filter[1] << 8));
  2992. gma_write16(hw, port, GM_MC_ADDR_H2,
  2993. (u16) filter[2] | ((u16) filter[3] << 8));
  2994. gma_write16(hw, port, GM_MC_ADDR_H3,
  2995. (u16) filter[4] | ((u16) filter[5] << 8));
  2996. gma_write16(hw, port, GM_MC_ADDR_H4,
  2997. (u16) filter[6] | ((u16) filter[7] << 8));
  2998. gma_write16(hw, port, GM_RX_CTRL, reg);
  2999. }
  3000. /* Can have one global because blinking is controlled by
  3001. * ethtool and that is always under RTNL mutex
  3002. */
  3003. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  3004. {
  3005. struct sky2_hw *hw = sky2->hw;
  3006. unsigned port = sky2->port;
  3007. spin_lock_bh(&sky2->phy_lock);
  3008. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3009. hw->chip_id == CHIP_ID_YUKON_EX ||
  3010. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  3011. u16 pg;
  3012. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  3013. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  3014. switch (mode) {
  3015. case MO_LED_OFF:
  3016. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3017. PHY_M_LEDC_LOS_CTRL(8) |
  3018. PHY_M_LEDC_INIT_CTRL(8) |
  3019. PHY_M_LEDC_STA1_CTRL(8) |
  3020. PHY_M_LEDC_STA0_CTRL(8));
  3021. break;
  3022. case MO_LED_ON:
  3023. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3024. PHY_M_LEDC_LOS_CTRL(9) |
  3025. PHY_M_LEDC_INIT_CTRL(9) |
  3026. PHY_M_LEDC_STA1_CTRL(9) |
  3027. PHY_M_LEDC_STA0_CTRL(9));
  3028. break;
  3029. case MO_LED_BLINK:
  3030. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3031. PHY_M_LEDC_LOS_CTRL(0xa) |
  3032. PHY_M_LEDC_INIT_CTRL(0xa) |
  3033. PHY_M_LEDC_STA1_CTRL(0xa) |
  3034. PHY_M_LEDC_STA0_CTRL(0xa));
  3035. break;
  3036. case MO_LED_NORM:
  3037. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3038. PHY_M_LEDC_LOS_CTRL(1) |
  3039. PHY_M_LEDC_INIT_CTRL(8) |
  3040. PHY_M_LEDC_STA1_CTRL(7) |
  3041. PHY_M_LEDC_STA0_CTRL(7));
  3042. }
  3043. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  3044. } else
  3045. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  3046. PHY_M_LED_MO_DUP(mode) |
  3047. PHY_M_LED_MO_10(mode) |
  3048. PHY_M_LED_MO_100(mode) |
  3049. PHY_M_LED_MO_1000(mode) |
  3050. PHY_M_LED_MO_RX(mode) |
  3051. PHY_M_LED_MO_TX(mode));
  3052. spin_unlock_bh(&sky2->phy_lock);
  3053. }
  3054. /* blink LED's for finding board */
  3055. static int sky2_phys_id(struct net_device *dev, u32 data)
  3056. {
  3057. struct sky2_port *sky2 = netdev_priv(dev);
  3058. unsigned int i;
  3059. if (data == 0)
  3060. data = UINT_MAX;
  3061. for (i = 0; i < data; i++) {
  3062. sky2_led(sky2, MO_LED_ON);
  3063. if (msleep_interruptible(500))
  3064. break;
  3065. sky2_led(sky2, MO_LED_OFF);
  3066. if (msleep_interruptible(500))
  3067. break;
  3068. }
  3069. sky2_led(sky2, MO_LED_NORM);
  3070. return 0;
  3071. }
  3072. static void sky2_get_pauseparam(struct net_device *dev,
  3073. struct ethtool_pauseparam *ecmd)
  3074. {
  3075. struct sky2_port *sky2 = netdev_priv(dev);
  3076. switch (sky2->flow_mode) {
  3077. case FC_NONE:
  3078. ecmd->tx_pause = ecmd->rx_pause = 0;
  3079. break;
  3080. case FC_TX:
  3081. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  3082. break;
  3083. case FC_RX:
  3084. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  3085. break;
  3086. case FC_BOTH:
  3087. ecmd->tx_pause = ecmd->rx_pause = 1;
  3088. }
  3089. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  3090. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  3091. }
  3092. static int sky2_set_pauseparam(struct net_device *dev,
  3093. struct ethtool_pauseparam *ecmd)
  3094. {
  3095. struct sky2_port *sky2 = netdev_priv(dev);
  3096. if (ecmd->autoneg == AUTONEG_ENABLE)
  3097. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3098. else
  3099. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3100. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3101. if (netif_running(dev))
  3102. sky2_phy_reinit(sky2);
  3103. return 0;
  3104. }
  3105. static int sky2_get_coalesce(struct net_device *dev,
  3106. struct ethtool_coalesce *ecmd)
  3107. {
  3108. struct sky2_port *sky2 = netdev_priv(dev);
  3109. struct sky2_hw *hw = sky2->hw;
  3110. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3111. ecmd->tx_coalesce_usecs = 0;
  3112. else {
  3113. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3114. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3115. }
  3116. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3117. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3118. ecmd->rx_coalesce_usecs = 0;
  3119. else {
  3120. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3121. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3122. }
  3123. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3124. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3125. ecmd->rx_coalesce_usecs_irq = 0;
  3126. else {
  3127. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3128. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3129. }
  3130. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3131. return 0;
  3132. }
  3133. /* Note: this affect both ports */
  3134. static int sky2_set_coalesce(struct net_device *dev,
  3135. struct ethtool_coalesce *ecmd)
  3136. {
  3137. struct sky2_port *sky2 = netdev_priv(dev);
  3138. struct sky2_hw *hw = sky2->hw;
  3139. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3140. if (ecmd->tx_coalesce_usecs > tmax ||
  3141. ecmd->rx_coalesce_usecs > tmax ||
  3142. ecmd->rx_coalesce_usecs_irq > tmax)
  3143. return -EINVAL;
  3144. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3145. return -EINVAL;
  3146. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3147. return -EINVAL;
  3148. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  3149. return -EINVAL;
  3150. if (ecmd->tx_coalesce_usecs == 0)
  3151. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3152. else {
  3153. sky2_write32(hw, STAT_TX_TIMER_INI,
  3154. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3155. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3156. }
  3157. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3158. if (ecmd->rx_coalesce_usecs == 0)
  3159. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3160. else {
  3161. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3162. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3163. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3164. }
  3165. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3166. if (ecmd->rx_coalesce_usecs_irq == 0)
  3167. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3168. else {
  3169. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3170. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3171. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3172. }
  3173. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3174. return 0;
  3175. }
  3176. static void sky2_get_ringparam(struct net_device *dev,
  3177. struct ethtool_ringparam *ering)
  3178. {
  3179. struct sky2_port *sky2 = netdev_priv(dev);
  3180. ering->rx_max_pending = RX_MAX_PENDING;
  3181. ering->rx_mini_max_pending = 0;
  3182. ering->rx_jumbo_max_pending = 0;
  3183. ering->tx_max_pending = TX_MAX_PENDING;
  3184. ering->rx_pending = sky2->rx_pending;
  3185. ering->rx_mini_pending = 0;
  3186. ering->rx_jumbo_pending = 0;
  3187. ering->tx_pending = sky2->tx_pending;
  3188. }
  3189. static int sky2_set_ringparam(struct net_device *dev,
  3190. struct ethtool_ringparam *ering)
  3191. {
  3192. struct sky2_port *sky2 = netdev_priv(dev);
  3193. if (ering->rx_pending > RX_MAX_PENDING ||
  3194. ering->rx_pending < 8 ||
  3195. ering->tx_pending < TX_MIN_PENDING ||
  3196. ering->tx_pending > TX_MAX_PENDING)
  3197. return -EINVAL;
  3198. sky2_detach(dev);
  3199. sky2->rx_pending = ering->rx_pending;
  3200. sky2->tx_pending = ering->tx_pending;
  3201. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3202. return sky2_reattach(dev);
  3203. }
  3204. static int sky2_get_regs_len(struct net_device *dev)
  3205. {
  3206. return 0x4000;
  3207. }
  3208. static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
  3209. {
  3210. /* This complicated switch statement is to make sure and
  3211. * only access regions that are unreserved.
  3212. * Some blocks are only valid on dual port cards.
  3213. */
  3214. switch (b) {
  3215. /* second port */
  3216. case 5: /* Tx Arbiter 2 */
  3217. case 9: /* RX2 */
  3218. case 14 ... 15: /* TX2 */
  3219. case 17: case 19: /* Ram Buffer 2 */
  3220. case 22 ... 23: /* Tx Ram Buffer 2 */
  3221. case 25: /* Rx MAC Fifo 1 */
  3222. case 27: /* Tx MAC Fifo 2 */
  3223. case 31: /* GPHY 2 */
  3224. case 40 ... 47: /* Pattern Ram 2 */
  3225. case 52: case 54: /* TCP Segmentation 2 */
  3226. case 112 ... 116: /* GMAC 2 */
  3227. return hw->ports > 1;
  3228. case 0: /* Control */
  3229. case 2: /* Mac address */
  3230. case 4: /* Tx Arbiter 1 */
  3231. case 7: /* PCI express reg */
  3232. case 8: /* RX1 */
  3233. case 12 ... 13: /* TX1 */
  3234. case 16: case 18:/* Rx Ram Buffer 1 */
  3235. case 20 ... 21: /* Tx Ram Buffer 1 */
  3236. case 24: /* Rx MAC Fifo 1 */
  3237. case 26: /* Tx MAC Fifo 1 */
  3238. case 28 ... 29: /* Descriptor and status unit */
  3239. case 30: /* GPHY 1*/
  3240. case 32 ... 39: /* Pattern Ram 1 */
  3241. case 48: case 50: /* TCP Segmentation 1 */
  3242. case 56 ... 60: /* PCI space */
  3243. case 80 ... 84: /* GMAC 1 */
  3244. return 1;
  3245. default:
  3246. return 0;
  3247. }
  3248. }
  3249. /*
  3250. * Returns copy of control register region
  3251. * Note: ethtool_get_regs always provides full size (16k) buffer
  3252. */
  3253. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3254. void *p)
  3255. {
  3256. const struct sky2_port *sky2 = netdev_priv(dev);
  3257. const void __iomem *io = sky2->hw->regs;
  3258. unsigned int b;
  3259. regs->version = 1;
  3260. for (b = 0; b < 128; b++) {
  3261. /* skip poisonous diagnostic ram region in block 3 */
  3262. if (b == 3)
  3263. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3264. else if (sky2_reg_access_ok(sky2->hw, b))
  3265. memcpy_fromio(p, io, 128);
  3266. else
  3267. memset(p, 0, 128);
  3268. p += 128;
  3269. io += 128;
  3270. }
  3271. }
  3272. /* In order to do Jumbo packets on these chips, need to turn off the
  3273. * transmit store/forward. Therefore checksum offload won't work.
  3274. */
  3275. static int no_tx_offload(struct net_device *dev)
  3276. {
  3277. const struct sky2_port *sky2 = netdev_priv(dev);
  3278. const struct sky2_hw *hw = sky2->hw;
  3279. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3280. }
  3281. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3282. {
  3283. if (data && no_tx_offload(dev))
  3284. return -EINVAL;
  3285. return ethtool_op_set_tx_csum(dev, data);
  3286. }
  3287. static int sky2_set_tso(struct net_device *dev, u32 data)
  3288. {
  3289. if (data && no_tx_offload(dev))
  3290. return -EINVAL;
  3291. return ethtool_op_set_tso(dev, data);
  3292. }
  3293. static int sky2_get_eeprom_len(struct net_device *dev)
  3294. {
  3295. struct sky2_port *sky2 = netdev_priv(dev);
  3296. struct sky2_hw *hw = sky2->hw;
  3297. u16 reg2;
  3298. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3299. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3300. }
  3301. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3302. {
  3303. unsigned long start = jiffies;
  3304. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3305. /* Can take up to 10.6 ms for write */
  3306. if (time_after(jiffies, start + HZ/4)) {
  3307. dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
  3308. return -ETIMEDOUT;
  3309. }
  3310. mdelay(1);
  3311. }
  3312. return 0;
  3313. }
  3314. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3315. u16 offset, size_t length)
  3316. {
  3317. int rc = 0;
  3318. while (length > 0) {
  3319. u32 val;
  3320. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3321. rc = sky2_vpd_wait(hw, cap, 0);
  3322. if (rc)
  3323. break;
  3324. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3325. memcpy(data, &val, min(sizeof(val), length));
  3326. offset += sizeof(u32);
  3327. data += sizeof(u32);
  3328. length -= sizeof(u32);
  3329. }
  3330. return rc;
  3331. }
  3332. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3333. u16 offset, unsigned int length)
  3334. {
  3335. unsigned int i;
  3336. int rc = 0;
  3337. for (i = 0; i < length; i += sizeof(u32)) {
  3338. u32 val = *(u32 *)(data + i);
  3339. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3340. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3341. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3342. if (rc)
  3343. break;
  3344. }
  3345. return rc;
  3346. }
  3347. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3348. u8 *data)
  3349. {
  3350. struct sky2_port *sky2 = netdev_priv(dev);
  3351. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3352. if (!cap)
  3353. return -EINVAL;
  3354. eeprom->magic = SKY2_EEPROM_MAGIC;
  3355. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3356. }
  3357. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3358. u8 *data)
  3359. {
  3360. struct sky2_port *sky2 = netdev_priv(dev);
  3361. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3362. if (!cap)
  3363. return -EINVAL;
  3364. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3365. return -EINVAL;
  3366. /* Partial writes not supported */
  3367. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3368. return -EINVAL;
  3369. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3370. }
  3371. static int sky2_set_flags(struct net_device *dev, u32 data)
  3372. {
  3373. struct sky2_port *sky2 = netdev_priv(dev);
  3374. if (data & ~ETH_FLAG_RXHASH)
  3375. return -EOPNOTSUPP;
  3376. if (data & ETH_FLAG_RXHASH) {
  3377. if (sky2->hw->flags & SKY2_HW_RSS_BROKEN)
  3378. return -EINVAL;
  3379. dev->features |= NETIF_F_RXHASH;
  3380. } else
  3381. dev->features &= ~NETIF_F_RXHASH;
  3382. rx_set_rss(dev);
  3383. return 0;
  3384. }
  3385. static const struct ethtool_ops sky2_ethtool_ops = {
  3386. .get_settings = sky2_get_settings,
  3387. .set_settings = sky2_set_settings,
  3388. .get_drvinfo = sky2_get_drvinfo,
  3389. .get_wol = sky2_get_wol,
  3390. .set_wol = sky2_set_wol,
  3391. .get_msglevel = sky2_get_msglevel,
  3392. .set_msglevel = sky2_set_msglevel,
  3393. .nway_reset = sky2_nway_reset,
  3394. .get_regs_len = sky2_get_regs_len,
  3395. .get_regs = sky2_get_regs,
  3396. .get_link = ethtool_op_get_link,
  3397. .get_eeprom_len = sky2_get_eeprom_len,
  3398. .get_eeprom = sky2_get_eeprom,
  3399. .set_eeprom = sky2_set_eeprom,
  3400. .set_sg = ethtool_op_set_sg,
  3401. .set_tx_csum = sky2_set_tx_csum,
  3402. .set_tso = sky2_set_tso,
  3403. .get_rx_csum = sky2_get_rx_csum,
  3404. .set_rx_csum = sky2_set_rx_csum,
  3405. .get_strings = sky2_get_strings,
  3406. .get_coalesce = sky2_get_coalesce,
  3407. .set_coalesce = sky2_set_coalesce,
  3408. .get_ringparam = sky2_get_ringparam,
  3409. .set_ringparam = sky2_set_ringparam,
  3410. .get_pauseparam = sky2_get_pauseparam,
  3411. .set_pauseparam = sky2_set_pauseparam,
  3412. .phys_id = sky2_phys_id,
  3413. .get_sset_count = sky2_get_sset_count,
  3414. .get_ethtool_stats = sky2_get_ethtool_stats,
  3415. .set_flags = sky2_set_flags,
  3416. };
  3417. #ifdef CONFIG_SKY2_DEBUG
  3418. static struct dentry *sky2_debug;
  3419. /*
  3420. * Read and parse the first part of Vital Product Data
  3421. */
  3422. #define VPD_SIZE 128
  3423. #define VPD_MAGIC 0x82
  3424. static const struct vpd_tag {
  3425. char tag[2];
  3426. char *label;
  3427. } vpd_tags[] = {
  3428. { "PN", "Part Number" },
  3429. { "EC", "Engineering Level" },
  3430. { "MN", "Manufacturer" },
  3431. { "SN", "Serial Number" },
  3432. { "YA", "Asset Tag" },
  3433. { "VL", "First Error Log Message" },
  3434. { "VF", "Second Error Log Message" },
  3435. { "VB", "Boot Agent ROM Configuration" },
  3436. { "VE", "EFI UNDI Configuration" },
  3437. };
  3438. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3439. {
  3440. size_t vpd_size;
  3441. loff_t offs;
  3442. u8 len;
  3443. unsigned char *buf;
  3444. u16 reg2;
  3445. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3446. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3447. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3448. buf = kmalloc(vpd_size, GFP_KERNEL);
  3449. if (!buf) {
  3450. seq_puts(seq, "no memory!\n");
  3451. return;
  3452. }
  3453. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3454. seq_puts(seq, "VPD read failed\n");
  3455. goto out;
  3456. }
  3457. if (buf[0] != VPD_MAGIC) {
  3458. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3459. goto out;
  3460. }
  3461. len = buf[1];
  3462. if (len == 0 || len > vpd_size - 4) {
  3463. seq_printf(seq, "Invalid id length: %d\n", len);
  3464. goto out;
  3465. }
  3466. seq_printf(seq, "%.*s\n", len, buf + 3);
  3467. offs = len + 3;
  3468. while (offs < vpd_size - 4) {
  3469. int i;
  3470. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3471. break;
  3472. len = buf[offs + 2];
  3473. if (offs + len + 3 >= vpd_size)
  3474. break;
  3475. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3476. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3477. seq_printf(seq, " %s: %.*s\n",
  3478. vpd_tags[i].label, len, buf + offs + 3);
  3479. break;
  3480. }
  3481. }
  3482. offs += len + 3;
  3483. }
  3484. out:
  3485. kfree(buf);
  3486. }
  3487. static int sky2_debug_show(struct seq_file *seq, void *v)
  3488. {
  3489. struct net_device *dev = seq->private;
  3490. const struct sky2_port *sky2 = netdev_priv(dev);
  3491. struct sky2_hw *hw = sky2->hw;
  3492. unsigned port = sky2->port;
  3493. unsigned idx, last;
  3494. int sop;
  3495. sky2_show_vpd(seq, hw);
  3496. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3497. sky2_read32(hw, B0_ISRC),
  3498. sky2_read32(hw, B0_IMSK),
  3499. sky2_read32(hw, B0_Y2_SP_ICR));
  3500. if (!netif_running(dev)) {
  3501. seq_printf(seq, "network not running\n");
  3502. return 0;
  3503. }
  3504. napi_disable(&hw->napi);
  3505. last = sky2_read16(hw, STAT_PUT_IDX);
  3506. seq_printf(seq, "Status ring %u\n", hw->st_size);
  3507. if (hw->st_idx == last)
  3508. seq_puts(seq, "Status ring (empty)\n");
  3509. else {
  3510. seq_puts(seq, "Status ring\n");
  3511. for (idx = hw->st_idx; idx != last && idx < hw->st_size;
  3512. idx = RING_NEXT(idx, hw->st_size)) {
  3513. const struct sky2_status_le *le = hw->st_le + idx;
  3514. seq_printf(seq, "[%d] %#x %d %#x\n",
  3515. idx, le->opcode, le->length, le->status);
  3516. }
  3517. seq_puts(seq, "\n");
  3518. }
  3519. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3520. sky2->tx_cons, sky2->tx_prod,
  3521. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3522. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3523. /* Dump contents of tx ring */
  3524. sop = 1;
  3525. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3526. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3527. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3528. u32 a = le32_to_cpu(le->addr);
  3529. if (sop)
  3530. seq_printf(seq, "%u:", idx);
  3531. sop = 0;
  3532. switch(le->opcode & ~HW_OWNER) {
  3533. case OP_ADDR64:
  3534. seq_printf(seq, " %#x:", a);
  3535. break;
  3536. case OP_LRGLEN:
  3537. seq_printf(seq, " mtu=%d", a);
  3538. break;
  3539. case OP_VLAN:
  3540. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3541. break;
  3542. case OP_TCPLISW:
  3543. seq_printf(seq, " csum=%#x", a);
  3544. break;
  3545. case OP_LARGESEND:
  3546. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3547. break;
  3548. case OP_PACKET:
  3549. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3550. break;
  3551. case OP_BUFFER:
  3552. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3553. break;
  3554. default:
  3555. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3556. a, le16_to_cpu(le->length));
  3557. }
  3558. if (le->ctrl & EOP) {
  3559. seq_putc(seq, '\n');
  3560. sop = 1;
  3561. }
  3562. }
  3563. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3564. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3565. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3566. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3567. sky2_read32(hw, B0_Y2_SP_LISR);
  3568. napi_enable(&hw->napi);
  3569. return 0;
  3570. }
  3571. static int sky2_debug_open(struct inode *inode, struct file *file)
  3572. {
  3573. return single_open(file, sky2_debug_show, inode->i_private);
  3574. }
  3575. static const struct file_operations sky2_debug_fops = {
  3576. .owner = THIS_MODULE,
  3577. .open = sky2_debug_open,
  3578. .read = seq_read,
  3579. .llseek = seq_lseek,
  3580. .release = single_release,
  3581. };
  3582. /*
  3583. * Use network device events to create/remove/rename
  3584. * debugfs file entries
  3585. */
  3586. static int sky2_device_event(struct notifier_block *unused,
  3587. unsigned long event, void *ptr)
  3588. {
  3589. struct net_device *dev = ptr;
  3590. struct sky2_port *sky2 = netdev_priv(dev);
  3591. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3592. return NOTIFY_DONE;
  3593. switch(event) {
  3594. case NETDEV_CHANGENAME:
  3595. if (sky2->debugfs) {
  3596. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3597. sky2_debug, dev->name);
  3598. }
  3599. break;
  3600. case NETDEV_GOING_DOWN:
  3601. if (sky2->debugfs) {
  3602. netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
  3603. debugfs_remove(sky2->debugfs);
  3604. sky2->debugfs = NULL;
  3605. }
  3606. break;
  3607. case NETDEV_UP:
  3608. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3609. sky2_debug, dev,
  3610. &sky2_debug_fops);
  3611. if (IS_ERR(sky2->debugfs))
  3612. sky2->debugfs = NULL;
  3613. }
  3614. return NOTIFY_DONE;
  3615. }
  3616. static struct notifier_block sky2_notifier = {
  3617. .notifier_call = sky2_device_event,
  3618. };
  3619. static __init void sky2_debug_init(void)
  3620. {
  3621. struct dentry *ent;
  3622. ent = debugfs_create_dir("sky2", NULL);
  3623. if (!ent || IS_ERR(ent))
  3624. return;
  3625. sky2_debug = ent;
  3626. register_netdevice_notifier(&sky2_notifier);
  3627. }
  3628. static __exit void sky2_debug_cleanup(void)
  3629. {
  3630. if (sky2_debug) {
  3631. unregister_netdevice_notifier(&sky2_notifier);
  3632. debugfs_remove(sky2_debug);
  3633. sky2_debug = NULL;
  3634. }
  3635. }
  3636. #else
  3637. #define sky2_debug_init()
  3638. #define sky2_debug_cleanup()
  3639. #endif
  3640. /* Two copies of network device operations to handle special case of
  3641. not allowing netpoll on second port */
  3642. static const struct net_device_ops sky2_netdev_ops[2] = {
  3643. {
  3644. .ndo_open = sky2_up,
  3645. .ndo_stop = sky2_down,
  3646. .ndo_start_xmit = sky2_xmit_frame,
  3647. .ndo_do_ioctl = sky2_ioctl,
  3648. .ndo_validate_addr = eth_validate_addr,
  3649. .ndo_set_mac_address = sky2_set_mac_address,
  3650. .ndo_set_multicast_list = sky2_set_multicast,
  3651. .ndo_change_mtu = sky2_change_mtu,
  3652. .ndo_tx_timeout = sky2_tx_timeout,
  3653. #ifdef SKY2_VLAN_TAG_USED
  3654. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3655. #endif
  3656. #ifdef CONFIG_NET_POLL_CONTROLLER
  3657. .ndo_poll_controller = sky2_netpoll,
  3658. #endif
  3659. },
  3660. {
  3661. .ndo_open = sky2_up,
  3662. .ndo_stop = sky2_down,
  3663. .ndo_start_xmit = sky2_xmit_frame,
  3664. .ndo_do_ioctl = sky2_ioctl,
  3665. .ndo_validate_addr = eth_validate_addr,
  3666. .ndo_set_mac_address = sky2_set_mac_address,
  3667. .ndo_set_multicast_list = sky2_set_multicast,
  3668. .ndo_change_mtu = sky2_change_mtu,
  3669. .ndo_tx_timeout = sky2_tx_timeout,
  3670. #ifdef SKY2_VLAN_TAG_USED
  3671. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3672. #endif
  3673. },
  3674. };
  3675. /* Initialize network device */
  3676. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3677. unsigned port,
  3678. int highmem, int wol)
  3679. {
  3680. struct sky2_port *sky2;
  3681. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3682. if (!dev) {
  3683. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3684. return NULL;
  3685. }
  3686. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3687. dev->irq = hw->pdev->irq;
  3688. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3689. dev->watchdog_timeo = TX_WATCHDOG;
  3690. dev->netdev_ops = &sky2_netdev_ops[port];
  3691. sky2 = netdev_priv(dev);
  3692. sky2->netdev = dev;
  3693. sky2->hw = hw;
  3694. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3695. /* Auto speed and flow control */
  3696. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3697. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3698. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  3699. sky2->flow_mode = FC_BOTH;
  3700. sky2->duplex = -1;
  3701. sky2->speed = -1;
  3702. sky2->advertising = sky2_supported_modes(hw);
  3703. sky2->wol = wol;
  3704. spin_lock_init(&sky2->phy_lock);
  3705. sky2->tx_pending = TX_DEF_PENDING;
  3706. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3707. sky2->rx_pending = RX_DEF_PENDING;
  3708. hw->dev[port] = dev;
  3709. sky2->port = port;
  3710. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3711. if (highmem)
  3712. dev->features |= NETIF_F_HIGHDMA;
  3713. /* Enable receive hashing unless hardware is known broken */
  3714. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  3715. dev->features |= NETIF_F_RXHASH;
  3716. #ifdef SKY2_VLAN_TAG_USED
  3717. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3718. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3719. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3720. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3721. }
  3722. #endif
  3723. /* read the mac address */
  3724. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3725. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3726. return dev;
  3727. }
  3728. static void __devinit sky2_show_addr(struct net_device *dev)
  3729. {
  3730. const struct sky2_port *sky2 = netdev_priv(dev);
  3731. netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
  3732. }
  3733. /* Handle software interrupt used during MSI test */
  3734. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3735. {
  3736. struct sky2_hw *hw = dev_id;
  3737. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3738. if (status == 0)
  3739. return IRQ_NONE;
  3740. if (status & Y2_IS_IRQ_SW) {
  3741. hw->flags |= SKY2_HW_USE_MSI;
  3742. wake_up(&hw->msi_wait);
  3743. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3744. }
  3745. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3746. return IRQ_HANDLED;
  3747. }
  3748. /* Test interrupt path by forcing a a software IRQ */
  3749. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3750. {
  3751. struct pci_dev *pdev = hw->pdev;
  3752. int err;
  3753. init_waitqueue_head (&hw->msi_wait);
  3754. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3755. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3756. if (err) {
  3757. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3758. return err;
  3759. }
  3760. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3761. sky2_read8(hw, B0_CTST);
  3762. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3763. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3764. /* MSI test failed, go back to INTx mode */
  3765. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3766. "switching to INTx mode.\n");
  3767. err = -EOPNOTSUPP;
  3768. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3769. }
  3770. sky2_write32(hw, B0_IMSK, 0);
  3771. sky2_read32(hw, B0_IMSK);
  3772. free_irq(pdev->irq, hw);
  3773. return err;
  3774. }
  3775. /* This driver supports yukon2 chipset only */
  3776. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3777. {
  3778. const char *name[] = {
  3779. "XL", /* 0xb3 */
  3780. "EC Ultra", /* 0xb4 */
  3781. "Extreme", /* 0xb5 */
  3782. "EC", /* 0xb6 */
  3783. "FE", /* 0xb7 */
  3784. "FE+", /* 0xb8 */
  3785. "Supreme", /* 0xb9 */
  3786. "UL 2", /* 0xba */
  3787. "Unknown", /* 0xbb */
  3788. "Optima", /* 0xbc */
  3789. };
  3790. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
  3791. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3792. else
  3793. snprintf(buf, sz, "(chip %#x)", chipid);
  3794. return buf;
  3795. }
  3796. static int __devinit sky2_probe(struct pci_dev *pdev,
  3797. const struct pci_device_id *ent)
  3798. {
  3799. struct net_device *dev;
  3800. struct sky2_hw *hw;
  3801. int err, using_dac = 0, wol_default;
  3802. u32 reg;
  3803. char buf1[16];
  3804. err = pci_enable_device(pdev);
  3805. if (err) {
  3806. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3807. goto err_out;
  3808. }
  3809. /* Get configuration information
  3810. * Note: only regular PCI config access once to test for HW issues
  3811. * other PCI access through shared memory for speed and to
  3812. * avoid MMCONFIG problems.
  3813. */
  3814. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3815. if (err) {
  3816. dev_err(&pdev->dev, "PCI read config failed\n");
  3817. goto err_out;
  3818. }
  3819. if (~reg == 0) {
  3820. dev_err(&pdev->dev, "PCI configuration read error\n");
  3821. goto err_out;
  3822. }
  3823. err = pci_request_regions(pdev, DRV_NAME);
  3824. if (err) {
  3825. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3826. goto err_out_disable;
  3827. }
  3828. pci_set_master(pdev);
  3829. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3830. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3831. using_dac = 1;
  3832. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3833. if (err < 0) {
  3834. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3835. "for consistent allocations\n");
  3836. goto err_out_free_regions;
  3837. }
  3838. } else {
  3839. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3840. if (err) {
  3841. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3842. goto err_out_free_regions;
  3843. }
  3844. }
  3845. #ifdef __BIG_ENDIAN
  3846. /* The sk98lin vendor driver uses hardware byte swapping but
  3847. * this driver uses software swapping.
  3848. */
  3849. reg &= ~PCI_REV_DESC;
  3850. err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
  3851. if (err) {
  3852. dev_err(&pdev->dev, "PCI write config failed\n");
  3853. goto err_out_free_regions;
  3854. }
  3855. #endif
  3856. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3857. err = -ENOMEM;
  3858. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3859. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3860. if (!hw) {
  3861. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3862. goto err_out_free_regions;
  3863. }
  3864. hw->pdev = pdev;
  3865. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3866. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3867. if (!hw->regs) {
  3868. dev_err(&pdev->dev, "cannot map device registers\n");
  3869. goto err_out_free_hw;
  3870. }
  3871. err = sky2_init(hw);
  3872. if (err)
  3873. goto err_out_iounmap;
  3874. /* ring for status responses */
  3875. hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
  3876. hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3877. &hw->st_dma);
  3878. if (!hw->st_le)
  3879. goto err_out_reset;
  3880. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3881. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3882. sky2_reset(hw);
  3883. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3884. if (!dev) {
  3885. err = -ENOMEM;
  3886. goto err_out_free_pci;
  3887. }
  3888. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3889. err = sky2_test_msi(hw);
  3890. if (err == -EOPNOTSUPP)
  3891. pci_disable_msi(pdev);
  3892. else if (err)
  3893. goto err_out_free_netdev;
  3894. }
  3895. err = register_netdev(dev);
  3896. if (err) {
  3897. dev_err(&pdev->dev, "cannot register net device\n");
  3898. goto err_out_free_netdev;
  3899. }
  3900. netif_carrier_off(dev);
  3901. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3902. err = request_irq(pdev->irq, sky2_intr,
  3903. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3904. hw->irq_name, hw);
  3905. if (err) {
  3906. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3907. goto err_out_unregister;
  3908. }
  3909. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3910. napi_enable(&hw->napi);
  3911. sky2_show_addr(dev);
  3912. if (hw->ports > 1) {
  3913. struct net_device *dev1;
  3914. err = -ENOMEM;
  3915. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3916. if (dev1 && (err = register_netdev(dev1)) == 0)
  3917. sky2_show_addr(dev1);
  3918. else {
  3919. dev_warn(&pdev->dev,
  3920. "register of second port failed (%d)\n", err);
  3921. hw->dev[1] = NULL;
  3922. hw->ports = 1;
  3923. if (dev1)
  3924. free_netdev(dev1);
  3925. }
  3926. }
  3927. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3928. INIT_WORK(&hw->restart_work, sky2_restart);
  3929. pci_set_drvdata(pdev, hw);
  3930. pdev->d3_delay = 150;
  3931. return 0;
  3932. err_out_unregister:
  3933. if (hw->flags & SKY2_HW_USE_MSI)
  3934. pci_disable_msi(pdev);
  3935. unregister_netdev(dev);
  3936. err_out_free_netdev:
  3937. free_netdev(dev);
  3938. err_out_free_pci:
  3939. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3940. hw->st_le, hw->st_dma);
  3941. err_out_reset:
  3942. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3943. err_out_iounmap:
  3944. iounmap(hw->regs);
  3945. err_out_free_hw:
  3946. kfree(hw);
  3947. err_out_free_regions:
  3948. pci_release_regions(pdev);
  3949. err_out_disable:
  3950. pci_disable_device(pdev);
  3951. err_out:
  3952. pci_set_drvdata(pdev, NULL);
  3953. return err;
  3954. }
  3955. static void __devexit sky2_remove(struct pci_dev *pdev)
  3956. {
  3957. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3958. int i;
  3959. if (!hw)
  3960. return;
  3961. del_timer_sync(&hw->watchdog_timer);
  3962. cancel_work_sync(&hw->restart_work);
  3963. for (i = hw->ports-1; i >= 0; --i)
  3964. unregister_netdev(hw->dev[i]);
  3965. sky2_write32(hw, B0_IMSK, 0);
  3966. sky2_power_aux(hw);
  3967. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3968. sky2_read8(hw, B0_CTST);
  3969. free_irq(pdev->irq, hw);
  3970. if (hw->flags & SKY2_HW_USE_MSI)
  3971. pci_disable_msi(pdev);
  3972. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3973. hw->st_le, hw->st_dma);
  3974. pci_release_regions(pdev);
  3975. pci_disable_device(pdev);
  3976. for (i = hw->ports-1; i >= 0; --i)
  3977. free_netdev(hw->dev[i]);
  3978. iounmap(hw->regs);
  3979. kfree(hw);
  3980. pci_set_drvdata(pdev, NULL);
  3981. }
  3982. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3983. {
  3984. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3985. int i, wol = 0;
  3986. if (!hw)
  3987. return 0;
  3988. del_timer_sync(&hw->watchdog_timer);
  3989. cancel_work_sync(&hw->restart_work);
  3990. rtnl_lock();
  3991. for (i = 0; i < hw->ports; i++) {
  3992. struct net_device *dev = hw->dev[i];
  3993. struct sky2_port *sky2 = netdev_priv(dev);
  3994. sky2_detach(dev);
  3995. if (sky2->wol)
  3996. sky2_wol_init(sky2);
  3997. wol |= sky2->wol;
  3998. }
  3999. device_set_wakeup_enable(&pdev->dev, wol != 0);
  4000. sky2_write32(hw, B0_IMSK, 0);
  4001. napi_disable(&hw->napi);
  4002. sky2_power_aux(hw);
  4003. rtnl_unlock();
  4004. pci_save_state(pdev);
  4005. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  4006. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  4007. return 0;
  4008. }
  4009. #ifdef CONFIG_PM
  4010. static int sky2_resume(struct pci_dev *pdev)
  4011. {
  4012. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4013. int i, err;
  4014. if (!hw)
  4015. return 0;
  4016. rtnl_lock();
  4017. err = pci_set_power_state(pdev, PCI_D0);
  4018. if (err)
  4019. goto out;
  4020. err = pci_restore_state(pdev);
  4021. if (err)
  4022. goto out;
  4023. pci_enable_wake(pdev, PCI_D0, 0);
  4024. /* Re-enable all clocks */
  4025. err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  4026. if (err) {
  4027. dev_err(&pdev->dev, "PCI write config failed\n");
  4028. goto out;
  4029. }
  4030. sky2_reset(hw);
  4031. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  4032. napi_enable(&hw->napi);
  4033. for (i = 0; i < hw->ports; i++) {
  4034. err = sky2_reattach(hw->dev[i]);
  4035. if (err)
  4036. goto out;
  4037. }
  4038. rtnl_unlock();
  4039. return 0;
  4040. out:
  4041. rtnl_unlock();
  4042. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  4043. pci_disable_device(pdev);
  4044. return err;
  4045. }
  4046. #endif
  4047. static void sky2_shutdown(struct pci_dev *pdev)
  4048. {
  4049. sky2_suspend(pdev, PMSG_SUSPEND);
  4050. }
  4051. static struct pci_driver sky2_driver = {
  4052. .name = DRV_NAME,
  4053. .id_table = sky2_id_table,
  4054. .probe = sky2_probe,
  4055. .remove = __devexit_p(sky2_remove),
  4056. #ifdef CONFIG_PM
  4057. .suspend = sky2_suspend,
  4058. .resume = sky2_resume,
  4059. #endif
  4060. .shutdown = sky2_shutdown,
  4061. };
  4062. static int __init sky2_init_module(void)
  4063. {
  4064. pr_info("driver version " DRV_VERSION "\n");
  4065. sky2_debug_init();
  4066. return pci_register_driver(&sky2_driver);
  4067. }
  4068. static void __exit sky2_cleanup_module(void)
  4069. {
  4070. pci_unregister_driver(&sky2_driver);
  4071. sky2_debug_cleanup();
  4072. }
  4073. module_init(sky2_init_module);
  4074. module_exit(sky2_cleanup_module);
  4075. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  4076. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  4077. MODULE_LICENSE("GPL");
  4078. MODULE_VERSION(DRV_VERSION);