nouveau_sgdma.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. #include "drmP.h"
  2. #include "nouveau_drv.h"
  3. #include <linux/pagemap.h>
  4. #define NV_CTXDMA_PAGE_SHIFT 12
  5. #define NV_CTXDMA_PAGE_SIZE (1 << NV_CTXDMA_PAGE_SHIFT)
  6. #define NV_CTXDMA_PAGE_MASK (NV_CTXDMA_PAGE_SIZE - 1)
  7. struct nouveau_sgdma_be {
  8. struct ttm_backend backend;
  9. struct drm_device *dev;
  10. dma_addr_t *pages;
  11. unsigned nr_pages;
  12. unsigned pte_start;
  13. bool bound;
  14. };
  15. static int
  16. nouveau_sgdma_populate(struct ttm_backend *be, unsigned long num_pages,
  17. struct page **pages, struct page *dummy_read_page)
  18. {
  19. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  20. struct drm_device *dev = nvbe->dev;
  21. NV_DEBUG(nvbe->dev, "num_pages = %ld\n", num_pages);
  22. if (nvbe->pages)
  23. return -EINVAL;
  24. nvbe->pages = kmalloc(sizeof(dma_addr_t) * num_pages, GFP_KERNEL);
  25. if (!nvbe->pages)
  26. return -ENOMEM;
  27. nvbe->nr_pages = 0;
  28. while (num_pages--) {
  29. nvbe->pages[nvbe->nr_pages] =
  30. pci_map_page(dev->pdev, pages[nvbe->nr_pages], 0,
  31. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  32. if (pci_dma_mapping_error(dev->pdev,
  33. nvbe->pages[nvbe->nr_pages])) {
  34. be->func->clear(be);
  35. return -EFAULT;
  36. }
  37. nvbe->nr_pages++;
  38. }
  39. return 0;
  40. }
  41. static void
  42. nouveau_sgdma_clear(struct ttm_backend *be)
  43. {
  44. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  45. struct drm_device *dev;
  46. if (nvbe && nvbe->pages) {
  47. dev = nvbe->dev;
  48. NV_DEBUG(dev, "\n");
  49. if (nvbe->bound)
  50. be->func->unbind(be);
  51. while (nvbe->nr_pages--) {
  52. pci_unmap_page(dev->pdev, nvbe->pages[nvbe->nr_pages],
  53. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  54. }
  55. kfree(nvbe->pages);
  56. nvbe->pages = NULL;
  57. nvbe->nr_pages = 0;
  58. }
  59. }
  60. static inline unsigned
  61. nouveau_sgdma_pte(struct drm_device *dev, uint64_t offset)
  62. {
  63. struct drm_nouveau_private *dev_priv = dev->dev_private;
  64. unsigned pte = (offset >> NV_CTXDMA_PAGE_SHIFT);
  65. if (dev_priv->card_type < NV_50)
  66. return pte + 2;
  67. return pte << 1;
  68. }
  69. static int
  70. nouveau_sgdma_bind(struct ttm_backend *be, struct ttm_mem_reg *mem)
  71. {
  72. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  73. struct drm_device *dev = nvbe->dev;
  74. struct drm_nouveau_private *dev_priv = dev->dev_private;
  75. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  76. unsigned i, j, pte;
  77. NV_DEBUG(dev, "pg=0x%lx\n", mem->mm_node->start);
  78. dev_priv->engine.instmem.prepare_access(nvbe->dev, true);
  79. pte = nouveau_sgdma_pte(nvbe->dev, mem->mm_node->start << PAGE_SHIFT);
  80. nvbe->pte_start = pte;
  81. for (i = 0; i < nvbe->nr_pages; i++) {
  82. dma_addr_t dma_offset = nvbe->pages[i];
  83. uint32_t offset_l = lower_32_bits(dma_offset);
  84. uint32_t offset_h = upper_32_bits(dma_offset);
  85. for (j = 0; j < PAGE_SIZE / NV_CTXDMA_PAGE_SIZE; j++) {
  86. if (dev_priv->card_type < NV_50)
  87. nv_wo32(dev, gpuobj, pte++, offset_l | 3);
  88. else {
  89. nv_wo32(dev, gpuobj, pte++, offset_l | 0x21);
  90. nv_wo32(dev, gpuobj, pte++, offset_h & 0xff);
  91. }
  92. dma_offset += NV_CTXDMA_PAGE_SIZE;
  93. }
  94. }
  95. dev_priv->engine.instmem.finish_access(nvbe->dev);
  96. if (dev_priv->card_type == NV_50) {
  97. nv_wr32(dev, 0x100c80, 0x00050001);
  98. if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
  99. NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
  100. NV_ERROR(dev, "0x100c80 = 0x%08x\n",
  101. nv_rd32(dev, 0x100c80));
  102. return -EBUSY;
  103. }
  104. nv_wr32(dev, 0x100c80, 0x00000001);
  105. if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
  106. NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
  107. NV_ERROR(dev, "0x100c80 = 0x%08x\n",
  108. nv_rd32(dev, 0x100c80));
  109. return -EBUSY;
  110. }
  111. }
  112. nvbe->bound = true;
  113. return 0;
  114. }
  115. static int
  116. nouveau_sgdma_unbind(struct ttm_backend *be)
  117. {
  118. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  119. struct drm_device *dev = nvbe->dev;
  120. struct drm_nouveau_private *dev_priv = dev->dev_private;
  121. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  122. unsigned i, j, pte;
  123. NV_DEBUG(dev, "\n");
  124. if (!nvbe->bound)
  125. return 0;
  126. dev_priv->engine.instmem.prepare_access(nvbe->dev, true);
  127. pte = nvbe->pte_start;
  128. for (i = 0; i < nvbe->nr_pages; i++) {
  129. dma_addr_t dma_offset = dev_priv->gart_info.sg_dummy_bus;
  130. for (j = 0; j < PAGE_SIZE / NV_CTXDMA_PAGE_SIZE; j++) {
  131. if (dev_priv->card_type < NV_50)
  132. nv_wo32(dev, gpuobj, pte++, dma_offset | 3);
  133. else {
  134. nv_wo32(dev, gpuobj, pte++, dma_offset | 0x21);
  135. nv_wo32(dev, gpuobj, pte++, 0x00000000);
  136. }
  137. dma_offset += NV_CTXDMA_PAGE_SIZE;
  138. }
  139. }
  140. dev_priv->engine.instmem.finish_access(nvbe->dev);
  141. if (dev_priv->card_type == NV_50) {
  142. nv_wr32(dev, 0x100c80, 0x00050001);
  143. if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
  144. NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
  145. NV_ERROR(dev, "0x100c80 = 0x%08x\n",
  146. nv_rd32(dev, 0x100c80));
  147. return -EBUSY;
  148. }
  149. nv_wr32(dev, 0x100c80, 0x00000001);
  150. if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
  151. NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
  152. NV_ERROR(dev, "0x100c80 = 0x%08x\n",
  153. nv_rd32(dev, 0x100c80));
  154. return -EBUSY;
  155. }
  156. }
  157. nvbe->bound = false;
  158. return 0;
  159. }
  160. static void
  161. nouveau_sgdma_destroy(struct ttm_backend *be)
  162. {
  163. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  164. if (be) {
  165. NV_DEBUG(nvbe->dev, "\n");
  166. if (nvbe) {
  167. if (nvbe->pages)
  168. be->func->clear(be);
  169. kfree(nvbe);
  170. }
  171. }
  172. }
  173. static struct ttm_backend_func nouveau_sgdma_backend = {
  174. .populate = nouveau_sgdma_populate,
  175. .clear = nouveau_sgdma_clear,
  176. .bind = nouveau_sgdma_bind,
  177. .unbind = nouveau_sgdma_unbind,
  178. .destroy = nouveau_sgdma_destroy
  179. };
  180. struct ttm_backend *
  181. nouveau_sgdma_init_ttm(struct drm_device *dev)
  182. {
  183. struct drm_nouveau_private *dev_priv = dev->dev_private;
  184. struct nouveau_sgdma_be *nvbe;
  185. if (!dev_priv->gart_info.sg_ctxdma)
  186. return NULL;
  187. nvbe = kzalloc(sizeof(*nvbe), GFP_KERNEL);
  188. if (!nvbe)
  189. return NULL;
  190. nvbe->dev = dev;
  191. nvbe->backend.func = &nouveau_sgdma_backend;
  192. return &nvbe->backend;
  193. }
  194. int
  195. nouveau_sgdma_init(struct drm_device *dev)
  196. {
  197. struct drm_nouveau_private *dev_priv = dev->dev_private;
  198. struct nouveau_gpuobj *gpuobj = NULL;
  199. uint32_t aper_size, obj_size;
  200. int i, ret;
  201. if (dev_priv->card_type < NV_50) {
  202. aper_size = (64 * 1024 * 1024);
  203. obj_size = (aper_size >> NV_CTXDMA_PAGE_SHIFT) * 4;
  204. obj_size += 8; /* ctxdma header */
  205. } else {
  206. /* 1 entire VM page table */
  207. aper_size = (512 * 1024 * 1024);
  208. obj_size = (aper_size >> NV_CTXDMA_PAGE_SHIFT) * 8;
  209. }
  210. ret = nouveau_gpuobj_new(dev, NULL, obj_size, 16,
  211. NVOBJ_FLAG_ALLOW_NO_REFS |
  212. NVOBJ_FLAG_ZERO_ALLOC |
  213. NVOBJ_FLAG_ZERO_FREE, &gpuobj);
  214. if (ret) {
  215. NV_ERROR(dev, "Error creating sgdma object: %d\n", ret);
  216. return ret;
  217. }
  218. dev_priv->gart_info.sg_dummy_page =
  219. alloc_page(GFP_KERNEL|__GFP_DMA32);
  220. set_bit(PG_locked, &dev_priv->gart_info.sg_dummy_page->flags);
  221. dev_priv->gart_info.sg_dummy_bus =
  222. pci_map_page(dev->pdev, dev_priv->gart_info.sg_dummy_page, 0,
  223. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  224. dev_priv->engine.instmem.prepare_access(dev, true);
  225. if (dev_priv->card_type < NV_50) {
  226. /* Maybe use NV_DMA_TARGET_AGP for PCIE? NVIDIA do this, and
  227. * confirmed to work on c51. Perhaps means NV_DMA_TARGET_PCIE
  228. * on those cards? */
  229. nv_wo32(dev, gpuobj, 0, NV_CLASS_DMA_IN_MEMORY |
  230. (1 << 12) /* PT present */ |
  231. (0 << 13) /* PT *not* linear */ |
  232. (NV_DMA_ACCESS_RW << 14) |
  233. (NV_DMA_TARGET_PCI << 16));
  234. nv_wo32(dev, gpuobj, 1, aper_size - 1);
  235. for (i = 2; i < 2 + (aper_size >> 12); i++) {
  236. nv_wo32(dev, gpuobj, i,
  237. dev_priv->gart_info.sg_dummy_bus | 3);
  238. }
  239. } else {
  240. for (i = 0; i < obj_size; i += 8) {
  241. nv_wo32(dev, gpuobj, (i+0)/4,
  242. dev_priv->gart_info.sg_dummy_bus | 0x21);
  243. nv_wo32(dev, gpuobj, (i+4)/4, 0);
  244. }
  245. }
  246. dev_priv->engine.instmem.finish_access(dev);
  247. dev_priv->gart_info.type = NOUVEAU_GART_SGDMA;
  248. dev_priv->gart_info.aper_base = 0;
  249. dev_priv->gart_info.aper_size = aper_size;
  250. dev_priv->gart_info.sg_ctxdma = gpuobj;
  251. return 0;
  252. }
  253. void
  254. nouveau_sgdma_takedown(struct drm_device *dev)
  255. {
  256. struct drm_nouveau_private *dev_priv = dev->dev_private;
  257. if (dev_priv->gart_info.sg_dummy_page) {
  258. pci_unmap_page(dev->pdev, dev_priv->gart_info.sg_dummy_bus,
  259. NV_CTXDMA_PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  260. unlock_page(dev_priv->gart_info.sg_dummy_page);
  261. __free_page(dev_priv->gart_info.sg_dummy_page);
  262. dev_priv->gart_info.sg_dummy_page = NULL;
  263. dev_priv->gart_info.sg_dummy_bus = 0;
  264. }
  265. nouveau_gpuobj_del(dev, &dev_priv->gart_info.sg_ctxdma);
  266. }
  267. int
  268. nouveau_sgdma_get_page(struct drm_device *dev, uint32_t offset, uint32_t *page)
  269. {
  270. struct drm_nouveau_private *dev_priv = dev->dev_private;
  271. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  272. struct nouveau_instmem_engine *instmem = &dev_priv->engine.instmem;
  273. int pte;
  274. pte = (offset >> NV_CTXDMA_PAGE_SHIFT);
  275. if (dev_priv->card_type < NV_50) {
  276. instmem->prepare_access(dev, false);
  277. *page = nv_ro32(dev, gpuobj, (pte + 2)) & ~NV_CTXDMA_PAGE_MASK;
  278. instmem->finish_access(dev);
  279. return 0;
  280. }
  281. NV_ERROR(dev, "Unimplemented on NV50\n");
  282. return -EINVAL;
  283. }