radeon_kms.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm_sarea.h"
  30. #include "radeon.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_asic.h"
  33. #include <linux/vga_switcheroo.h>
  34. #include <linux/slab.h>
  35. /**
  36. * radeon_driver_unload_kms - Main unload function for KMS.
  37. *
  38. * @dev: drm dev pointer
  39. *
  40. * This is the main unload function for KMS (all asics).
  41. * It calls radeon_modeset_fini() to tear down the
  42. * displays, and radeon_device_fini() to tear down
  43. * the rest of the device (CP, writeback, etc.).
  44. * Returns 0 on success.
  45. */
  46. int radeon_driver_unload_kms(struct drm_device *dev)
  47. {
  48. struct radeon_device *rdev = dev->dev_private;
  49. if (rdev == NULL)
  50. return 0;
  51. radeon_modeset_fini(rdev);
  52. radeon_device_fini(rdev);
  53. kfree(rdev);
  54. dev->dev_private = NULL;
  55. return 0;
  56. }
  57. /**
  58. * radeon_driver_load_kms - Main load function for KMS.
  59. *
  60. * @dev: drm dev pointer
  61. * @flags: device flags
  62. *
  63. * This is the main load function for KMS (all asics).
  64. * It calls radeon_device_init() to set up the non-display
  65. * parts of the chip (asic init, CP, writeback, etc.), and
  66. * radeon_modeset_init() to set up the display parts
  67. * (crtcs, encoders, hotplug detect, etc.).
  68. * Returns 0 on success, error on failure.
  69. */
  70. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  71. {
  72. struct radeon_device *rdev;
  73. int r, acpi_status;
  74. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  75. if (rdev == NULL) {
  76. return -ENOMEM;
  77. }
  78. dev->dev_private = (void *)rdev;
  79. /* update BUS flag */
  80. if (drm_pci_device_is_agp(dev)) {
  81. flags |= RADEON_IS_AGP;
  82. } else if (pci_is_pcie(dev->pdev)) {
  83. flags |= RADEON_IS_PCIE;
  84. } else {
  85. flags |= RADEON_IS_PCI;
  86. }
  87. /* radeon_device_init should report only fatal error
  88. * like memory allocation failure or iomapping failure,
  89. * or memory manager initialization failure, it must
  90. * properly initialize the GPU MC controller and permit
  91. * VRAM allocation
  92. */
  93. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  94. if (r) {
  95. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  96. goto out;
  97. }
  98. /* Call ACPI methods */
  99. acpi_status = radeon_acpi_init(rdev);
  100. if (acpi_status)
  101. dev_dbg(&dev->pdev->dev, "Error during ACPI methods call\n");
  102. /* Again modeset_init should fail only on fatal error
  103. * otherwise it should provide enough functionalities
  104. * for shadowfb to run
  105. */
  106. r = radeon_modeset_init(rdev);
  107. if (r)
  108. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  109. out:
  110. if (r)
  111. radeon_driver_unload_kms(dev);
  112. return r;
  113. }
  114. /**
  115. * radeon_set_filp_rights - Set filp right.
  116. *
  117. * @dev: drm dev pointer
  118. * @owner: drm file
  119. * @applier: drm file
  120. * @value: value
  121. *
  122. * Sets the filp rights for the device (all asics).
  123. */
  124. static void radeon_set_filp_rights(struct drm_device *dev,
  125. struct drm_file **owner,
  126. struct drm_file *applier,
  127. uint32_t *value)
  128. {
  129. mutex_lock(&dev->struct_mutex);
  130. if (*value == 1) {
  131. /* wants rights */
  132. if (!*owner)
  133. *owner = applier;
  134. } else if (*value == 0) {
  135. /* revokes rights */
  136. if (*owner == applier)
  137. *owner = NULL;
  138. }
  139. *value = *owner == applier ? 1 : 0;
  140. mutex_unlock(&dev->struct_mutex);
  141. }
  142. /*
  143. * Userspace get information ioctl
  144. */
  145. /**
  146. * radeon_info_ioctl - answer a device specific request.
  147. *
  148. * @rdev: radeon device pointer
  149. * @data: request object
  150. * @filp: drm filp
  151. *
  152. * This function is used to pass device specific parameters to the userspace
  153. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  154. * etc. (all asics).
  155. * Returns 0 on success, -EINVAL on failure.
  156. */
  157. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  158. {
  159. struct radeon_device *rdev = dev->dev_private;
  160. struct drm_radeon_info *info = data;
  161. struct radeon_mode_info *minfo = &rdev->mode_info;
  162. uint32_t value, *value_ptr;
  163. uint64_t value64, *value_ptr64;
  164. struct drm_crtc *crtc;
  165. int i, found;
  166. /* TIMESTAMP is a 64-bit value, needs special handling. */
  167. if (info->request == RADEON_INFO_TIMESTAMP) {
  168. if (rdev->family >= CHIP_R600) {
  169. value_ptr64 = (uint64_t*)((unsigned long)info->value);
  170. if (rdev->family >= CHIP_TAHITI) {
  171. value64 = si_get_gpu_clock(rdev);
  172. } else {
  173. value64 = r600_get_gpu_clock(rdev);
  174. }
  175. if (DRM_COPY_TO_USER(value_ptr64, &value64, sizeof(value64))) {
  176. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  177. return -EFAULT;
  178. }
  179. return 0;
  180. } else {
  181. DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
  182. return -EINVAL;
  183. }
  184. }
  185. value_ptr = (uint32_t *)((unsigned long)info->value);
  186. if (DRM_COPY_FROM_USER(&value, value_ptr, sizeof(value))) {
  187. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  188. return -EFAULT;
  189. }
  190. switch (info->request) {
  191. case RADEON_INFO_DEVICE_ID:
  192. value = dev->pci_device;
  193. break;
  194. case RADEON_INFO_NUM_GB_PIPES:
  195. value = rdev->num_gb_pipes;
  196. break;
  197. case RADEON_INFO_NUM_Z_PIPES:
  198. value = rdev->num_z_pipes;
  199. break;
  200. case RADEON_INFO_ACCEL_WORKING:
  201. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  202. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  203. value = false;
  204. else
  205. value = rdev->accel_working;
  206. break;
  207. case RADEON_INFO_CRTC_FROM_ID:
  208. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  209. crtc = (struct drm_crtc *)minfo->crtcs[i];
  210. if (crtc && crtc->base.id == value) {
  211. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  212. value = radeon_crtc->crtc_id;
  213. found = 1;
  214. break;
  215. }
  216. }
  217. if (!found) {
  218. DRM_DEBUG_KMS("unknown crtc id %d\n", value);
  219. return -EINVAL;
  220. }
  221. break;
  222. case RADEON_INFO_ACCEL_WORKING2:
  223. value = rdev->accel_working;
  224. break;
  225. case RADEON_INFO_TILING_CONFIG:
  226. if (rdev->family >= CHIP_TAHITI)
  227. value = rdev->config.si.tile_config;
  228. else if (rdev->family >= CHIP_CAYMAN)
  229. value = rdev->config.cayman.tile_config;
  230. else if (rdev->family >= CHIP_CEDAR)
  231. value = rdev->config.evergreen.tile_config;
  232. else if (rdev->family >= CHIP_RV770)
  233. value = rdev->config.rv770.tile_config;
  234. else if (rdev->family >= CHIP_R600)
  235. value = rdev->config.r600.tile_config;
  236. else {
  237. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  238. return -EINVAL;
  239. }
  240. break;
  241. case RADEON_INFO_WANT_HYPERZ:
  242. /* The "value" here is both an input and output parameter.
  243. * If the input value is 1, filp requests hyper-z access.
  244. * If the input value is 0, filp revokes its hyper-z access.
  245. *
  246. * When returning, the value is 1 if filp owns hyper-z access,
  247. * 0 otherwise. */
  248. if (value >= 2) {
  249. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", value);
  250. return -EINVAL;
  251. }
  252. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, &value);
  253. break;
  254. case RADEON_INFO_WANT_CMASK:
  255. /* The same logic as Hyper-Z. */
  256. if (value >= 2) {
  257. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", value);
  258. return -EINVAL;
  259. }
  260. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, &value);
  261. break;
  262. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  263. /* return clock value in KHz */
  264. value = rdev->clock.spll.reference_freq * 10;
  265. break;
  266. case RADEON_INFO_NUM_BACKENDS:
  267. if (rdev->family >= CHIP_TAHITI)
  268. value = rdev->config.si.max_backends_per_se *
  269. rdev->config.si.max_shader_engines;
  270. else if (rdev->family >= CHIP_CAYMAN)
  271. value = rdev->config.cayman.max_backends_per_se *
  272. rdev->config.cayman.max_shader_engines;
  273. else if (rdev->family >= CHIP_CEDAR)
  274. value = rdev->config.evergreen.max_backends;
  275. else if (rdev->family >= CHIP_RV770)
  276. value = rdev->config.rv770.max_backends;
  277. else if (rdev->family >= CHIP_R600)
  278. value = rdev->config.r600.max_backends;
  279. else {
  280. return -EINVAL;
  281. }
  282. break;
  283. case RADEON_INFO_NUM_TILE_PIPES:
  284. if (rdev->family >= CHIP_TAHITI)
  285. value = rdev->config.si.max_tile_pipes;
  286. else if (rdev->family >= CHIP_CAYMAN)
  287. value = rdev->config.cayman.max_tile_pipes;
  288. else if (rdev->family >= CHIP_CEDAR)
  289. value = rdev->config.evergreen.max_tile_pipes;
  290. else if (rdev->family >= CHIP_RV770)
  291. value = rdev->config.rv770.max_tile_pipes;
  292. else if (rdev->family >= CHIP_R600)
  293. value = rdev->config.r600.max_tile_pipes;
  294. else {
  295. return -EINVAL;
  296. }
  297. break;
  298. case RADEON_INFO_FUSION_GART_WORKING:
  299. value = 1;
  300. break;
  301. case RADEON_INFO_BACKEND_MAP:
  302. if (rdev->family >= CHIP_TAHITI)
  303. value = rdev->config.si.backend_map;
  304. else if (rdev->family >= CHIP_CAYMAN)
  305. value = rdev->config.cayman.backend_map;
  306. else if (rdev->family >= CHIP_CEDAR)
  307. value = rdev->config.evergreen.backend_map;
  308. else if (rdev->family >= CHIP_RV770)
  309. value = rdev->config.rv770.backend_map;
  310. else if (rdev->family >= CHIP_R600)
  311. value = rdev->config.r600.backend_map;
  312. else {
  313. return -EINVAL;
  314. }
  315. break;
  316. case RADEON_INFO_VA_START:
  317. /* this is where we report if vm is supported or not */
  318. if (rdev->family < CHIP_CAYMAN)
  319. return -EINVAL;
  320. value = RADEON_VA_RESERVED_SIZE;
  321. break;
  322. case RADEON_INFO_IB_VM_MAX_SIZE:
  323. /* this is where we report if vm is supported or not */
  324. if (rdev->family < CHIP_CAYMAN)
  325. return -EINVAL;
  326. value = RADEON_IB_VM_MAX_SIZE;
  327. break;
  328. case RADEON_INFO_MAX_PIPES:
  329. if (rdev->family >= CHIP_TAHITI)
  330. value = rdev->config.si.max_cu_per_sh;
  331. else if (rdev->family >= CHIP_CAYMAN)
  332. value = rdev->config.cayman.max_pipes_per_simd;
  333. else if (rdev->family >= CHIP_CEDAR)
  334. value = rdev->config.evergreen.max_pipes;
  335. else if (rdev->family >= CHIP_RV770)
  336. value = rdev->config.rv770.max_pipes;
  337. else if (rdev->family >= CHIP_R600)
  338. value = rdev->config.r600.max_pipes;
  339. else {
  340. return -EINVAL;
  341. }
  342. break;
  343. default:
  344. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  345. return -EINVAL;
  346. }
  347. if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
  348. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  349. return -EFAULT;
  350. }
  351. return 0;
  352. }
  353. /*
  354. * Outdated mess for old drm with Xorg being in charge (void function now).
  355. */
  356. /**
  357. * radeon_driver_firstopen_kms - drm callback for first open
  358. *
  359. * @dev: drm dev pointer
  360. *
  361. * Nothing to be done for KMS (all asics).
  362. * Returns 0 on success.
  363. */
  364. int radeon_driver_firstopen_kms(struct drm_device *dev)
  365. {
  366. return 0;
  367. }
  368. /**
  369. * radeon_driver_firstopen_kms - drm callback for last close
  370. *
  371. * @dev: drm dev pointer
  372. *
  373. * Switch vga switcheroo state after last close (all asics).
  374. */
  375. void radeon_driver_lastclose_kms(struct drm_device *dev)
  376. {
  377. vga_switcheroo_process_delayed_switch();
  378. }
  379. /**
  380. * radeon_driver_open_kms - drm callback for open
  381. *
  382. * @dev: drm dev pointer
  383. * @file_priv: drm file
  384. *
  385. * On device open, init vm on cayman+ (all asics).
  386. * Returns 0 on success, error on failure.
  387. */
  388. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  389. {
  390. struct radeon_device *rdev = dev->dev_private;
  391. file_priv->driver_priv = NULL;
  392. /* new gpu have virtual address space support */
  393. if (rdev->family >= CHIP_CAYMAN) {
  394. struct radeon_fpriv *fpriv;
  395. int r;
  396. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  397. if (unlikely(!fpriv)) {
  398. return -ENOMEM;
  399. }
  400. r = radeon_vm_init(rdev, &fpriv->vm);
  401. if (r) {
  402. radeon_vm_fini(rdev, &fpriv->vm);
  403. kfree(fpriv);
  404. return r;
  405. }
  406. file_priv->driver_priv = fpriv;
  407. }
  408. return 0;
  409. }
  410. /**
  411. * radeon_driver_postclose_kms - drm callback for post close
  412. *
  413. * @dev: drm dev pointer
  414. * @file_priv: drm file
  415. *
  416. * On device post close, tear down vm on cayman+ (all asics).
  417. */
  418. void radeon_driver_postclose_kms(struct drm_device *dev,
  419. struct drm_file *file_priv)
  420. {
  421. struct radeon_device *rdev = dev->dev_private;
  422. /* new gpu have virtual address space support */
  423. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  424. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  425. radeon_vm_fini(rdev, &fpriv->vm);
  426. kfree(fpriv);
  427. file_priv->driver_priv = NULL;
  428. }
  429. }
  430. /**
  431. * radeon_driver_preclose_kms - drm callback for pre close
  432. *
  433. * @dev: drm dev pointer
  434. * @file_priv: drm file
  435. *
  436. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  437. * (all asics).
  438. */
  439. void radeon_driver_preclose_kms(struct drm_device *dev,
  440. struct drm_file *file_priv)
  441. {
  442. struct radeon_device *rdev = dev->dev_private;
  443. if (rdev->hyperz_filp == file_priv)
  444. rdev->hyperz_filp = NULL;
  445. if (rdev->cmask_filp == file_priv)
  446. rdev->cmask_filp = NULL;
  447. }
  448. /*
  449. * VBlank related functions.
  450. */
  451. /**
  452. * radeon_get_vblank_counter_kms - get frame count
  453. *
  454. * @dev: drm dev pointer
  455. * @crtc: crtc to get the frame count from
  456. *
  457. * Gets the frame count on the requested crtc (all asics).
  458. * Returns frame count on success, -EINVAL on failure.
  459. */
  460. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  461. {
  462. struct radeon_device *rdev = dev->dev_private;
  463. if (crtc < 0 || crtc >= rdev->num_crtc) {
  464. DRM_ERROR("Invalid crtc %d\n", crtc);
  465. return -EINVAL;
  466. }
  467. return radeon_get_vblank_counter(rdev, crtc);
  468. }
  469. /**
  470. * radeon_enable_vblank_kms - enable vblank interrupt
  471. *
  472. * @dev: drm dev pointer
  473. * @crtc: crtc to enable vblank interrupt for
  474. *
  475. * Enable the interrupt on the requested crtc (all asics).
  476. * Returns 0 on success, -EINVAL on failure.
  477. */
  478. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  479. {
  480. struct radeon_device *rdev = dev->dev_private;
  481. unsigned long irqflags;
  482. int r;
  483. if (crtc < 0 || crtc >= rdev->num_crtc) {
  484. DRM_ERROR("Invalid crtc %d\n", crtc);
  485. return -EINVAL;
  486. }
  487. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  488. rdev->irq.crtc_vblank_int[crtc] = true;
  489. r = radeon_irq_set(rdev);
  490. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  491. return r;
  492. }
  493. /**
  494. * radeon_disable_vblank_kms - disable vblank interrupt
  495. *
  496. * @dev: drm dev pointer
  497. * @crtc: crtc to disable vblank interrupt for
  498. *
  499. * Disable the interrupt on the requested crtc (all asics).
  500. */
  501. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  502. {
  503. struct radeon_device *rdev = dev->dev_private;
  504. unsigned long irqflags;
  505. if (crtc < 0 || crtc >= rdev->num_crtc) {
  506. DRM_ERROR("Invalid crtc %d\n", crtc);
  507. return;
  508. }
  509. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  510. rdev->irq.crtc_vblank_int[crtc] = false;
  511. radeon_irq_set(rdev);
  512. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  513. }
  514. /**
  515. * radeon_get_vblank_timestamp_kms - get vblank timestamp
  516. *
  517. * @dev: drm dev pointer
  518. * @crtc: crtc to get the timestamp for
  519. * @max_error: max error
  520. * @vblank_time: time value
  521. * @flags: flags passed to the driver
  522. *
  523. * Gets the timestamp on the requested crtc based on the
  524. * scanout position. (all asics).
  525. * Returns postive status flags on success, negative error on failure.
  526. */
  527. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  528. int *max_error,
  529. struct timeval *vblank_time,
  530. unsigned flags)
  531. {
  532. struct drm_crtc *drmcrtc;
  533. struct radeon_device *rdev = dev->dev_private;
  534. if (crtc < 0 || crtc >= dev->num_crtcs) {
  535. DRM_ERROR("Invalid crtc %d\n", crtc);
  536. return -EINVAL;
  537. }
  538. /* Get associated drm_crtc: */
  539. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  540. /* Helper routine in DRM core does all the work: */
  541. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  542. vblank_time, flags,
  543. drmcrtc);
  544. }
  545. /*
  546. * IOCTL.
  547. */
  548. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  549. struct drm_file *file_priv)
  550. {
  551. /* Not valid in KMS. */
  552. return -EINVAL;
  553. }
  554. #define KMS_INVALID_IOCTL(name) \
  555. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  556. { \
  557. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  558. return -EINVAL; \
  559. }
  560. /*
  561. * All these ioctls are invalid in kms world.
  562. */
  563. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  564. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  565. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  566. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  567. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  568. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  569. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  570. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  571. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  572. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  573. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  574. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  575. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  576. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  577. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  578. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  579. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  580. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  581. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  582. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  583. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  584. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  585. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  586. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  587. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  588. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  589. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  590. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  591. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  592. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  593. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  594. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  595. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  596. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  597. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  598. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  599. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  600. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  601. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  602. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  603. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  604. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  605. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  606. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  607. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  608. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  609. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  610. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  611. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  612. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  613. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  614. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  615. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  616. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  617. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  618. /* KMS */
  619. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  620. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
  621. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
  622. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
  623. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  624. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  625. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  626. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
  627. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  628. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  629. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  630. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  631. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED),
  632. };
  633. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);