ide.h 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363
  1. #ifndef _IDE_H
  2. #define _IDE_H
  3. /*
  4. * linux/include/linux/ide.h
  5. *
  6. * Copyright (C) 1994-2002 Linus Torvalds & authors
  7. */
  8. #include <linux/init.h>
  9. #include <linux/ioport.h>
  10. #include <linux/hdreg.h>
  11. #include <linux/blkdev.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/bitops.h>
  15. #include <linux/bio.h>
  16. #include <linux/device.h>
  17. #include <linux/pci.h>
  18. #include <linux/completion.h>
  19. #ifdef CONFIG_BLK_DEV_IDEACPI
  20. #include <acpi/acpi.h>
  21. #endif
  22. #include <asm/byteorder.h>
  23. #include <asm/system.h>
  24. #include <asm/io.h>
  25. #include <asm/mutex.h>
  26. #if defined(CONFIG_CRIS) || defined(CONFIG_FRV)
  27. # define SUPPORT_VLB_SYNC 0
  28. #else
  29. # define SUPPORT_VLB_SYNC 1
  30. #endif
  31. /*
  32. * Used to indicate "no IRQ", should be a value that cannot be an IRQ
  33. * number.
  34. */
  35. #define IDE_NO_IRQ (-1)
  36. typedef unsigned char byte; /* used everywhere */
  37. /*
  38. * Probably not wise to fiddle with these
  39. */
  40. #define ERROR_MAX 8 /* Max read/write errors per sector */
  41. #define ERROR_RESET 3 /* Reset controller every 4th retry */
  42. #define ERROR_RECAL 1 /* Recalibrate every 2nd retry */
  43. /*
  44. * state flags
  45. */
  46. #define DMA_PIO_RETRY 1 /* retrying in PIO */
  47. #define HWIF(drive) ((ide_hwif_t *)((drive)->hwif))
  48. #define HWGROUP(drive) ((ide_hwgroup_t *)(HWIF(drive)->hwgroup))
  49. /*
  50. * Definitions for accessing IDE controller registers
  51. */
  52. #define IDE_NR_PORTS (10)
  53. struct ide_io_ports {
  54. unsigned long data_addr;
  55. union {
  56. unsigned long error_addr; /* read: error */
  57. unsigned long feature_addr; /* write: feature */
  58. };
  59. unsigned long nsect_addr;
  60. unsigned long lbal_addr;
  61. unsigned long lbam_addr;
  62. unsigned long lbah_addr;
  63. unsigned long device_addr;
  64. union {
  65. unsigned long status_addr; /*  read: status  */
  66. unsigned long command_addr; /* write: command */
  67. };
  68. unsigned long ctl_addr;
  69. unsigned long irq_addr;
  70. };
  71. #define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good))
  72. #define BAD_R_STAT (BUSY_STAT | ERR_STAT)
  73. #define BAD_W_STAT (BAD_R_STAT | WRERR_STAT)
  74. #define BAD_STAT (BAD_R_STAT | DRQ_STAT)
  75. #define DRIVE_READY (READY_STAT | SEEK_STAT)
  76. #define BAD_CRC (ABRT_ERR | ICRC_ERR)
  77. #define SATA_NR_PORTS (3) /* 16 possible ?? */
  78. #define SATA_STATUS_OFFSET (0)
  79. #define SATA_ERROR_OFFSET (1)
  80. #define SATA_CONTROL_OFFSET (2)
  81. /*
  82. * Our Physical Region Descriptor (PRD) table should be large enough
  83. * to handle the biggest I/O request we are likely to see. Since requests
  84. * can have no more than 256 sectors, and since the typical blocksize is
  85. * two or more sectors, we could get by with a limit of 128 entries here for
  86. * the usual worst case. Most requests seem to include some contiguous blocks,
  87. * further reducing the number of table entries required.
  88. *
  89. * The driver reverts to PIO mode for individual requests that exceed
  90. * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
  91. * 100% of all crazy scenarios here is not necessary.
  92. *
  93. * As it turns out though, we must allocate a full 4KB page for this,
  94. * so the two PRD tables (ide0 & ide1) will each get half of that,
  95. * allowing each to have about 256 entries (8 bytes each) from this.
  96. */
  97. #define PRD_BYTES 8
  98. #define PRD_ENTRIES 256
  99. /*
  100. * Some more useful definitions
  101. */
  102. #define PARTN_BITS 6 /* number of minor dev bits for partitions */
  103. #define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */
  104. #define SECTOR_SIZE 512
  105. #define SECTOR_WORDS (SECTOR_SIZE / 4) /* number of 32bit words per sector */
  106. #define IDE_LARGE_SEEK(b1,b2,t) (((b1) > (b2) + (t)) || ((b2) > (b1) + (t)))
  107. /*
  108. * Timeouts for various operations:
  109. */
  110. #define WAIT_DRQ (HZ/10) /* 100msec - spec allows up to 20ms */
  111. #define WAIT_READY (5*HZ) /* 5sec - some laptops are very slow */
  112. #define WAIT_PIDENTIFY (10*HZ) /* 10sec - should be less than 3ms (?), if all ATAPI CD is closed at boot */
  113. #define WAIT_WORSTCASE (30*HZ) /* 30sec - worst case when spinning up */
  114. #define WAIT_CMD (10*HZ) /* 10sec - maximum wait for an IRQ to happen */
  115. #define WAIT_MIN_SLEEP (2*HZ/100) /* 20msec - minimum sleep time */
  116. /*
  117. * Op codes for special requests to be handled by ide_special_rq().
  118. * Values should be in the range of 0x20 to 0x3f.
  119. */
  120. #define REQ_DRIVE_RESET 0x20
  121. /*
  122. * Check for an interrupt and acknowledge the interrupt status
  123. */
  124. struct hwif_s;
  125. typedef int (ide_ack_intr_t)(struct hwif_s *);
  126. /*
  127. * hwif_chipset_t is used to keep track of the specific hardware
  128. * chipset used by each IDE interface, if known.
  129. */
  130. enum { ide_unknown, ide_generic, ide_pci,
  131. ide_cmd640, ide_dtc2278, ide_ali14xx,
  132. ide_qd65xx, ide_umc8672, ide_ht6560b,
  133. ide_rz1000, ide_trm290,
  134. ide_cmd646, ide_cy82c693, ide_4drives,
  135. ide_pmac, ide_acorn,
  136. ide_au1xxx, ide_palm3710
  137. };
  138. typedef u8 hwif_chipset_t;
  139. /*
  140. * Structure to hold all information about the location of this port
  141. */
  142. typedef struct hw_regs_s {
  143. union {
  144. struct ide_io_ports io_ports;
  145. unsigned long io_ports_array[IDE_NR_PORTS];
  146. };
  147. int irq; /* our irq number */
  148. ide_ack_intr_t *ack_intr; /* acknowledge interrupt */
  149. hwif_chipset_t chipset;
  150. struct device *dev, *parent;
  151. } hw_regs_t;
  152. void ide_init_port_data(struct hwif_s *, unsigned int);
  153. void ide_init_port_hw(struct hwif_s *, hw_regs_t *);
  154. static inline void ide_std_init_ports(hw_regs_t *hw,
  155. unsigned long io_addr,
  156. unsigned long ctl_addr)
  157. {
  158. unsigned int i;
  159. for (i = 0; i <= 7; i++)
  160. hw->io_ports_array[i] = io_addr++;
  161. hw->io_ports.ctl_addr = ctl_addr;
  162. }
  163. /* for IDE PCI controllers in legacy mode, temporary */
  164. static inline int __ide_default_irq(unsigned long base)
  165. {
  166. switch (base) {
  167. #ifdef CONFIG_IA64
  168. case 0x1f0: return isa_irq_to_vector(14);
  169. case 0x170: return isa_irq_to_vector(15);
  170. #else
  171. case 0x1f0: return 14;
  172. case 0x170: return 15;
  173. #endif
  174. }
  175. return 0;
  176. }
  177. #include <asm/ide.h>
  178. #if !defined(MAX_HWIFS) || defined(CONFIG_EMBEDDED)
  179. #undef MAX_HWIFS
  180. #define MAX_HWIFS CONFIG_IDE_MAX_HWIFS
  181. #endif
  182. /* Currently only m68k, apus and m8xx need it */
  183. #ifndef IDE_ARCH_ACK_INTR
  184. # define ide_ack_intr(hwif) (1)
  185. #endif
  186. /* Currently only Atari needs it */
  187. #ifndef IDE_ARCH_LOCK
  188. # define ide_release_lock() do {} while (0)
  189. # define ide_get_lock(hdlr, data) do {} while (0)
  190. #endif /* IDE_ARCH_LOCK */
  191. /*
  192. * Now for the data we need to maintain per-drive: ide_drive_t
  193. */
  194. #define ide_scsi 0x21
  195. #define ide_disk 0x20
  196. #define ide_optical 0x7
  197. #define ide_cdrom 0x5
  198. #define ide_tape 0x1
  199. #define ide_floppy 0x0
  200. /*
  201. * Special Driver Flags
  202. *
  203. * set_geometry : respecify drive geometry
  204. * recalibrate : seek to cyl 0
  205. * set_multmode : set multmode count
  206. * set_tune : tune interface for drive
  207. * serviced : service command
  208. * reserved : unused
  209. */
  210. typedef union {
  211. unsigned all : 8;
  212. struct {
  213. unsigned set_geometry : 1;
  214. unsigned recalibrate : 1;
  215. unsigned set_multmode : 1;
  216. unsigned set_tune : 1;
  217. unsigned serviced : 1;
  218. unsigned reserved : 3;
  219. } b;
  220. } special_t;
  221. /*
  222. * ATA-IDE Select Register, aka Device-Head
  223. *
  224. * head : always zeros here
  225. * unit : drive select number: 0/1
  226. * bit5 : always 1
  227. * lba : using LBA instead of CHS
  228. * bit7 : always 1
  229. */
  230. typedef union {
  231. unsigned all : 8;
  232. struct {
  233. #if defined(__LITTLE_ENDIAN_BITFIELD)
  234. unsigned head : 4;
  235. unsigned unit : 1;
  236. unsigned bit5 : 1;
  237. unsigned lba : 1;
  238. unsigned bit7 : 1;
  239. #elif defined(__BIG_ENDIAN_BITFIELD)
  240. unsigned bit7 : 1;
  241. unsigned lba : 1;
  242. unsigned bit5 : 1;
  243. unsigned unit : 1;
  244. unsigned head : 4;
  245. #else
  246. #error "Please fix <asm/byteorder.h>"
  247. #endif
  248. } b;
  249. } select_t, ata_select_t;
  250. /*
  251. * Status returned from various ide_ functions
  252. */
  253. typedef enum {
  254. ide_stopped, /* no drive operation was started */
  255. ide_started, /* a drive operation was started, handler was set */
  256. } ide_startstop_t;
  257. struct ide_driver_s;
  258. struct ide_settings_s;
  259. #ifdef CONFIG_BLK_DEV_IDEACPI
  260. struct ide_acpi_drive_link;
  261. struct ide_acpi_hwif_link;
  262. #endif
  263. typedef struct ide_drive_s {
  264. char name[4]; /* drive name, such as "hda" */
  265. char driver_req[10]; /* requests specific driver */
  266. struct request_queue *queue; /* request queue */
  267. struct request *rq; /* current request */
  268. struct ide_drive_s *next; /* circular list of hwgroup drives */
  269. void *driver_data; /* extra driver data */
  270. struct hd_driveid *id; /* drive model identification info */
  271. #ifdef CONFIG_IDE_PROC_FS
  272. struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
  273. struct ide_settings_s *settings;/* /proc/ide/ drive settings */
  274. #endif
  275. struct hwif_s *hwif; /* actually (ide_hwif_t *) */
  276. unsigned long sleep; /* sleep until this time */
  277. unsigned long service_start; /* time we started last request */
  278. unsigned long service_time; /* service time of last request */
  279. unsigned long timeout; /* max time to wait for irq */
  280. special_t special; /* special action flags */
  281. select_t select; /* basic drive/head select reg value */
  282. u8 keep_settings; /* restore settings after drive reset */
  283. u8 using_dma; /* disk is using dma for read/write */
  284. u8 retry_pio; /* retrying dma capable host in pio */
  285. u8 state; /* retry state */
  286. u8 waiting_for_dma; /* dma currently in progress */
  287. u8 unmask; /* okay to unmask other irqs */
  288. u8 noflush; /* don't attempt flushes */
  289. u8 dsc_overlap; /* DSC overlap */
  290. u8 nice1; /* give potential excess bandwidth */
  291. unsigned present : 1; /* drive is physically present */
  292. unsigned dead : 1; /* device ejected hint */
  293. unsigned id_read : 1; /* 1=id read from disk 0 = synthetic */
  294. unsigned noprobe : 1; /* from: hdx=noprobe */
  295. unsigned removable : 1; /* 1 if need to do check_media_change */
  296. unsigned attach : 1; /* needed for removable devices */
  297. unsigned forced_geom : 1; /* 1 if hdx=c,h,s was given at boot */
  298. unsigned no_unmask : 1; /* disallow setting unmask bit */
  299. unsigned no_io_32bit : 1; /* disallow enabling 32bit I/O */
  300. unsigned atapi_overlap : 1; /* ATAPI overlap (not supported) */
  301. unsigned doorlocking : 1; /* for removable only: door lock/unlock works */
  302. unsigned nodma : 1; /* disallow DMA */
  303. unsigned remap_0_to_1 : 1; /* 0=noremap, 1=remap 0->1 (for EZDrive) */
  304. unsigned blocked : 1; /* 1=powermanagment told us not to do anything, so sleep nicely */
  305. unsigned vdma : 1; /* 1=doing PIO over DMA 0=doing normal DMA */
  306. unsigned scsi : 1; /* 0=default, 1=ide-scsi emulation */
  307. unsigned sleeping : 1; /* 1=sleeping & sleep field valid */
  308. unsigned post_reset : 1;
  309. unsigned udma33_warned : 1;
  310. u8 addressing; /* 0=28-bit, 1=48-bit, 2=48-bit doing 28-bit */
  311. u8 quirk_list; /* considered quirky, set for a specific host */
  312. u8 init_speed; /* transfer rate set at boot */
  313. u8 current_speed; /* current transfer rate set */
  314. u8 desired_speed; /* desired transfer rate set */
  315. u8 dn; /* now wide spread use */
  316. u8 wcache; /* status of write cache */
  317. u8 acoustic; /* acoustic management */
  318. u8 media; /* disk, cdrom, tape, floppy, ... */
  319. u8 ready_stat; /* min status value for drive ready */
  320. u8 mult_count; /* current multiple sector setting */
  321. u8 mult_req; /* requested multiple sector setting */
  322. u8 tune_req; /* requested drive tuning setting */
  323. u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
  324. u8 bad_wstat; /* used for ignoring WRERR_STAT */
  325. u8 nowerr; /* used for ignoring WRERR_STAT */
  326. u8 sect0; /* offset of first sector for DM6:DDO */
  327. u8 head; /* "real" number of heads */
  328. u8 sect; /* "real" sectors per track */
  329. u8 bios_head; /* BIOS/fdisk/LILO number of heads */
  330. u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */
  331. unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */
  332. unsigned int cyl; /* "real" number of cyls */
  333. unsigned int drive_data; /* used by set_pio_mode/selectproc */
  334. unsigned int failures; /* current failure count */
  335. unsigned int max_failures; /* maximum allowed failure count */
  336. u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */
  337. u64 capacity64; /* total number of sectors */
  338. int lun; /* logical unit */
  339. int crc_count; /* crc counter to reduce drive speed */
  340. #ifdef CONFIG_BLK_DEV_IDEACPI
  341. struct ide_acpi_drive_link *acpidata;
  342. #endif
  343. struct list_head list;
  344. struct device gendev;
  345. struct completion gendev_rel_comp; /* to deal with device release() */
  346. } ide_drive_t;
  347. #define to_ide_device(dev)container_of(dev, ide_drive_t, gendev)
  348. #define IDE_CHIPSET_PCI_MASK \
  349. ((1<<ide_pci)|(1<<ide_cmd646)|(1<<ide_ali14xx))
  350. #define IDE_CHIPSET_IS_PCI(c) ((IDE_CHIPSET_PCI_MASK >> (c)) & 1)
  351. struct ide_port_info;
  352. struct ide_port_ops {
  353. /* host specific initialization of a device */
  354. void (*init_dev)(ide_drive_t *);
  355. /* routine to program host for PIO mode */
  356. void (*set_pio_mode)(ide_drive_t *, const u8);
  357. /* routine to program host for DMA mode */
  358. void (*set_dma_mode)(ide_drive_t *, const u8);
  359. /* tweaks hardware to select drive */
  360. void (*selectproc)(ide_drive_t *);
  361. /* chipset polling based on hba specifics */
  362. int (*reset_poll)(ide_drive_t *);
  363. /* chipset specific changes to default for device-hba resets */
  364. void (*pre_reset)(ide_drive_t *);
  365. /* routine to reset controller after a disk reset */
  366. void (*resetproc)(ide_drive_t *);
  367. /* special host masking for drive selection */
  368. void (*maskproc)(ide_drive_t *, int);
  369. /* check host's drive quirk list */
  370. void (*quirkproc)(ide_drive_t *);
  371. u8 (*mdma_filter)(ide_drive_t *);
  372. u8 (*udma_filter)(ide_drive_t *);
  373. u8 (*cable_detect)(struct hwif_s *);
  374. };
  375. struct ide_dma_ops {
  376. void (*dma_host_set)(struct ide_drive_s *, int);
  377. int (*dma_setup)(struct ide_drive_s *);
  378. void (*dma_exec_cmd)(struct ide_drive_s *, u8);
  379. void (*dma_start)(struct ide_drive_s *);
  380. int (*dma_end)(struct ide_drive_s *);
  381. int (*dma_test_irq)(struct ide_drive_s *);
  382. void (*dma_lost_irq)(struct ide_drive_s *);
  383. void (*dma_timeout)(struct ide_drive_s *);
  384. };
  385. struct ide_task_s;
  386. typedef struct hwif_s {
  387. struct hwif_s *next; /* for linked-list in ide_hwgroup_t */
  388. struct hwif_s *mate; /* other hwif from same PCI chip */
  389. struct hwgroup_s *hwgroup; /* actually (ide_hwgroup_t *) */
  390. struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
  391. char name[6]; /* name of interface, eg. "ide0" */
  392. struct ide_io_ports io_ports;
  393. unsigned long sata_scr[SATA_NR_PORTS];
  394. ide_drive_t drives[MAX_DRIVES]; /* drive info */
  395. u8 major; /* our major number */
  396. u8 index; /* 0 for ide0; 1 for ide1; ... */
  397. u8 channel; /* for dual-port chips: 0=primary, 1=secondary */
  398. u8 bus_state; /* power state of the IDE bus */
  399. u32 host_flags;
  400. u8 pio_mask;
  401. u8 ultra_mask;
  402. u8 mwdma_mask;
  403. u8 swdma_mask;
  404. u8 cbl; /* cable type */
  405. hwif_chipset_t chipset; /* sub-module for tuning.. */
  406. struct device *dev;
  407. ide_ack_intr_t *ack_intr;
  408. void (*rw_disk)(ide_drive_t *, struct request *);
  409. const struct ide_port_ops *port_ops;
  410. const struct ide_dma_ops *dma_ops;
  411. void (*exec_command)(struct hwif_s *, u8);
  412. u8 (*read_status)(struct hwif_s *);
  413. u8 (*read_altstatus)(struct hwif_s *);
  414. u8 (*read_sff_dma_status)(struct hwif_s *);
  415. void (*set_irq)(struct hwif_s *, int);
  416. void (*tf_load)(ide_drive_t *, struct ide_task_s *);
  417. void (*tf_read)(ide_drive_t *, struct ide_task_s *);
  418. void (*input_data)(ide_drive_t *, struct request *, void *, unsigned);
  419. void (*output_data)(ide_drive_t *, struct request *, void *, unsigned);
  420. void (*ide_dma_clear_irq)(ide_drive_t *drive);
  421. void (*OUTB)(u8 addr, unsigned long port);
  422. void (*OUTBSYNC)(struct hwif_s *hwif, u8 addr, unsigned long port);
  423. u8 (*INB)(unsigned long port);
  424. /* dma physical region descriptor table (cpu view) */
  425. unsigned int *dmatable_cpu;
  426. /* dma physical region descriptor table (dma view) */
  427. dma_addr_t dmatable_dma;
  428. /* Scatter-gather list used to build the above */
  429. struct scatterlist *sg_table;
  430. int sg_max_nents; /* Maximum number of entries in it */
  431. int sg_nents; /* Current number of entries in it */
  432. int sg_dma_direction; /* dma transfer direction */
  433. /* data phase of the active command (currently only valid for PIO/DMA) */
  434. int data_phase;
  435. unsigned int nsect;
  436. unsigned int nleft;
  437. struct scatterlist *cursg;
  438. unsigned int cursg_ofs;
  439. int rqsize; /* max sectors per request */
  440. int irq; /* our irq number */
  441. unsigned long dma_base; /* base addr for dma ports */
  442. unsigned long config_data; /* for use by chipset-specific code */
  443. unsigned long select_data; /* for use by chipset-specific code */
  444. unsigned long extra_base; /* extra addr for dma ports */
  445. unsigned extra_ports; /* number of extra dma ports */
  446. unsigned present : 1; /* this interface exists */
  447. unsigned serialized : 1; /* serialized all channel operation */
  448. unsigned sharing_irq: 1; /* 1 = sharing irq with another hwif */
  449. unsigned sg_mapped : 1; /* sg_table and sg_nents are ready */
  450. struct device gendev;
  451. struct device *portdev;
  452. struct completion gendev_rel_comp; /* To deal with device release() */
  453. void *hwif_data; /* extra hwif data */
  454. unsigned dma;
  455. #ifdef CONFIG_BLK_DEV_IDEACPI
  456. struct ide_acpi_hwif_link *acpidata;
  457. #endif
  458. } ____cacheline_internodealigned_in_smp ide_hwif_t;
  459. /*
  460. * internal ide interrupt handler type
  461. */
  462. typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
  463. typedef int (ide_expiry_t)(ide_drive_t *);
  464. /* used by ide-cd, ide-floppy, etc. */
  465. typedef void (xfer_func_t)(ide_drive_t *, struct request *rq, void *, unsigned);
  466. typedef struct hwgroup_s {
  467. /* irq handler, if active */
  468. ide_startstop_t (*handler)(ide_drive_t *);
  469. /* BOOL: protects all fields below */
  470. volatile int busy;
  471. /* BOOL: wake us up on timer expiry */
  472. unsigned int sleeping : 1;
  473. /* BOOL: polling active & poll_timeout field valid */
  474. unsigned int polling : 1;
  475. /* current drive */
  476. ide_drive_t *drive;
  477. /* ptr to current hwif in linked-list */
  478. ide_hwif_t *hwif;
  479. /* current request */
  480. struct request *rq;
  481. /* failsafe timer */
  482. struct timer_list timer;
  483. /* timeout value during long polls */
  484. unsigned long poll_timeout;
  485. /* queried upon timeouts */
  486. int (*expiry)(ide_drive_t *);
  487. int req_gen;
  488. int req_gen_timer;
  489. } ide_hwgroup_t;
  490. typedef struct ide_driver_s ide_driver_t;
  491. extern struct mutex ide_setting_mtx;
  492. int set_io_32bit(ide_drive_t *, int);
  493. int set_pio_mode(ide_drive_t *, int);
  494. int set_using_dma(ide_drive_t *, int);
  495. /* ATAPI packet command flags */
  496. enum {
  497. /* set when an error is considered normal - no retry (ide-tape) */
  498. PC_FLAG_ABORT = (1 << 0),
  499. PC_FLAG_SUPPRESS_ERROR = (1 << 1),
  500. PC_FLAG_WAIT_FOR_DSC = (1 << 2),
  501. PC_FLAG_DMA_OK = (1 << 3),
  502. PC_FLAG_DMA_IN_PROGRESS = (1 << 4),
  503. PC_FLAG_DMA_ERROR = (1 << 5),
  504. PC_FLAG_WRITING = (1 << 6),
  505. /* command timed out */
  506. PC_FLAG_TIMEDOUT = (1 << 7),
  507. PC_FLAG_ZIP_DRIVE = (1 << 8),
  508. PC_FLAG_DRQ_INTERRUPT = (1 << 9),
  509. };
  510. struct ide_atapi_pc {
  511. /* actual packet bytes */
  512. u8 c[12];
  513. /* incremented on each retry */
  514. int retries;
  515. int error;
  516. /* bytes to transfer */
  517. int req_xfer;
  518. /* bytes actually transferred */
  519. int xferred;
  520. /* data buffer */
  521. u8 *buf;
  522. /* current buffer position */
  523. u8 *cur_pos;
  524. int buf_size;
  525. /* missing/available data on the current buffer */
  526. int b_count;
  527. /* the corresponding request */
  528. struct request *rq;
  529. unsigned long flags;
  530. /*
  531. * those are more or less driver-specific and some of them are subject
  532. * to change/removal later.
  533. */
  534. u8 pc_buf[256];
  535. void (*callback)(ide_drive_t *);
  536. /* idetape only */
  537. struct idetape_bh *bh;
  538. char *b_data;
  539. /* idescsi only for now */
  540. struct scatterlist *sg;
  541. unsigned int sg_cnt;
  542. struct scsi_cmnd *scsi_cmd;
  543. void (*done) (struct scsi_cmnd *);
  544. unsigned long timeout;
  545. };
  546. #ifdef CONFIG_IDE_PROC_FS
  547. /*
  548. * configurable drive settings
  549. */
  550. #define TYPE_INT 0
  551. #define TYPE_BYTE 1
  552. #define TYPE_SHORT 2
  553. #define SETTING_READ (1 << 0)
  554. #define SETTING_WRITE (1 << 1)
  555. #define SETTING_RW (SETTING_READ | SETTING_WRITE)
  556. typedef int (ide_procset_t)(ide_drive_t *, int);
  557. typedef struct ide_settings_s {
  558. char *name;
  559. int rw;
  560. int data_type;
  561. int min;
  562. int max;
  563. int mul_factor;
  564. int div_factor;
  565. void *data;
  566. ide_procset_t *set;
  567. int auto_remove;
  568. struct ide_settings_s *next;
  569. } ide_settings_t;
  570. int ide_add_setting(ide_drive_t *, const char *, int, int, int, int, int, int, void *, ide_procset_t *set);
  571. /*
  572. * /proc/ide interface
  573. */
  574. typedef struct {
  575. const char *name;
  576. mode_t mode;
  577. read_proc_t *read_proc;
  578. write_proc_t *write_proc;
  579. } ide_proc_entry_t;
  580. void proc_ide_create(void);
  581. void proc_ide_destroy(void);
  582. void ide_proc_register_port(ide_hwif_t *);
  583. void ide_proc_port_register_devices(ide_hwif_t *);
  584. void ide_proc_unregister_device(ide_drive_t *);
  585. void ide_proc_unregister_port(ide_hwif_t *);
  586. void ide_proc_register_driver(ide_drive_t *, ide_driver_t *);
  587. void ide_proc_unregister_driver(ide_drive_t *, ide_driver_t *);
  588. void ide_add_generic_settings(ide_drive_t *);
  589. read_proc_t proc_ide_read_capacity;
  590. read_proc_t proc_ide_read_geometry;
  591. /*
  592. * Standard exit stuff:
  593. */
  594. #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \
  595. { \
  596. len -= off; \
  597. if (len < count) { \
  598. *eof = 1; \
  599. if (len <= 0) \
  600. return 0; \
  601. } else \
  602. len = count; \
  603. *start = page + off; \
  604. return len; \
  605. }
  606. #else
  607. static inline void proc_ide_create(void) { ; }
  608. static inline void proc_ide_destroy(void) { ; }
  609. static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
  610. static inline void ide_proc_port_register_devices(ide_hwif_t *hwif) { ; }
  611. static inline void ide_proc_unregister_device(ide_drive_t *drive) { ; }
  612. static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
  613. static inline void ide_proc_register_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
  614. static inline void ide_proc_unregister_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
  615. static inline void ide_add_generic_settings(ide_drive_t *drive) { ; }
  616. #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0;
  617. #endif
  618. /*
  619. * Power Management step value (rq->pm->pm_step).
  620. *
  621. * The step value starts at 0 (ide_pm_state_start_suspend) for a
  622. * suspend operation or 1000 (ide_pm_state_start_resume) for a
  623. * resume operation.
  624. *
  625. * For each step, the core calls the subdriver start_power_step() first.
  626. * This can return:
  627. * - ide_stopped : In this case, the core calls us back again unless
  628. * step have been set to ide_power_state_completed.
  629. * - ide_started : In this case, the channel is left busy until an
  630. * async event (interrupt) occurs.
  631. * Typically, start_power_step() will issue a taskfile request with
  632. * do_rw_taskfile().
  633. *
  634. * Upon reception of the interrupt, the core will call complete_power_step()
  635. * with the error code if any. This routine should update the step value
  636. * and return. It should not start a new request. The core will call
  637. * start_power_step for the new step value, unless step have been set to
  638. * ide_power_state_completed.
  639. *
  640. * Subdrivers are expected to define their own additional power
  641. * steps from 1..999 for suspend and from 1001..1999 for resume,
  642. * other values are reserved for future use.
  643. */
  644. enum {
  645. ide_pm_state_completed = -1,
  646. ide_pm_state_start_suspend = 0,
  647. ide_pm_state_start_resume = 1000,
  648. };
  649. /*
  650. * Subdrivers support.
  651. *
  652. * The gendriver.owner field should be set to the module owner of this driver.
  653. * The gendriver.name field should be set to the name of this driver
  654. */
  655. struct ide_driver_s {
  656. const char *version;
  657. u8 media;
  658. unsigned supports_dsc_overlap : 1;
  659. ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t);
  660. int (*end_request)(ide_drive_t *, int, int);
  661. ide_startstop_t (*error)(ide_drive_t *, struct request *rq, u8, u8);
  662. struct device_driver gen_driver;
  663. int (*probe)(ide_drive_t *);
  664. void (*remove)(ide_drive_t *);
  665. void (*resume)(ide_drive_t *);
  666. void (*shutdown)(ide_drive_t *);
  667. #ifdef CONFIG_IDE_PROC_FS
  668. ide_proc_entry_t *proc;
  669. #endif
  670. };
  671. #define to_ide_driver(drv) container_of(drv, ide_driver_t, gen_driver)
  672. int generic_ide_ioctl(ide_drive_t *, struct file *, struct block_device *, unsigned, unsigned long);
  673. extern int ide_vlb_clk;
  674. extern int ide_pci_clk;
  675. ide_hwif_t *ide_find_port_slot(const struct ide_port_info *);
  676. static inline ide_hwif_t *ide_find_port(void)
  677. {
  678. return ide_find_port_slot(NULL);
  679. }
  680. extern int ide_end_request (ide_drive_t *drive, int uptodate, int nrsecs);
  681. int ide_end_dequeued_request(ide_drive_t *drive, struct request *rq,
  682. int uptodate, int nr_sectors);
  683. extern void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry);
  684. void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int,
  685. ide_expiry_t *);
  686. void ide_execute_pkt_cmd(ide_drive_t *);
  687. void ide_pad_transfer(ide_drive_t *, int, int);
  688. ide_startstop_t __ide_error(ide_drive_t *, struct request *, u8, u8);
  689. ide_startstop_t ide_error (ide_drive_t *drive, const char *msg, byte stat);
  690. extern void ide_fix_driveid(struct hd_driveid *);
  691. extern void ide_fixstring(u8 *, const int, const int);
  692. int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
  693. extern ide_startstop_t ide_do_reset (ide_drive_t *);
  694. extern void ide_do_drive_cmd(ide_drive_t *, struct request *);
  695. extern void ide_end_drive_cmd(ide_drive_t *, u8, u8);
  696. enum {
  697. IDE_TFLAG_LBA48 = (1 << 0),
  698. IDE_TFLAG_FLAGGED = (1 << 2),
  699. IDE_TFLAG_OUT_DATA = (1 << 3),
  700. IDE_TFLAG_OUT_HOB_FEATURE = (1 << 4),
  701. IDE_TFLAG_OUT_HOB_NSECT = (1 << 5),
  702. IDE_TFLAG_OUT_HOB_LBAL = (1 << 6),
  703. IDE_TFLAG_OUT_HOB_LBAM = (1 << 7),
  704. IDE_TFLAG_OUT_HOB_LBAH = (1 << 8),
  705. IDE_TFLAG_OUT_HOB = IDE_TFLAG_OUT_HOB_FEATURE |
  706. IDE_TFLAG_OUT_HOB_NSECT |
  707. IDE_TFLAG_OUT_HOB_LBAL |
  708. IDE_TFLAG_OUT_HOB_LBAM |
  709. IDE_TFLAG_OUT_HOB_LBAH,
  710. IDE_TFLAG_OUT_FEATURE = (1 << 9),
  711. IDE_TFLAG_OUT_NSECT = (1 << 10),
  712. IDE_TFLAG_OUT_LBAL = (1 << 11),
  713. IDE_TFLAG_OUT_LBAM = (1 << 12),
  714. IDE_TFLAG_OUT_LBAH = (1 << 13),
  715. IDE_TFLAG_OUT_TF = IDE_TFLAG_OUT_FEATURE |
  716. IDE_TFLAG_OUT_NSECT |
  717. IDE_TFLAG_OUT_LBAL |
  718. IDE_TFLAG_OUT_LBAM |
  719. IDE_TFLAG_OUT_LBAH,
  720. IDE_TFLAG_OUT_DEVICE = (1 << 14),
  721. IDE_TFLAG_WRITE = (1 << 15),
  722. IDE_TFLAG_FLAGGED_SET_IN_FLAGS = (1 << 16),
  723. IDE_TFLAG_IN_DATA = (1 << 17),
  724. IDE_TFLAG_CUSTOM_HANDLER = (1 << 18),
  725. IDE_TFLAG_DMA_PIO_FALLBACK = (1 << 19),
  726. IDE_TFLAG_IN_HOB_FEATURE = (1 << 20),
  727. IDE_TFLAG_IN_HOB_NSECT = (1 << 21),
  728. IDE_TFLAG_IN_HOB_LBAL = (1 << 22),
  729. IDE_TFLAG_IN_HOB_LBAM = (1 << 23),
  730. IDE_TFLAG_IN_HOB_LBAH = (1 << 24),
  731. IDE_TFLAG_IN_HOB_LBA = IDE_TFLAG_IN_HOB_LBAL |
  732. IDE_TFLAG_IN_HOB_LBAM |
  733. IDE_TFLAG_IN_HOB_LBAH,
  734. IDE_TFLAG_IN_HOB = IDE_TFLAG_IN_HOB_FEATURE |
  735. IDE_TFLAG_IN_HOB_NSECT |
  736. IDE_TFLAG_IN_HOB_LBA,
  737. IDE_TFLAG_IN_FEATURE = (1 << 1),
  738. IDE_TFLAG_IN_NSECT = (1 << 25),
  739. IDE_TFLAG_IN_LBAL = (1 << 26),
  740. IDE_TFLAG_IN_LBAM = (1 << 27),
  741. IDE_TFLAG_IN_LBAH = (1 << 28),
  742. IDE_TFLAG_IN_LBA = IDE_TFLAG_IN_LBAL |
  743. IDE_TFLAG_IN_LBAM |
  744. IDE_TFLAG_IN_LBAH,
  745. IDE_TFLAG_IN_TF = IDE_TFLAG_IN_NSECT |
  746. IDE_TFLAG_IN_LBA,
  747. IDE_TFLAG_IN_DEVICE = (1 << 29),
  748. IDE_TFLAG_HOB = IDE_TFLAG_OUT_HOB |
  749. IDE_TFLAG_IN_HOB,
  750. IDE_TFLAG_TF = IDE_TFLAG_OUT_TF |
  751. IDE_TFLAG_IN_TF,
  752. IDE_TFLAG_DEVICE = IDE_TFLAG_OUT_DEVICE |
  753. IDE_TFLAG_IN_DEVICE,
  754. /* force 16-bit I/O operations */
  755. IDE_TFLAG_IO_16BIT = (1 << 30),
  756. /* ide_task_t was allocated using kmalloc() */
  757. IDE_TFLAG_DYN = (1 << 31),
  758. };
  759. struct ide_taskfile {
  760. u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */
  761. u8 hob_feature; /* 1-5: additional data to support LBA48 */
  762. u8 hob_nsect;
  763. u8 hob_lbal;
  764. u8 hob_lbam;
  765. u8 hob_lbah;
  766. u8 data; /* 6: low data byte (for TASKFILE IOCTL) */
  767. union { /*  7: */
  768. u8 error; /* read: error */
  769. u8 feature; /* write: feature */
  770. };
  771. u8 nsect; /* 8: number of sectors */
  772. u8 lbal; /* 9: LBA low */
  773. u8 lbam; /* 10: LBA mid */
  774. u8 lbah; /* 11: LBA high */
  775. u8 device; /* 12: device select */
  776. union { /* 13: */
  777. u8 status; /*  read: status  */
  778. u8 command; /* write: command */
  779. };
  780. };
  781. typedef struct ide_task_s {
  782. union {
  783. struct ide_taskfile tf;
  784. u8 tf_array[14];
  785. };
  786. u32 tf_flags;
  787. int data_phase;
  788. struct request *rq; /* copy of request */
  789. void *special; /* valid_t generally */
  790. } ide_task_t;
  791. void ide_tf_dump(const char *, struct ide_taskfile *);
  792. extern void SELECT_DRIVE(ide_drive_t *);
  793. void SELECT_MASK(ide_drive_t *, int);
  794. u8 ide_read_error(ide_drive_t *);
  795. extern int drive_is_ready(ide_drive_t *);
  796. void ide_pktcmd_tf_load(ide_drive_t *, u32, u16, u8);
  797. ide_startstop_t ide_pc_intr(ide_drive_t *drive, struct ide_atapi_pc *pc,
  798. ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry,
  799. void (*update_buffers)(ide_drive_t *, struct ide_atapi_pc *),
  800. void (*retry_pc)(ide_drive_t *), void (*dsc_handle)(ide_drive_t *),
  801. void (*io_buffers)(ide_drive_t *, struct ide_atapi_pc *, unsigned int,
  802. int));
  803. ide_startstop_t ide_transfer_pc(ide_drive_t *, struct ide_atapi_pc *,
  804. ide_handler_t *, unsigned int, ide_expiry_t *);
  805. ide_startstop_t ide_issue_pc(ide_drive_t *, struct ide_atapi_pc *,
  806. ide_handler_t *, unsigned int, ide_expiry_t *);
  807. ide_startstop_t do_rw_taskfile(ide_drive_t *, ide_task_t *);
  808. void task_end_request(ide_drive_t *, struct request *, u8);
  809. int ide_raw_taskfile(ide_drive_t *, ide_task_t *, u8 *, u16);
  810. int ide_no_data_taskfile(ide_drive_t *, ide_task_t *);
  811. int ide_taskfile_ioctl(ide_drive_t *, unsigned int, unsigned long);
  812. int ide_cmd_ioctl(ide_drive_t *, unsigned int, unsigned long);
  813. int ide_task_ioctl(ide_drive_t *, unsigned int, unsigned long);
  814. extern int ide_driveid_update(ide_drive_t *);
  815. extern int ide_config_drive_speed(ide_drive_t *, u8);
  816. extern u8 eighty_ninty_three (ide_drive_t *);
  817. extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
  818. extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
  819. extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
  820. extern int ide_spin_wait_hwgroup(ide_drive_t *);
  821. extern void ide_timer_expiry(unsigned long);
  822. extern irqreturn_t ide_intr(int irq, void *dev_id);
  823. extern void do_ide_request(struct request_queue *);
  824. void ide_init_disk(struct gendisk *, ide_drive_t *);
  825. #ifdef CONFIG_IDEPCI_PCIBUS_ORDER
  826. extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
  827. #define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
  828. #else
  829. #define ide_pci_register_driver(d) pci_register_driver(d)
  830. #endif
  831. void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, int,
  832. u8 *, hw_regs_t *, hw_regs_t **);
  833. void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
  834. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  835. int ide_pci_set_master(struct pci_dev *, const char *);
  836. unsigned long ide_pci_dma_base(ide_hwif_t *, const struct ide_port_info *);
  837. extern const struct ide_dma_ops sff_dma_ops;
  838. int ide_pci_check_simplex(ide_hwif_t *, const struct ide_port_info *);
  839. int ide_hwif_setup_dma(ide_hwif_t *, const struct ide_port_info *);
  840. #else
  841. static inline int ide_hwif_setup_dma(ide_hwif_t *hwif,
  842. const struct ide_port_info *d)
  843. {
  844. return -EINVAL;
  845. }
  846. #endif
  847. extern void default_hwif_iops(ide_hwif_t *);
  848. extern void default_hwif_mmiops(ide_hwif_t *);
  849. extern void default_hwif_transport(ide_hwif_t *);
  850. typedef struct ide_pci_enablebit_s {
  851. u8 reg; /* byte pci reg holding the enable-bit */
  852. u8 mask; /* mask to isolate the enable-bit */
  853. u8 val; /* value of masked reg when "enabled" */
  854. } ide_pci_enablebit_t;
  855. enum {
  856. /* Uses ISA control ports not PCI ones. */
  857. IDE_HFLAG_ISA_PORTS = (1 << 0),
  858. /* single port device */
  859. IDE_HFLAG_SINGLE = (1 << 1),
  860. /* don't use legacy PIO blacklist */
  861. IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2),
  862. /* set for the second port of QD65xx */
  863. IDE_HFLAG_QD_2ND_PORT = (1 << 3),
  864. /* use PIO8/9 for prefetch off/on */
  865. IDE_HFLAG_ABUSE_PREFETCH = (1 << 4),
  866. /* use PIO6/7 for fast-devsel off/on */
  867. IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5),
  868. /* use 100-102 and 200-202 PIO values to set DMA modes */
  869. IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6),
  870. /*
  871. * keep DMA setting when programming PIO mode, may be used only
  872. * for hosts which have separate PIO and DMA timings (ie. PMAC)
  873. */
  874. IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7),
  875. /* program host for the transfer mode after programming device */
  876. IDE_HFLAG_POST_SET_MODE = (1 << 8),
  877. /* don't program host/device for the transfer mode ("smart" hosts) */
  878. IDE_HFLAG_NO_SET_MODE = (1 << 9),
  879. /* trust BIOS for programming chipset/device for DMA */
  880. IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10),
  881. /* host is CS5510/CS5520 */
  882. IDE_HFLAG_CS5520 = (1 << 11),
  883. /* ATAPI DMA is unsupported */
  884. IDE_HFLAG_NO_ATAPI_DMA = (1 << 12),
  885. /* set if host is a "non-bootable" controller */
  886. IDE_HFLAG_NON_BOOTABLE = (1 << 13),
  887. /* host doesn't support DMA */
  888. IDE_HFLAG_NO_DMA = (1 << 14),
  889. /* check if host is PCI IDE device before allowing DMA */
  890. IDE_HFLAG_NO_AUTODMA = (1 << 15),
  891. /* host uses MMIO */
  892. IDE_HFLAG_MMIO = (1 << 16),
  893. /* no LBA48 */
  894. IDE_HFLAG_NO_LBA48 = (1 << 17),
  895. /* no LBA48 DMA */
  896. IDE_HFLAG_NO_LBA48_DMA = (1 << 18),
  897. /* data FIFO is cleared by an error */
  898. IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19),
  899. /* serialize ports */
  900. IDE_HFLAG_SERIALIZE = (1 << 20),
  901. /* use legacy IRQs */
  902. IDE_HFLAG_LEGACY_IRQS = (1 << 21),
  903. /* force use of legacy IRQs */
  904. IDE_HFLAG_FORCE_LEGACY_IRQS = (1 << 22),
  905. /* limit LBA48 requests to 256 sectors */
  906. IDE_HFLAG_RQSIZE_256 = (1 << 23),
  907. /* use 32-bit I/O ops */
  908. IDE_HFLAG_IO_32BIT = (1 << 24),
  909. /* unmask IRQs */
  910. IDE_HFLAG_UNMASK_IRQS = (1 << 25),
  911. IDE_HFLAG_ABUSE_SET_DMA_MODE = (1 << 26),
  912. /* serialize ports if DMA is possible (for sl82c105) */
  913. IDE_HFLAG_SERIALIZE_DMA = (1 << 27),
  914. /* force host out of "simplex" mode */
  915. IDE_HFLAG_CLEAR_SIMPLEX = (1 << 28),
  916. /* DSC overlap is unsupported */
  917. IDE_HFLAG_NO_DSC = (1 << 29),
  918. /* never use 32-bit I/O ops */
  919. IDE_HFLAG_NO_IO_32BIT = (1 << 30),
  920. /* never unmask IRQs */
  921. IDE_HFLAG_NO_UNMASK_IRQS = (1 << 31),
  922. /* host uses VDMA (disabled for now) */
  923. IDE_HFLAG_VDMA = 0,
  924. };
  925. #ifdef CONFIG_BLK_DEV_OFFBOARD
  926. # define IDE_HFLAG_OFF_BOARD 0
  927. #else
  928. # define IDE_HFLAG_OFF_BOARD IDE_HFLAG_NON_BOOTABLE
  929. #endif
  930. struct ide_port_info {
  931. char *name;
  932. unsigned int (*init_chipset)(struct pci_dev *, const char *);
  933. void (*init_iops)(ide_hwif_t *);
  934. void (*init_hwif)(ide_hwif_t *);
  935. int (*init_dma)(ide_hwif_t *,
  936. const struct ide_port_info *);
  937. const struct ide_port_ops *port_ops;
  938. const struct ide_dma_ops *dma_ops;
  939. ide_pci_enablebit_t enablebits[2];
  940. hwif_chipset_t chipset;
  941. u32 host_flags;
  942. u8 pio_mask;
  943. u8 swdma_mask;
  944. u8 mwdma_mask;
  945. u8 udma_mask;
  946. };
  947. int ide_setup_pci_device(struct pci_dev *, const struct ide_port_info *);
  948. int ide_setup_pci_devices(struct pci_dev *, struct pci_dev *, const struct ide_port_info *);
  949. void ide_map_sg(ide_drive_t *, struct request *);
  950. void ide_init_sg_cmd(ide_drive_t *, struct request *);
  951. #define BAD_DMA_DRIVE 0
  952. #define GOOD_DMA_DRIVE 1
  953. struct drive_list_entry {
  954. const char *id_model;
  955. const char *id_firmware;
  956. };
  957. int ide_in_drive_list(struct hd_driveid *, const struct drive_list_entry *);
  958. #ifdef CONFIG_BLK_DEV_IDEDMA
  959. int __ide_dma_bad_drive(ide_drive_t *);
  960. int ide_id_dma_bug(ide_drive_t *);
  961. u8 ide_find_dma_mode(ide_drive_t *, u8);
  962. static inline u8 ide_max_dma_mode(ide_drive_t *drive)
  963. {
  964. return ide_find_dma_mode(drive, XFER_UDMA_6);
  965. }
  966. void ide_dma_off_quietly(ide_drive_t *);
  967. void ide_dma_off(ide_drive_t *);
  968. void ide_dma_on(ide_drive_t *);
  969. int ide_set_dma(ide_drive_t *);
  970. void ide_check_dma_crc(ide_drive_t *);
  971. ide_startstop_t ide_dma_intr(ide_drive_t *);
  972. int ide_build_sglist(ide_drive_t *, struct request *);
  973. void ide_destroy_dmatable(ide_drive_t *);
  974. #ifdef CONFIG_BLK_DEV_IDEDMA_SFF
  975. extern int ide_build_dmatable(ide_drive_t *, struct request *);
  976. int ide_allocate_dma_engine(ide_hwif_t *);
  977. void ide_release_dma_engine(ide_hwif_t *);
  978. void ide_dma_host_set(ide_drive_t *, int);
  979. extern int ide_dma_setup(ide_drive_t *);
  980. void ide_dma_exec_cmd(ide_drive_t *, u8);
  981. extern void ide_dma_start(ide_drive_t *);
  982. extern int __ide_dma_end(ide_drive_t *);
  983. int ide_dma_test_irq(ide_drive_t *);
  984. extern void ide_dma_lost_irq(ide_drive_t *);
  985. extern void ide_dma_timeout(ide_drive_t *);
  986. #endif /* CONFIG_BLK_DEV_IDEDMA_SFF */
  987. #else
  988. static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; }
  989. static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
  990. static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
  991. static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; }
  992. static inline void ide_dma_off(ide_drive_t *drive) { ; }
  993. static inline void ide_dma_on(ide_drive_t *drive) { ; }
  994. static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
  995. static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
  996. static inline void ide_check_dma_crc(ide_drive_t *drive) { ; }
  997. #endif /* CONFIG_BLK_DEV_IDEDMA */
  998. #ifndef CONFIG_BLK_DEV_IDEDMA_SFF
  999. static inline void ide_release_dma_engine(ide_hwif_t *hwif) { ; }
  1000. #endif
  1001. #ifdef CONFIG_BLK_DEV_IDEACPI
  1002. extern int ide_acpi_exec_tfs(ide_drive_t *drive);
  1003. extern void ide_acpi_get_timing(ide_hwif_t *hwif);
  1004. extern void ide_acpi_push_timing(ide_hwif_t *hwif);
  1005. extern void ide_acpi_init(ide_hwif_t *hwif);
  1006. void ide_acpi_port_init_devices(ide_hwif_t *);
  1007. extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
  1008. #else
  1009. static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
  1010. static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
  1011. static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
  1012. static inline void ide_acpi_init(ide_hwif_t *hwif) { ; }
  1013. static inline void ide_acpi_port_init_devices(ide_hwif_t *hwif) { ; }
  1014. static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
  1015. #endif
  1016. void ide_remove_port_from_hwgroup(ide_hwif_t *);
  1017. void ide_unregister(ide_hwif_t *);
  1018. void ide_register_region(struct gendisk *);
  1019. void ide_unregister_region(struct gendisk *);
  1020. void ide_undecoded_slave(ide_drive_t *);
  1021. void ide_port_apply_params(ide_hwif_t *);
  1022. int ide_device_add_all(u8 *, const struct ide_port_info *, hw_regs_t **);
  1023. int ide_device_add(u8 *, const struct ide_port_info *, hw_regs_t **);
  1024. int ide_legacy_device_add(const struct ide_port_info *, unsigned long);
  1025. void ide_port_unregister_devices(ide_hwif_t *);
  1026. void ide_port_scan(ide_hwif_t *);
  1027. static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
  1028. {
  1029. return hwif->hwif_data;
  1030. }
  1031. static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
  1032. {
  1033. hwif->hwif_data = data;
  1034. }
  1035. const char *ide_xfer_verbose(u8 mode);
  1036. extern void ide_toggle_bounce(ide_drive_t *drive, int on);
  1037. extern int ide_set_xfer_rate(ide_drive_t *drive, u8 rate);
  1038. static inline int ide_dev_has_iordy(struct hd_driveid *id)
  1039. {
  1040. return ((id->field_valid & 2) && (id->capability & 8)) ? 1 : 0;
  1041. }
  1042. static inline int ide_dev_is_sata(struct hd_driveid *id)
  1043. {
  1044. /*
  1045. * See if word 93 is 0 AND drive is at least ATA-5 compatible
  1046. * verifying that word 80 by casting it to a signed type --
  1047. * this trick allows us to filter out the reserved values of
  1048. * 0x0000 and 0xffff along with the earlier ATA revisions...
  1049. */
  1050. if (id->hw_config == 0 && (short)id->major_rev_num >= 0x0020)
  1051. return 1;
  1052. return 0;
  1053. }
  1054. u64 ide_get_lba_addr(struct ide_taskfile *, int);
  1055. u8 ide_dump_status(ide_drive_t *, const char *, u8);
  1056. struct ide_timing {
  1057. u8 mode;
  1058. u8 setup; /* t1 */
  1059. u16 act8b; /* t2 for 8-bit io */
  1060. u16 rec8b; /* t2i for 8-bit io */
  1061. u16 cyc8b; /* t0 for 8-bit io */
  1062. u16 active; /* t2 or tD */
  1063. u16 recover; /* t2i or tK */
  1064. u16 cycle; /* t0 */
  1065. u16 udma; /* t2CYCTYP/2 */
  1066. };
  1067. enum {
  1068. IDE_TIMING_SETUP = (1 << 0),
  1069. IDE_TIMING_ACT8B = (1 << 1),
  1070. IDE_TIMING_REC8B = (1 << 2),
  1071. IDE_TIMING_CYC8B = (1 << 3),
  1072. IDE_TIMING_8BIT = IDE_TIMING_ACT8B | IDE_TIMING_REC8B |
  1073. IDE_TIMING_CYC8B,
  1074. IDE_TIMING_ACTIVE = (1 << 4),
  1075. IDE_TIMING_RECOVER = (1 << 5),
  1076. IDE_TIMING_CYCLE = (1 << 6),
  1077. IDE_TIMING_UDMA = (1 << 7),
  1078. IDE_TIMING_ALL = IDE_TIMING_SETUP | IDE_TIMING_8BIT |
  1079. IDE_TIMING_ACTIVE | IDE_TIMING_RECOVER |
  1080. IDE_TIMING_CYCLE | IDE_TIMING_UDMA,
  1081. };
  1082. struct ide_timing *ide_timing_find_mode(u8);
  1083. u16 ide_pio_cycle_time(ide_drive_t *, u8);
  1084. void ide_timing_merge(struct ide_timing *, struct ide_timing *,
  1085. struct ide_timing *, unsigned int);
  1086. int ide_timing_compute(ide_drive_t *, u8, struct ide_timing *, int, int);
  1087. int ide_scan_pio_blacklist(char *);
  1088. u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8);
  1089. int ide_set_pio_mode(ide_drive_t *, u8);
  1090. int ide_set_dma_mode(ide_drive_t *, u8);
  1091. void ide_set_pio(ide_drive_t *, u8);
  1092. static inline void ide_set_max_pio(ide_drive_t *drive)
  1093. {
  1094. ide_set_pio(drive, 255);
  1095. }
  1096. extern spinlock_t ide_lock;
  1097. extern struct mutex ide_cfg_mtx;
  1098. /*
  1099. * Structure locking:
  1100. *
  1101. * ide_cfg_mtx and ide_lock together protect changes to
  1102. * ide_hwif_t->{next,hwgroup}
  1103. * ide_drive_t->next
  1104. *
  1105. * ide_hwgroup_t->busy: ide_lock
  1106. * ide_hwgroup_t->hwif: ide_lock
  1107. * ide_hwif_t->mate: constant, no locking
  1108. * ide_drive_t->hwif: constant, no locking
  1109. */
  1110. #define local_irq_set(flags) do { local_save_flags((flags)); local_irq_enable_in_hardirq(); } while (0)
  1111. extern struct bus_type ide_bus_type;
  1112. extern struct class *ide_port_class;
  1113. /* check if CACHE FLUSH (EXT) command is supported (bits defined in ATA-6) */
  1114. #define ide_id_has_flush_cache(id) ((id)->cfs_enable_2 & 0x3000)
  1115. /* some Maxtor disks have bit 13 defined incorrectly so check bit 10 too */
  1116. #define ide_id_has_flush_cache_ext(id) \
  1117. (((id)->cfs_enable_2 & 0x2400) == 0x2400)
  1118. static inline void ide_dump_identify(u8 *id)
  1119. {
  1120. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_NONE, 16, 2, id, 512, 0);
  1121. }
  1122. static inline int hwif_to_node(ide_hwif_t *hwif)
  1123. {
  1124. struct pci_dev *dev = to_pci_dev(hwif->dev);
  1125. return hwif->dev ? pcibus_to_node(dev->bus) : -1;
  1126. }
  1127. static inline ide_drive_t *ide_get_paired_drive(ide_drive_t *drive)
  1128. {
  1129. ide_hwif_t *hwif = HWIF(drive);
  1130. return &hwif->drives[(drive->dn ^ 1) & 1];
  1131. }
  1132. #endif /* _IDE_H */