davinci-mcasp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/delay.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/initval.h>
  27. #include <sound/soc.h>
  28. #include "davinci-pcm.h"
  29. #include "davinci-mcasp.h"
  30. /*
  31. * McASP register definitions
  32. */
  33. #define DAVINCI_MCASP_PID_REG 0x00
  34. #define DAVINCI_MCASP_PWREMUMGT_REG 0x04
  35. #define DAVINCI_MCASP_PFUNC_REG 0x10
  36. #define DAVINCI_MCASP_PDIR_REG 0x14
  37. #define DAVINCI_MCASP_PDOUT_REG 0x18
  38. #define DAVINCI_MCASP_PDSET_REG 0x1c
  39. #define DAVINCI_MCASP_PDCLR_REG 0x20
  40. #define DAVINCI_MCASP_TLGC_REG 0x30
  41. #define DAVINCI_MCASP_TLMR_REG 0x34
  42. #define DAVINCI_MCASP_GBLCTL_REG 0x44
  43. #define DAVINCI_MCASP_AMUTE_REG 0x48
  44. #define DAVINCI_MCASP_LBCTL_REG 0x4c
  45. #define DAVINCI_MCASP_TXDITCTL_REG 0x50
  46. #define DAVINCI_MCASP_GBLCTLR_REG 0x60
  47. #define DAVINCI_MCASP_RXMASK_REG 0x64
  48. #define DAVINCI_MCASP_RXFMT_REG 0x68
  49. #define DAVINCI_MCASP_RXFMCTL_REG 0x6c
  50. #define DAVINCI_MCASP_ACLKRCTL_REG 0x70
  51. #define DAVINCI_MCASP_AHCLKRCTL_REG 0x74
  52. #define DAVINCI_MCASP_RXTDM_REG 0x78
  53. #define DAVINCI_MCASP_EVTCTLR_REG 0x7c
  54. #define DAVINCI_MCASP_RXSTAT_REG 0x80
  55. #define DAVINCI_MCASP_RXTDMSLOT_REG 0x84
  56. #define DAVINCI_MCASP_RXCLKCHK_REG 0x88
  57. #define DAVINCI_MCASP_REVTCTL_REG 0x8c
  58. #define DAVINCI_MCASP_GBLCTLX_REG 0xa0
  59. #define DAVINCI_MCASP_TXMASK_REG 0xa4
  60. #define DAVINCI_MCASP_TXFMT_REG 0xa8
  61. #define DAVINCI_MCASP_TXFMCTL_REG 0xac
  62. #define DAVINCI_MCASP_ACLKXCTL_REG 0xb0
  63. #define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4
  64. #define DAVINCI_MCASP_TXTDM_REG 0xb8
  65. #define DAVINCI_MCASP_EVTCTLX_REG 0xbc
  66. #define DAVINCI_MCASP_TXSTAT_REG 0xc0
  67. #define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4
  68. #define DAVINCI_MCASP_TXCLKCHK_REG 0xc8
  69. #define DAVINCI_MCASP_XEVTCTL_REG 0xcc
  70. /* Left(even TDM Slot) Channel Status Register File */
  71. #define DAVINCI_MCASP_DITCSRA_REG 0x100
  72. /* Right(odd TDM slot) Channel Status Register File */
  73. #define DAVINCI_MCASP_DITCSRB_REG 0x118
  74. /* Left(even TDM slot) User Data Register File */
  75. #define DAVINCI_MCASP_DITUDRA_REG 0x130
  76. /* Right(odd TDM Slot) User Data Register File */
  77. #define DAVINCI_MCASP_DITUDRB_REG 0x148
  78. /* Serializer n Control Register */
  79. #define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180
  80. #define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \
  81. (n << 2))
  82. /* Transmit Buffer for Serializer n */
  83. #define DAVINCI_MCASP_TXBUF_REG 0x200
  84. /* Receive Buffer for Serializer n */
  85. #define DAVINCI_MCASP_RXBUF_REG 0x280
  86. /* McASP FIFO Registers */
  87. #define DAVINCI_MCASP_WFIFOCTL (0x1010)
  88. #define DAVINCI_MCASP_WFIFOSTS (0x1014)
  89. #define DAVINCI_MCASP_RFIFOCTL (0x1018)
  90. #define DAVINCI_MCASP_RFIFOSTS (0x101C)
  91. /*
  92. * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management
  93. * Register Bits
  94. */
  95. #define MCASP_FREE BIT(0)
  96. #define MCASP_SOFT BIT(1)
  97. /*
  98. * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits
  99. */
  100. #define AXR(n) (1<<n)
  101. #define PFUNC_AMUTE BIT(25)
  102. #define ACLKX BIT(26)
  103. #define AHCLKX BIT(27)
  104. #define AFSX BIT(28)
  105. #define ACLKR BIT(29)
  106. #define AHCLKR BIT(30)
  107. #define AFSR BIT(31)
  108. /*
  109. * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits
  110. */
  111. #define AXR(n) (1<<n)
  112. #define PDIR_AMUTE BIT(25)
  113. #define ACLKX BIT(26)
  114. #define AHCLKX BIT(27)
  115. #define AFSX BIT(28)
  116. #define ACLKR BIT(29)
  117. #define AHCLKR BIT(30)
  118. #define AFSR BIT(31)
  119. /*
  120. * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits
  121. */
  122. #define DITEN BIT(0) /* Transmit DIT mode enable/disable */
  123. #define VA BIT(2)
  124. #define VB BIT(3)
  125. /*
  126. * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits
  127. */
  128. #define TXROT(val) (val)
  129. #define TXSEL BIT(3)
  130. #define TXSSZ(val) (val<<4)
  131. #define TXPBIT(val) (val<<8)
  132. #define TXPAD(val) (val<<13)
  133. #define TXORD BIT(15)
  134. #define FSXDLY(val) (val<<16)
  135. /*
  136. * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits
  137. */
  138. #define RXROT(val) (val)
  139. #define RXSEL BIT(3)
  140. #define RXSSZ(val) (val<<4)
  141. #define RXPBIT(val) (val<<8)
  142. #define RXPAD(val) (val<<13)
  143. #define RXORD BIT(15)
  144. #define FSRDLY(val) (val<<16)
  145. /*
  146. * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits
  147. */
  148. #define FSXPOL BIT(0)
  149. #define AFSXE BIT(1)
  150. #define FSXDUR BIT(4)
  151. #define FSXMOD(val) (val<<7)
  152. /*
  153. * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits
  154. */
  155. #define FSRPOL BIT(0)
  156. #define AFSRE BIT(1)
  157. #define FSRDUR BIT(4)
  158. #define FSRMOD(val) (val<<7)
  159. /*
  160. * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits
  161. */
  162. #define ACLKXDIV(val) (val)
  163. #define ACLKXE BIT(5)
  164. #define TX_ASYNC BIT(6)
  165. #define ACLKXPOL BIT(7)
  166. /*
  167. * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits
  168. */
  169. #define ACLKRDIV(val) (val)
  170. #define ACLKRE BIT(5)
  171. #define RX_ASYNC BIT(6)
  172. #define ACLKRPOL BIT(7)
  173. /*
  174. * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control
  175. * Register Bits
  176. */
  177. #define AHCLKXDIV(val) (val)
  178. #define AHCLKXPOL BIT(14)
  179. #define AHCLKXE BIT(15)
  180. /*
  181. * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control
  182. * Register Bits
  183. */
  184. #define AHCLKRDIV(val) (val)
  185. #define AHCLKRPOL BIT(14)
  186. #define AHCLKRE BIT(15)
  187. /*
  188. * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits
  189. */
  190. #define MODE(val) (val)
  191. #define DISMOD (val)(val<<2)
  192. #define TXSTATE BIT(4)
  193. #define RXSTATE BIT(5)
  194. /*
  195. * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits
  196. */
  197. #define LBEN BIT(0)
  198. #define LBORD BIT(1)
  199. #define LBGENMODE(val) (val<<2)
  200. /*
  201. * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration
  202. */
  203. #define TXTDMS(n) (1<<n)
  204. /*
  205. * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration
  206. */
  207. #define RXTDMS(n) (1<<n)
  208. /*
  209. * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits
  210. */
  211. #define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */
  212. #define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */
  213. #define RXSERCLR BIT(2) /* Receiver Serializer Clear */
  214. #define RXSMRST BIT(3) /* Receiver State Machine Reset */
  215. #define RXFSRST BIT(4) /* Frame Sync Generator Reset */
  216. #define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */
  217. #define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/
  218. #define TXSERCLR BIT(10) /* Transmit Serializer Clear */
  219. #define TXSMRST BIT(11) /* Transmitter State Machine Reset */
  220. #define TXFSRST BIT(12) /* Frame Sync Generator Reset */
  221. /*
  222. * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits
  223. */
  224. #define MUTENA(val) (val)
  225. #define MUTEINPOL BIT(2)
  226. #define MUTEINENA BIT(3)
  227. #define MUTEIN BIT(4)
  228. #define MUTER BIT(5)
  229. #define MUTEX BIT(6)
  230. #define MUTEFSR BIT(7)
  231. #define MUTEFSX BIT(8)
  232. #define MUTEBADCLKR BIT(9)
  233. #define MUTEBADCLKX BIT(10)
  234. #define MUTERXDMAERR BIT(11)
  235. #define MUTETXDMAERR BIT(12)
  236. /*
  237. * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits
  238. */
  239. #define RXDATADMADIS BIT(0)
  240. /*
  241. * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits
  242. */
  243. #define TXDATADMADIS BIT(0)
  244. /*
  245. * DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits
  246. */
  247. #define FIFO_ENABLE BIT(16)
  248. #define NUMEVT_MASK (0xFF << 8)
  249. #define NUMDMA_MASK (0xFF)
  250. #define DAVINCI_MCASP_NUM_SERIALIZER 16
  251. static inline void mcasp_set_bits(void __iomem *reg, u32 val)
  252. {
  253. __raw_writel(__raw_readl(reg) | val, reg);
  254. }
  255. static inline void mcasp_clr_bits(void __iomem *reg, u32 val)
  256. {
  257. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  258. }
  259. static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)
  260. {
  261. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  262. }
  263. static inline void mcasp_set_reg(void __iomem *reg, u32 val)
  264. {
  265. __raw_writel(val, reg);
  266. }
  267. static inline u32 mcasp_get_reg(void __iomem *reg)
  268. {
  269. return (unsigned int)__raw_readl(reg);
  270. }
  271. static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)
  272. {
  273. int i = 0;
  274. mcasp_set_bits(regs, val);
  275. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  276. /* loop count is to avoid the lock-up */
  277. for (i = 0; i < 1000; i++) {
  278. if ((mcasp_get_reg(regs) & val) == val)
  279. break;
  280. }
  281. if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))
  282. printk(KERN_ERR "GBLCTL write error\n");
  283. }
  284. static void mcasp_start_rx(struct davinci_audio_dev *dev)
  285. {
  286. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  287. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  288. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  289. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  290. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  291. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  292. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  293. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  294. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  295. }
  296. static void mcasp_start_tx(struct davinci_audio_dev *dev)
  297. {
  298. u8 offset = 0, i;
  299. u32 cnt;
  300. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  301. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  302. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  303. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  304. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  305. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  306. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  307. for (i = 0; i < dev->num_serializer; i++) {
  308. if (dev->serial_dir[i] == TX_MODE) {
  309. offset = i;
  310. break;
  311. }
  312. }
  313. /* wait for TX ready */
  314. cnt = 0;
  315. while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) &
  316. TXSTATE) && (cnt < 100000))
  317. cnt++;
  318. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  319. }
  320. static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)
  321. {
  322. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  323. mcasp_start_tx(dev);
  324. else
  325. mcasp_start_rx(dev);
  326. /* enable FIFO */
  327. if (dev->txnumevt)
  328. mcasp_set_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  329. if (dev->rxnumevt)
  330. mcasp_set_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  331. }
  332. static void mcasp_stop_rx(struct davinci_audio_dev *dev)
  333. {
  334. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);
  335. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  336. }
  337. static void mcasp_stop_tx(struct davinci_audio_dev *dev)
  338. {
  339. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);
  340. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  341. }
  342. static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)
  343. {
  344. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  345. mcasp_stop_tx(dev);
  346. else
  347. mcasp_stop_rx(dev);
  348. /* disable FIFO */
  349. if (dev->txnumevt)
  350. mcasp_clr_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  351. if (dev->rxnumevt)
  352. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  353. }
  354. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  355. unsigned int fmt)
  356. {
  357. struct davinci_audio_dev *dev = cpu_dai->private_data;
  358. void __iomem *base = dev->base;
  359. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  360. case SND_SOC_DAIFMT_CBS_CFS:
  361. /* codec is clock and frame slave */
  362. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  363. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  364. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  365. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  366. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, (0x7 << 26));
  367. break;
  368. case SND_SOC_DAIFMT_CBM_CFS:
  369. /* codec is clock master and frame slave */
  370. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  371. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  372. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  373. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  374. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, (0x2d << 26));
  375. break;
  376. case SND_SOC_DAIFMT_CBM_CFM:
  377. /* codec is clock and frame master */
  378. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  379. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  380. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  381. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  382. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG, (0x3f << 26));
  383. break;
  384. default:
  385. return -EINVAL;
  386. }
  387. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  388. case SND_SOC_DAIFMT_IB_NF:
  389. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  390. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  391. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  392. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  393. break;
  394. case SND_SOC_DAIFMT_NB_IF:
  395. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  396. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  397. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  398. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  399. break;
  400. case SND_SOC_DAIFMT_IB_IF:
  401. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  402. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  403. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  404. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  405. break;
  406. case SND_SOC_DAIFMT_NB_NF:
  407. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  408. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  409. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  410. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  411. break;
  412. default:
  413. return -EINVAL;
  414. }
  415. return 0;
  416. }
  417. static int davinci_config_channel_size(struct davinci_audio_dev *dev,
  418. int channel_size)
  419. {
  420. u32 fmt = 0;
  421. u32 mask, rotate;
  422. switch (channel_size) {
  423. case DAVINCI_AUDIO_WORD_8:
  424. fmt = 0x03;
  425. rotate = 6;
  426. mask = 0x000000ff;
  427. break;
  428. case DAVINCI_AUDIO_WORD_12:
  429. fmt = 0x05;
  430. rotate = 5;
  431. mask = 0x00000fff;
  432. break;
  433. case DAVINCI_AUDIO_WORD_16:
  434. fmt = 0x07;
  435. rotate = 4;
  436. mask = 0x0000ffff;
  437. break;
  438. case DAVINCI_AUDIO_WORD_20:
  439. fmt = 0x09;
  440. rotate = 3;
  441. mask = 0x000fffff;
  442. break;
  443. case DAVINCI_AUDIO_WORD_24:
  444. fmt = 0x0B;
  445. rotate = 2;
  446. mask = 0x00ffffff;
  447. break;
  448. case DAVINCI_AUDIO_WORD_28:
  449. fmt = 0x0D;
  450. rotate = 1;
  451. mask = 0x0fffffff;
  452. break;
  453. case DAVINCI_AUDIO_WORD_32:
  454. fmt = 0x0F;
  455. rotate = 0;
  456. mask = 0xffffffff;
  457. break;
  458. default:
  459. return -EINVAL;
  460. }
  461. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
  462. RXSSZ(fmt), RXSSZ(0x0F));
  463. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  464. TXSSZ(fmt), TXSSZ(0x0F));
  465. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXROT(rotate),
  466. TXROT(7));
  467. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXROT(rotate),
  468. RXROT(7));
  469. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask);
  470. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, mask);
  471. return 0;
  472. }
  473. static void davinci_hw_common_param(struct davinci_audio_dev *dev, int stream)
  474. {
  475. int i;
  476. u8 tx_ser = 0;
  477. u8 rx_ser = 0;
  478. /* Default configuration */
  479. mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  480. /* All PINS as McASP */
  481. mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  482. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  483. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  484. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,
  485. TXDATADMADIS);
  486. } else {
  487. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  488. mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,
  489. RXDATADMADIS);
  490. }
  491. for (i = 0; i < dev->num_serializer; i++) {
  492. mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
  493. dev->serial_dir[i]);
  494. if (dev->serial_dir[i] == TX_MODE) {
  495. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  496. AXR(i));
  497. tx_ser++;
  498. } else if (dev->serial_dir[i] == RX_MODE) {
  499. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  500. AXR(i));
  501. rx_ser++;
  502. }
  503. }
  504. if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
  505. if (dev->txnumevt * tx_ser > 64)
  506. dev->txnumevt = 1;
  507. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, tx_ser,
  508. NUMDMA_MASK);
  509. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  510. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  511. mcasp_set_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  512. }
  513. if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
  514. if (dev->rxnumevt * rx_ser > 64)
  515. dev->rxnumevt = 1;
  516. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, rx_ser,
  517. NUMDMA_MASK);
  518. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  519. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  520. mcasp_set_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  521. }
  522. }
  523. static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)
  524. {
  525. int i, active_slots;
  526. u32 mask = 0;
  527. active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;
  528. for (i = 0; i < active_slots; i++)
  529. mask |= (1 << i);
  530. mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  531. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  532. /* bit stream is MSB first with no delay */
  533. /* DSP_B mode */
  534. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,
  535. AHCLKXE);
  536. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);
  537. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);
  538. if ((dev->tdm_slots >= 2) || (dev->tdm_slots <= 32))
  539. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  540. FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));
  541. else
  542. printk(KERN_ERR "playback tdm slot %d not supported\n",
  543. dev->tdm_slots);
  544. mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  545. } else {
  546. /* bit stream is MSB first with no delay */
  547. /* DSP_B mode */
  548. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);
  549. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,
  550. AHCLKRE);
  551. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);
  552. if ((dev->tdm_slots >= 2) || (dev->tdm_slots <= 32))
  553. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,
  554. FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));
  555. else
  556. printk(KERN_ERR "capture tdm slot %d not supported\n",
  557. dev->tdm_slots);
  558. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  559. }
  560. }
  561. /* S/PDIF */
  562. static void davinci_hw_dit_param(struct davinci_audio_dev *dev)
  563. {
  564. /* Set the PDIR for Serialiser as output */
  565. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX);
  566. /* TXMASK for 24 bits */
  567. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF);
  568. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  569. and LSB first */
  570. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  571. TXROT(6) | TXSSZ(15));
  572. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  573. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  574. AFSXE | FSXMOD(0x180));
  575. /* Set the TX tdm : for all the slots */
  576. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  577. /* Set the TX clock controls : div = 1 and internal */
  578. mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  579. ACLKXE | TX_ASYNC);
  580. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  581. /* Only 44100 and 48000 are valid, both have the same setting */
  582. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  583. /* Enable the DIT */
  584. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  585. }
  586. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  587. struct snd_pcm_hw_params *params,
  588. struct snd_soc_dai *cpu_dai)
  589. {
  590. struct davinci_audio_dev *dev = cpu_dai->private_data;
  591. struct davinci_pcm_dma_params *dma_params =
  592. &dev->dma_params[substream->stream];
  593. int word_length;
  594. u8 numevt;
  595. davinci_hw_common_param(dev, substream->stream);
  596. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  597. numevt = dev->txnumevt;
  598. else
  599. numevt = dev->rxnumevt;
  600. if (!numevt)
  601. numevt = 1;
  602. if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)
  603. davinci_hw_dit_param(dev);
  604. else
  605. davinci_hw_param(dev, substream->stream);
  606. switch (params_format(params)) {
  607. case SNDRV_PCM_FORMAT_S8:
  608. dma_params->data_type = 1;
  609. word_length = DAVINCI_AUDIO_WORD_8;
  610. break;
  611. case SNDRV_PCM_FORMAT_S16_LE:
  612. dma_params->data_type = 2;
  613. word_length = DAVINCI_AUDIO_WORD_16;
  614. break;
  615. case SNDRV_PCM_FORMAT_S32_LE:
  616. dma_params->data_type = 4;
  617. word_length = DAVINCI_AUDIO_WORD_32;
  618. break;
  619. default:
  620. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  621. return -EINVAL;
  622. }
  623. if (dev->version == MCASP_VERSION_2) {
  624. dma_params->data_type *= numevt;
  625. dma_params->acnt = 4 * numevt;
  626. } else
  627. dma_params->acnt = dma_params->data_type;
  628. davinci_config_channel_size(dev, word_length);
  629. return 0;
  630. }
  631. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  632. int cmd, struct snd_soc_dai *cpu_dai)
  633. {
  634. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  635. struct davinci_audio_dev *dev = rtd->dai->cpu_dai->private_data;
  636. int ret = 0;
  637. switch (cmd) {
  638. case SNDRV_PCM_TRIGGER_START:
  639. case SNDRV_PCM_TRIGGER_RESUME:
  640. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  641. davinci_mcasp_start(dev, substream->stream);
  642. break;
  643. case SNDRV_PCM_TRIGGER_STOP:
  644. case SNDRV_PCM_TRIGGER_SUSPEND:
  645. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  646. davinci_mcasp_stop(dev, substream->stream);
  647. break;
  648. default:
  649. ret = -EINVAL;
  650. }
  651. return ret;
  652. }
  653. static struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  654. .trigger = davinci_mcasp_trigger,
  655. .hw_params = davinci_mcasp_hw_params,
  656. .set_fmt = davinci_mcasp_set_dai_fmt,
  657. };
  658. struct snd_soc_dai davinci_mcasp_dai[] = {
  659. {
  660. .name = "davinci-i2s",
  661. .id = 0,
  662. .playback = {
  663. .channels_min = 2,
  664. .channels_max = 2,
  665. .rates = DAVINCI_MCASP_RATES,
  666. .formats = SNDRV_PCM_FMTBIT_S8 |
  667. SNDRV_PCM_FMTBIT_S16_LE |
  668. SNDRV_PCM_FMTBIT_S32_LE,
  669. },
  670. .capture = {
  671. .channels_min = 2,
  672. .channels_max = 2,
  673. .rates = DAVINCI_MCASP_RATES,
  674. .formats = SNDRV_PCM_FMTBIT_S8 |
  675. SNDRV_PCM_FMTBIT_S16_LE |
  676. SNDRV_PCM_FMTBIT_S32_LE,
  677. },
  678. .ops = &davinci_mcasp_dai_ops,
  679. },
  680. {
  681. .name = "davinci-dit",
  682. .id = 1,
  683. .playback = {
  684. .channels_min = 1,
  685. .channels_max = 384,
  686. .rates = DAVINCI_MCASP_RATES,
  687. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  688. },
  689. .ops = &davinci_mcasp_dai_ops,
  690. },
  691. };
  692. EXPORT_SYMBOL_GPL(davinci_mcasp_dai);
  693. static int davinci_mcasp_probe(struct platform_device *pdev)
  694. {
  695. struct davinci_pcm_dma_params *dma_data;
  696. struct resource *mem, *ioarea, *res;
  697. struct snd_platform_data *pdata;
  698. struct davinci_audio_dev *dev;
  699. int ret = 0;
  700. dev = kzalloc(sizeof(struct davinci_audio_dev), GFP_KERNEL);
  701. if (!dev)
  702. return -ENOMEM;
  703. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  704. if (!mem) {
  705. dev_err(&pdev->dev, "no mem resource?\n");
  706. ret = -ENODEV;
  707. goto err_release_data;
  708. }
  709. ioarea = request_mem_region(mem->start,
  710. (mem->end - mem->start) + 1, pdev->name);
  711. if (!ioarea) {
  712. dev_err(&pdev->dev, "Audio region already claimed\n");
  713. ret = -EBUSY;
  714. goto err_release_data;
  715. }
  716. pdata = pdev->dev.platform_data;
  717. dev->clk = clk_get(&pdev->dev, NULL);
  718. if (IS_ERR(dev->clk)) {
  719. ret = -ENODEV;
  720. goto err_release_region;
  721. }
  722. clk_enable(dev->clk);
  723. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  724. dev->op_mode = pdata->op_mode;
  725. dev->tdm_slots = pdata->tdm_slots;
  726. dev->num_serializer = pdata->num_serializer;
  727. dev->serial_dir = pdata->serial_dir;
  728. dev->codec_fmt = pdata->codec_fmt;
  729. dev->version = pdata->version;
  730. dev->txnumevt = pdata->txnumevt;
  731. dev->rxnumevt = pdata->rxnumevt;
  732. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
  733. dma_data->eventq_no = pdata->eventq_no;
  734. dma_data->dma_addr = (dma_addr_t) (pdata->tx_dma_offset +
  735. io_v2p(dev->base));
  736. /* first TX, then RX */
  737. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  738. if (!res) {
  739. dev_err(&pdev->dev, "no DMA resource\n");
  740. goto err_release_region;
  741. }
  742. dma_data->channel = res->start;
  743. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_CAPTURE];
  744. dma_data->eventq_no = pdata->eventq_no;
  745. dma_data->dma_addr = (dma_addr_t)(pdata->rx_dma_offset +
  746. io_v2p(dev->base));
  747. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  748. if (!res) {
  749. dev_err(&pdev->dev, "no DMA resource\n");
  750. goto err_release_region;
  751. }
  752. dma_data->channel = res->start;
  753. davinci_mcasp_dai[pdata->op_mode].private_data = dev;
  754. davinci_mcasp_dai[pdata->op_mode].dev = &pdev->dev;
  755. ret = snd_soc_register_dai(&davinci_mcasp_dai[pdata->op_mode]);
  756. if (ret != 0)
  757. goto err_release_region;
  758. return 0;
  759. err_release_region:
  760. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  761. err_release_data:
  762. kfree(dev);
  763. return ret;
  764. }
  765. static int davinci_mcasp_remove(struct platform_device *pdev)
  766. {
  767. struct snd_platform_data *pdata = pdev->dev.platform_data;
  768. struct davinci_audio_dev *dev;
  769. struct resource *mem;
  770. snd_soc_unregister_dai(&davinci_mcasp_dai[pdata->op_mode]);
  771. dev = davinci_mcasp_dai[pdata->op_mode].private_data;
  772. clk_disable(dev->clk);
  773. clk_put(dev->clk);
  774. dev->clk = NULL;
  775. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  776. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  777. kfree(dev);
  778. return 0;
  779. }
  780. static struct platform_driver davinci_mcasp_driver = {
  781. .probe = davinci_mcasp_probe,
  782. .remove = davinci_mcasp_remove,
  783. .driver = {
  784. .name = "davinci-mcasp",
  785. .owner = THIS_MODULE,
  786. },
  787. };
  788. static int __init davinci_mcasp_init(void)
  789. {
  790. return platform_driver_register(&davinci_mcasp_driver);
  791. }
  792. module_init(davinci_mcasp_init);
  793. static void __exit davinci_mcasp_exit(void)
  794. {
  795. platform_driver_unregister(&davinci_mcasp_driver);
  796. }
  797. module_exit(davinci_mcasp_exit);
  798. MODULE_AUTHOR("Steve Chen");
  799. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  800. MODULE_LICENSE("GPL");