io.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995 Waldorf GmbH
  7. * Copyright (C) 1994 - 2000, 06 Ralf Baechle
  8. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  9. * Copyright (C) 2004, 2005 MIPS Technologies, Inc. All rights reserved.
  10. * Author: Maciej W. Rozycki <macro@mips.com>
  11. */
  12. #ifndef _ASM_IO_H
  13. #define _ASM_IO_H
  14. #include <linux/compiler.h>
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <linux/irqflags.h>
  18. #include <asm/addrspace.h>
  19. #include <asm/bug.h>
  20. #include <asm/byteorder.h>
  21. #include <asm/cpu.h>
  22. #include <asm/cpu-features.h>
  23. #include <asm-generic/iomap.h>
  24. #include <asm/page.h>
  25. #include <asm/pgtable-bits.h>
  26. #include <asm/processor.h>
  27. #include <asm/string.h>
  28. #include <ioremap.h>
  29. #include <mangle-port.h>
  30. /*
  31. * Slowdown I/O port space accesses for antique hardware.
  32. */
  33. #undef CONF_SLOWDOWN_IO
  34. /*
  35. * Raw operations are never swapped in software. OTOH values that raw
  36. * operations are working on may or may not have been swapped by the bus
  37. * hardware. An example use would be for flash memory that's used for
  38. * execute in place.
  39. */
  40. # define __raw_ioswabb(a, x) (x)
  41. # define __raw_ioswabw(a, x) (x)
  42. # define __raw_ioswabl(a, x) (x)
  43. # define __raw_ioswabq(a, x) (x)
  44. # define ____raw_ioswabq(a, x) (x)
  45. /* ioswab[bwlq], __mem_ioswab[bwlq] are defined in mangle-port.h */
  46. #define IO_SPACE_LIMIT 0xffff
  47. /*
  48. * On MIPS I/O ports are memory mapped, so we access them using normal
  49. * load/store instructions. mips_io_port_base is the virtual address to
  50. * which all ports are being mapped. For sake of efficiency some code
  51. * assumes that this is an address that can be loaded with a single lui
  52. * instruction, so the lower 16 bits must be zero. Should be true on
  53. * on any sane architecture; generic code does not use this assumption.
  54. */
  55. extern const unsigned long mips_io_port_base;
  56. /*
  57. * Gcc will generate code to load the value of mips_io_port_base after each
  58. * function call which may be fairly wasteful in some cases. So we don't
  59. * play quite by the book. We tell gcc mips_io_port_base is a long variable
  60. * which solves the code generation issue. Now we need to violate the
  61. * aliasing rules a little to make initialization possible and finally we
  62. * will need the barrier() to fight side effects of the aliasing chat.
  63. * This trickery will eventually collapse under gcc's optimizer. Oh well.
  64. */
  65. static inline void set_io_port_base(unsigned long base)
  66. {
  67. * (unsigned long *) &mips_io_port_base = base;
  68. barrier();
  69. }
  70. /*
  71. * Thanks to James van Artsdalen for a better timing-fix than
  72. * the two short jumps: using outb's to a nonexistent port seems
  73. * to guarantee better timings even on fast machines.
  74. *
  75. * On the other hand, I'd like to be sure of a non-existent port:
  76. * I feel a bit unsafe about using 0x80 (should be safe, though)
  77. *
  78. * Linus
  79. *
  80. */
  81. #define __SLOW_DOWN_IO \
  82. __asm__ __volatile__( \
  83. "sb\t$0,0x80(%0)" \
  84. : : "r" (mips_io_port_base));
  85. #ifdef CONF_SLOWDOWN_IO
  86. #ifdef REALLY_SLOW_IO
  87. #define SLOW_DOWN_IO { __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; }
  88. #else
  89. #define SLOW_DOWN_IO __SLOW_DOWN_IO
  90. #endif
  91. #else
  92. #define SLOW_DOWN_IO
  93. #endif
  94. /*
  95. * virt_to_phys - map virtual addresses to physical
  96. * @address: address to remap
  97. *
  98. * The returned physical address is the physical (CPU) mapping for
  99. * the memory address given. It is only valid to use this function on
  100. * addresses directly mapped or allocated via kmalloc.
  101. *
  102. * This function does not give bus mappings for DMA transfers. In
  103. * almost all conceivable cases a device driver should not be using
  104. * this function
  105. */
  106. static inline unsigned long virt_to_phys(volatile const void *address)
  107. {
  108. return (unsigned long)address - PAGE_OFFSET + PHYS_OFFSET;
  109. }
  110. /*
  111. * phys_to_virt - map physical address to virtual
  112. * @address: address to remap
  113. *
  114. * The returned virtual address is a current CPU mapping for
  115. * the memory address given. It is only valid to use this function on
  116. * addresses that have a kernel mapping
  117. *
  118. * This function does not handle bus mappings for DMA transfers. In
  119. * almost all conceivable cases a device driver should not be using
  120. * this function
  121. */
  122. static inline void * phys_to_virt(unsigned long address)
  123. {
  124. return (void *)(address + PAGE_OFFSET - PHYS_OFFSET);
  125. }
  126. /*
  127. * ISA I/O bus memory addresses are 1:1 with the physical address.
  128. */
  129. static inline unsigned long isa_virt_to_bus(volatile void * address)
  130. {
  131. return (unsigned long)address - PAGE_OFFSET;
  132. }
  133. static inline void * isa_bus_to_virt(unsigned long address)
  134. {
  135. return (void *)(address + PAGE_OFFSET);
  136. }
  137. #define isa_page_to_bus page_to_phys
  138. /*
  139. * However PCI ones are not necessarily 1:1 and therefore these interfaces
  140. * are forbidden in portable PCI drivers.
  141. *
  142. * Allow them for x86 for legacy drivers, though.
  143. */
  144. #define virt_to_bus virt_to_phys
  145. #define bus_to_virt phys_to_virt
  146. /*
  147. * Change "struct page" to physical address.
  148. */
  149. #define page_to_phys(page) ((dma_addr_t)page_to_pfn(page) << PAGE_SHIFT)
  150. extern void __iomem * __ioremap(phys_t offset, phys_t size, unsigned long flags);
  151. extern void __iounmap(const volatile void __iomem *addr);
  152. static inline void __iomem * __ioremap_mode(phys_t offset, unsigned long size,
  153. unsigned long flags)
  154. {
  155. void __iomem *addr = plat_ioremap(offset, size, flags);
  156. if (addr)
  157. return addr;
  158. #define __IS_LOW512(addr) (!((phys_t)(addr) & (phys_t) ~0x1fffffffULL))
  159. if (cpu_has_64bit_addresses) {
  160. u64 base = UNCAC_BASE;
  161. /*
  162. * R10000 supports a 2 bit uncached attribute therefore
  163. * UNCAC_BASE may not equal IO_BASE.
  164. */
  165. if (flags == _CACHE_UNCACHED)
  166. base = (u64) IO_BASE;
  167. return (void __iomem *) (unsigned long) (base + offset);
  168. } else if (__builtin_constant_p(offset) &&
  169. __builtin_constant_p(size) && __builtin_constant_p(flags)) {
  170. phys_t phys_addr, last_addr;
  171. phys_addr = fixup_bigphys_addr(offset, size);
  172. /* Don't allow wraparound or zero size. */
  173. last_addr = phys_addr + size - 1;
  174. if (!size || last_addr < phys_addr)
  175. return NULL;
  176. /*
  177. * Map uncached objects in the low 512MB of address
  178. * space using KSEG1.
  179. */
  180. if (__IS_LOW512(phys_addr) && __IS_LOW512(last_addr) &&
  181. flags == _CACHE_UNCACHED)
  182. return (void __iomem *)
  183. (unsigned long)CKSEG1ADDR(phys_addr);
  184. }
  185. return __ioremap(offset, size, flags);
  186. #undef __IS_LOW512
  187. }
  188. /*
  189. * ioremap - map bus memory into CPU space
  190. * @offset: bus address of the memory
  191. * @size: size of the resource to map
  192. *
  193. * ioremap performs a platform specific sequence of operations to
  194. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  195. * writew/writel functions and the other mmio helpers. The returned
  196. * address is not guaranteed to be usable directly as a virtual
  197. * address.
  198. */
  199. #define ioremap(offset, size) \
  200. __ioremap_mode((offset), (size), _CACHE_UNCACHED)
  201. /*
  202. * ioremap_nocache - map bus memory into CPU space
  203. * @offset: bus address of the memory
  204. * @size: size of the resource to map
  205. *
  206. * ioremap_nocache performs a platform specific sequence of operations to
  207. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  208. * writew/writel functions and the other mmio helpers. The returned
  209. * address is not guaranteed to be usable directly as a virtual
  210. * address.
  211. *
  212. * This version of ioremap ensures that the memory is marked uncachable
  213. * on the CPU as well as honouring existing caching rules from things like
  214. * the PCI bus. Note that there are other caches and buffers on many
  215. * busses. In particular driver authors should read up on PCI writes
  216. *
  217. * It's useful if some control registers are in such an area and
  218. * write combining or read caching is not desirable:
  219. */
  220. #define ioremap_nocache(offset, size) \
  221. __ioremap_mode((offset), (size), _CACHE_UNCACHED)
  222. /*
  223. * ioremap_cachable - map bus memory into CPU space
  224. * @offset: bus address of the memory
  225. * @size: size of the resource to map
  226. *
  227. * ioremap_nocache performs a platform specific sequence of operations to
  228. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  229. * writew/writel functions and the other mmio helpers. The returned
  230. * address is not guaranteed to be usable directly as a virtual
  231. * address.
  232. *
  233. * This version of ioremap ensures that the memory is marked cachable by
  234. * the CPU. Also enables full write-combining. Useful for some
  235. * memory-like regions on I/O busses.
  236. */
  237. #define ioremap_cachable(offset, size) \
  238. __ioremap_mode((offset), (size), _page_cachable_default)
  239. /*
  240. * These two are MIPS specific ioremap variant. ioremap_cacheable_cow
  241. * requests a cachable mapping, ioremap_uncached_accelerated requests a
  242. * mapping using the uncached accelerated mode which isn't supported on
  243. * all processors.
  244. */
  245. #define ioremap_cacheable_cow(offset, size) \
  246. __ioremap_mode((offset), (size), _CACHE_CACHABLE_COW)
  247. #define ioremap_uncached_accelerated(offset, size) \
  248. __ioremap_mode((offset), (size), _CACHE_UNCACHED_ACCELERATED)
  249. static inline void iounmap(const volatile void __iomem *addr)
  250. {
  251. if (plat_iounmap(addr))
  252. return;
  253. #define __IS_KSEG1(addr) (((unsigned long)(addr) & ~0x1fffffffUL) == CKSEG1)
  254. if (cpu_has_64bit_addresses ||
  255. (__builtin_constant_p(addr) && __IS_KSEG1(addr)))
  256. return;
  257. __iounmap(addr);
  258. #undef __IS_KSEG1
  259. }
  260. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  261. #define war_octeon_io_reorder_wmb() wmb()
  262. #else
  263. #define war_octeon_io_reorder_wmb() do { } while (0)
  264. #endif
  265. #define __BUILD_MEMORY_SINGLE(pfx, bwlq, type, irq) \
  266. \
  267. static inline void pfx##write##bwlq(type val, \
  268. volatile void __iomem *mem) \
  269. { \
  270. volatile type *__mem; \
  271. type __val; \
  272. \
  273. war_octeon_io_reorder_wmb(); \
  274. \
  275. __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
  276. \
  277. __val = pfx##ioswab##bwlq(__mem, val); \
  278. \
  279. if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
  280. *__mem = __val; \
  281. else if (cpu_has_64bits) { \
  282. unsigned long __flags; \
  283. type __tmp; \
  284. \
  285. if (irq) \
  286. local_irq_save(__flags); \
  287. __asm__ __volatile__( \
  288. ".set mips3" "\t\t# __writeq""\n\t" \
  289. "dsll32 %L0, %L0, 0" "\n\t" \
  290. "dsrl32 %L0, %L0, 0" "\n\t" \
  291. "dsll32 %M0, %M0, 0" "\n\t" \
  292. "or %L0, %L0, %M0" "\n\t" \
  293. "sd %L0, %2" "\n\t" \
  294. ".set mips0" "\n" \
  295. : "=r" (__tmp) \
  296. : "0" (__val), "m" (*__mem)); \
  297. if (irq) \
  298. local_irq_restore(__flags); \
  299. } else \
  300. BUG(); \
  301. } \
  302. \
  303. static inline type pfx##read##bwlq(const volatile void __iomem *mem) \
  304. { \
  305. volatile type *__mem; \
  306. type __val; \
  307. \
  308. __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
  309. \
  310. if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
  311. __val = *__mem; \
  312. else if (cpu_has_64bits) { \
  313. unsigned long __flags; \
  314. \
  315. if (irq) \
  316. local_irq_save(__flags); \
  317. __asm__ __volatile__( \
  318. ".set mips3" "\t\t# __readq" "\n\t" \
  319. "ld %L0, %1" "\n\t" \
  320. "dsra32 %M0, %L0, 0" "\n\t" \
  321. "sll %L0, %L0, 0" "\n\t" \
  322. ".set mips0" "\n" \
  323. : "=r" (__val) \
  324. : "m" (*__mem)); \
  325. if (irq) \
  326. local_irq_restore(__flags); \
  327. } else { \
  328. __val = 0; \
  329. BUG(); \
  330. } \
  331. \
  332. return pfx##ioswab##bwlq(__mem, __val); \
  333. }
  334. #define __BUILD_IOPORT_SINGLE(pfx, bwlq, type, p, slow) \
  335. \
  336. static inline void pfx##out##bwlq##p(type val, unsigned long port) \
  337. { \
  338. volatile type *__addr; \
  339. type __val; \
  340. \
  341. war_octeon_io_reorder_wmb(); \
  342. \
  343. __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
  344. \
  345. __val = pfx##ioswab##bwlq(__addr, val); \
  346. \
  347. /* Really, we want this to be atomic */ \
  348. BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
  349. \
  350. *__addr = __val; \
  351. slow; \
  352. } \
  353. \
  354. static inline type pfx##in##bwlq##p(unsigned long port) \
  355. { \
  356. volatile type *__addr; \
  357. type __val; \
  358. \
  359. __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
  360. \
  361. BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
  362. \
  363. __val = *__addr; \
  364. slow; \
  365. \
  366. return pfx##ioswab##bwlq(__addr, __val); \
  367. }
  368. #define __BUILD_MEMORY_PFX(bus, bwlq, type) \
  369. \
  370. __BUILD_MEMORY_SINGLE(bus, bwlq, type, 1)
  371. #define BUILDIO_MEM(bwlq, type) \
  372. \
  373. __BUILD_MEMORY_PFX(__raw_, bwlq, type) \
  374. __BUILD_MEMORY_PFX(, bwlq, type) \
  375. __BUILD_MEMORY_PFX(__mem_, bwlq, type) \
  376. BUILDIO_MEM(b, u8)
  377. BUILDIO_MEM(w, u16)
  378. BUILDIO_MEM(l, u32)
  379. BUILDIO_MEM(q, u64)
  380. #define __BUILD_IOPORT_PFX(bus, bwlq, type) \
  381. __BUILD_IOPORT_SINGLE(bus, bwlq, type, ,) \
  382. __BUILD_IOPORT_SINGLE(bus, bwlq, type, _p, SLOW_DOWN_IO)
  383. #define BUILDIO_IOPORT(bwlq, type) \
  384. __BUILD_IOPORT_PFX(, bwlq, type) \
  385. __BUILD_IOPORT_PFX(__mem_, bwlq, type)
  386. BUILDIO_IOPORT(b, u8)
  387. BUILDIO_IOPORT(w, u16)
  388. BUILDIO_IOPORT(l, u32)
  389. #ifdef CONFIG_64BIT
  390. BUILDIO_IOPORT(q, u64)
  391. #endif
  392. #define __BUILDIO(bwlq, type) \
  393. \
  394. __BUILD_MEMORY_SINGLE(____raw_, bwlq, type, 0)
  395. __BUILDIO(q, u64)
  396. #define readb_relaxed readb
  397. #define readw_relaxed readw
  398. #define readl_relaxed readl
  399. #define readq_relaxed readq
  400. #define readb_be(addr) \
  401. __raw_readb((__force unsigned *)(addr))
  402. #define readw_be(addr) \
  403. be16_to_cpu(__raw_readw((__force unsigned *)(addr)))
  404. #define readl_be(addr) \
  405. be32_to_cpu(__raw_readl((__force unsigned *)(addr)))
  406. #define readq_be(addr) \
  407. be64_to_cpu(__raw_readq((__force unsigned *)(addr)))
  408. #define writeb_be(val, addr) \
  409. __raw_writeb((val), (__force unsigned *)(addr))
  410. #define writew_be(val, addr) \
  411. __raw_writew(cpu_to_be16((val)), (__force unsigned *)(addr))
  412. #define writel_be(val, addr) \
  413. __raw_writel(cpu_to_be32((val)), (__force unsigned *)(addr))
  414. #define writeq_be(val, addr) \
  415. __raw_writeq(cpu_to_be64((val)), (__force unsigned *)(addr))
  416. /*
  417. * Some code tests for these symbols
  418. */
  419. #define readq readq
  420. #define writeq writeq
  421. #define __BUILD_MEMORY_STRING(bwlq, type) \
  422. \
  423. static inline void writes##bwlq(volatile void __iomem *mem, \
  424. const void *addr, unsigned int count) \
  425. { \
  426. const volatile type *__addr = addr; \
  427. \
  428. while (count--) { \
  429. __mem_write##bwlq(*__addr, mem); \
  430. __addr++; \
  431. } \
  432. } \
  433. \
  434. static inline void reads##bwlq(volatile void __iomem *mem, void *addr, \
  435. unsigned int count) \
  436. { \
  437. volatile type *__addr = addr; \
  438. \
  439. while (count--) { \
  440. *__addr = __mem_read##bwlq(mem); \
  441. __addr++; \
  442. } \
  443. }
  444. #define __BUILD_IOPORT_STRING(bwlq, type) \
  445. \
  446. static inline void outs##bwlq(unsigned long port, const void *addr, \
  447. unsigned int count) \
  448. { \
  449. const volatile type *__addr = addr; \
  450. \
  451. while (count--) { \
  452. __mem_out##bwlq(*__addr, port); \
  453. __addr++; \
  454. } \
  455. } \
  456. \
  457. static inline void ins##bwlq(unsigned long port, void *addr, \
  458. unsigned int count) \
  459. { \
  460. volatile type *__addr = addr; \
  461. \
  462. while (count--) { \
  463. *__addr = __mem_in##bwlq(port); \
  464. __addr++; \
  465. } \
  466. }
  467. #define BUILDSTRING(bwlq, type) \
  468. \
  469. __BUILD_MEMORY_STRING(bwlq, type) \
  470. __BUILD_IOPORT_STRING(bwlq, type)
  471. BUILDSTRING(b, u8)
  472. BUILDSTRING(w, u16)
  473. BUILDSTRING(l, u32)
  474. #ifdef CONFIG_64BIT
  475. BUILDSTRING(q, u64)
  476. #endif
  477. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  478. #define mmiowb() wmb()
  479. #else
  480. /* Depends on MIPS II instruction set */
  481. #define mmiowb() asm volatile ("sync" ::: "memory")
  482. #endif
  483. static inline void memset_io(volatile void __iomem *addr, unsigned char val, int count)
  484. {
  485. memset((void __force *) addr, val, count);
  486. }
  487. static inline void memcpy_fromio(void *dst, const volatile void __iomem *src, int count)
  488. {
  489. memcpy(dst, (void __force *) src, count);
  490. }
  491. static inline void memcpy_toio(volatile void __iomem *dst, const void *src, int count)
  492. {
  493. memcpy((void __force *) dst, src, count);
  494. }
  495. /*
  496. * The caches on some architectures aren't dma-coherent and have need to
  497. * handle this in software. There are three types of operations that
  498. * can be applied to dma buffers.
  499. *
  500. * - dma_cache_wback_inv(start, size) makes caches and coherent by
  501. * writing the content of the caches back to memory, if necessary.
  502. * The function also invalidates the affected part of the caches as
  503. * necessary before DMA transfers from outside to memory.
  504. * - dma_cache_wback(start, size) makes caches and coherent by
  505. * writing the content of the caches back to memory, if necessary.
  506. * The function also invalidates the affected part of the caches as
  507. * necessary before DMA transfers from outside to memory.
  508. * - dma_cache_inv(start, size) invalidates the affected parts of the
  509. * caches. Dirty lines of the caches may be written back or simply
  510. * be discarded. This operation is necessary before dma operations
  511. * to the memory.
  512. *
  513. * This API used to be exported; it now is for arch code internal use only.
  514. */
  515. #ifdef CONFIG_DMA_NONCOHERENT
  516. extern void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
  517. extern void (*_dma_cache_wback)(unsigned long start, unsigned long size);
  518. extern void (*_dma_cache_inv)(unsigned long start, unsigned long size);
  519. #define dma_cache_wback_inv(start, size) _dma_cache_wback_inv(start, size)
  520. #define dma_cache_wback(start, size) _dma_cache_wback(start, size)
  521. #define dma_cache_inv(start, size) _dma_cache_inv(start, size)
  522. #else /* Sane hardware */
  523. #define dma_cache_wback_inv(start,size) \
  524. do { (void) (start); (void) (size); } while (0)
  525. #define dma_cache_wback(start,size) \
  526. do { (void) (start); (void) (size); } while (0)
  527. #define dma_cache_inv(start,size) \
  528. do { (void) (start); (void) (size); } while (0)
  529. #endif /* CONFIG_DMA_NONCOHERENT */
  530. /*
  531. * Read a 32-bit register that requires a 64-bit read cycle on the bus.
  532. * Avoid interrupt mucking, just adjust the address for 4-byte access.
  533. * Assume the addresses are 8-byte aligned.
  534. */
  535. #ifdef __MIPSEB__
  536. #define __CSR_32_ADJUST 4
  537. #else
  538. #define __CSR_32_ADJUST 0
  539. #endif
  540. #define csr_out32(v, a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST) = (v))
  541. #define csr_in32(a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST))
  542. /*
  543. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  544. * access
  545. */
  546. #define xlate_dev_mem_ptr(p) __va(p)
  547. /*
  548. * Convert a virtual cached pointer to an uncached pointer
  549. */
  550. #define xlate_dev_kmem_ptr(p) p
  551. #endif /* _ASM_IO_H */