intel_ringbuffer.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. /*
  35. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  36. * over cache flushing.
  37. */
  38. struct pipe_control {
  39. struct drm_i915_gem_object *obj;
  40. volatile u32 *cpu_page;
  41. u32 gtt_offset;
  42. };
  43. static inline int ring_space(struct intel_ring_buffer *ring)
  44. {
  45. int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
  46. if (space < 0)
  47. space += ring->size;
  48. return space;
  49. }
  50. static int
  51. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  52. u32 invalidate_domains,
  53. u32 flush_domains)
  54. {
  55. u32 cmd;
  56. int ret;
  57. cmd = MI_FLUSH;
  58. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  59. cmd |= MI_NO_WRITE_FLUSH;
  60. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  61. cmd |= MI_READ_FLUSH;
  62. ret = intel_ring_begin(ring, 2);
  63. if (ret)
  64. return ret;
  65. intel_ring_emit(ring, cmd);
  66. intel_ring_emit(ring, MI_NOOP);
  67. intel_ring_advance(ring);
  68. return 0;
  69. }
  70. static int
  71. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  72. u32 invalidate_domains,
  73. u32 flush_domains)
  74. {
  75. struct drm_device *dev = ring->dev;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  106. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  107. cmd &= ~MI_NO_WRITE_FLUSH;
  108. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  109. cmd |= MI_EXE_FLUSH;
  110. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  111. (IS_G4X(dev) || IS_GEN5(dev)))
  112. cmd |= MI_INVALIDATE_ISP;
  113. ret = intel_ring_begin(ring, 2);
  114. if (ret)
  115. return ret;
  116. intel_ring_emit(ring, cmd);
  117. intel_ring_emit(ring, MI_NOOP);
  118. intel_ring_advance(ring);
  119. return 0;
  120. }
  121. /**
  122. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  123. * implementing two workarounds on gen6. From section 1.4.7.1
  124. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  125. *
  126. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  127. * produced by non-pipelined state commands), software needs to first
  128. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  129. * 0.
  130. *
  131. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  132. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  133. *
  134. * And the workaround for these two requires this workaround first:
  135. *
  136. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  137. * BEFORE the pipe-control with a post-sync op and no write-cache
  138. * flushes.
  139. *
  140. * And this last workaround is tricky because of the requirements on
  141. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  142. * volume 2 part 1:
  143. *
  144. * "1 of the following must also be set:
  145. * - Render Target Cache Flush Enable ([12] of DW1)
  146. * - Depth Cache Flush Enable ([0] of DW1)
  147. * - Stall at Pixel Scoreboard ([1] of DW1)
  148. * - Depth Stall ([13] of DW1)
  149. * - Post-Sync Operation ([13] of DW1)
  150. * - Notify Enable ([8] of DW1)"
  151. *
  152. * The cache flushes require the workaround flush that triggered this
  153. * one, so we can't use it. Depth stall would trigger the same.
  154. * Post-sync nonzero is what triggered this second workaround, so we
  155. * can't use that one either. Notify enable is IRQs, which aren't
  156. * really our business. That leaves only stall at scoreboard.
  157. */
  158. static int
  159. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  160. {
  161. struct pipe_control *pc = ring->private;
  162. u32 scratch_addr = pc->gtt_offset + 128;
  163. int ret;
  164. ret = intel_ring_begin(ring, 6);
  165. if (ret)
  166. return ret;
  167. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  168. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  169. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0); /* low dword */
  172. intel_ring_emit(ring, 0); /* high dword */
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. ret = intel_ring_begin(ring, 6);
  176. if (ret)
  177. return ret;
  178. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  179. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  180. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, MI_NOOP);
  184. intel_ring_advance(ring);
  185. return 0;
  186. }
  187. static int
  188. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  189. u32 invalidate_domains, u32 flush_domains)
  190. {
  191. u32 flags = 0;
  192. struct pipe_control *pc = ring->private;
  193. u32 scratch_addr = pc->gtt_offset + 128;
  194. int ret;
  195. /* Force SNB workarounds for PIPE_CONTROL flushes */
  196. ret = intel_emit_post_sync_nonzero_flush(ring);
  197. if (ret)
  198. return ret;
  199. /* Just flush everything. Experiments have shown that reducing the
  200. * number of bits based on the write domains has little performance
  201. * impact.
  202. */
  203. if (flush_domains) {
  204. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. /*
  207. * Ensure that any following seqno writes only happen
  208. * when the render cache is indeed flushed.
  209. */
  210. flags |= PIPE_CONTROL_CS_STALL;
  211. }
  212. if (invalidate_domains) {
  213. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  214. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  218. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  219. /*
  220. * TLB invalidate requires a post-sync write.
  221. */
  222. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  223. }
  224. ret = intel_ring_begin(ring, 4);
  225. if (ret)
  226. return ret;
  227. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  228. intel_ring_emit(ring, flags);
  229. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  230. intel_ring_emit(ring, 0);
  231. intel_ring_advance(ring);
  232. return 0;
  233. }
  234. static int
  235. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  236. {
  237. int ret;
  238. ret = intel_ring_begin(ring, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  243. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  244. intel_ring_emit(ring, 0);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_advance(ring);
  247. return 0;
  248. }
  249. static int
  250. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  251. u32 invalidate_domains, u32 flush_domains)
  252. {
  253. u32 flags = 0;
  254. struct pipe_control *pc = ring->private;
  255. u32 scratch_addr = pc->gtt_offset + 128;
  256. int ret;
  257. /*
  258. * Ensure that any following seqno writes only happen when the render
  259. * cache is indeed flushed.
  260. *
  261. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  262. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  263. * don't try to be clever and just set it unconditionally.
  264. */
  265. flags |= PIPE_CONTROL_CS_STALL;
  266. /* Just flush everything. Experiments have shown that reducing the
  267. * number of bits based on the write domains has little performance
  268. * impact.
  269. */
  270. if (flush_domains) {
  271. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  272. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  273. }
  274. if (invalidate_domains) {
  275. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  276. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  277. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  278. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  279. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  280. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  281. /*
  282. * TLB invalidate requires a post-sync write.
  283. */
  284. flags |= PIPE_CONTROL_QW_WRITE;
  285. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  286. /* Workaround: we must issue a pipe_control with CS-stall bit
  287. * set before a pipe_control command that has the state cache
  288. * invalidate bit set. */
  289. gen7_render_ring_cs_stall_wa(ring);
  290. }
  291. ret = intel_ring_begin(ring, 4);
  292. if (ret)
  293. return ret;
  294. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  295. intel_ring_emit(ring, flags);
  296. intel_ring_emit(ring, scratch_addr);
  297. intel_ring_emit(ring, 0);
  298. intel_ring_advance(ring);
  299. return 0;
  300. }
  301. static void ring_write_tail(struct intel_ring_buffer *ring,
  302. u32 value)
  303. {
  304. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  305. I915_WRITE_TAIL(ring, value);
  306. }
  307. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  308. {
  309. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  310. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  311. RING_ACTHD(ring->mmio_base) : ACTHD;
  312. return I915_READ(acthd_reg);
  313. }
  314. static int init_ring_common(struct intel_ring_buffer *ring)
  315. {
  316. struct drm_device *dev = ring->dev;
  317. drm_i915_private_t *dev_priv = dev->dev_private;
  318. struct drm_i915_gem_object *obj = ring->obj;
  319. int ret = 0;
  320. u32 head;
  321. if (HAS_FORCE_WAKE(dev))
  322. gen6_gt_force_wake_get(dev_priv);
  323. /* Stop the ring if it's running. */
  324. I915_WRITE_CTL(ring, 0);
  325. I915_WRITE_HEAD(ring, 0);
  326. ring->write_tail(ring, 0);
  327. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  328. /* G45 ring initialization fails to reset head to zero */
  329. if (head != 0) {
  330. DRM_DEBUG_KMS("%s head not reset to zero "
  331. "ctl %08x head %08x tail %08x start %08x\n",
  332. ring->name,
  333. I915_READ_CTL(ring),
  334. I915_READ_HEAD(ring),
  335. I915_READ_TAIL(ring),
  336. I915_READ_START(ring));
  337. I915_WRITE_HEAD(ring, 0);
  338. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  339. DRM_ERROR("failed to set %s head to zero "
  340. "ctl %08x head %08x tail %08x start %08x\n",
  341. ring->name,
  342. I915_READ_CTL(ring),
  343. I915_READ_HEAD(ring),
  344. I915_READ_TAIL(ring),
  345. I915_READ_START(ring));
  346. }
  347. }
  348. /* Initialize the ring. This must happen _after_ we've cleared the ring
  349. * registers with the above sequence (the readback of the HEAD registers
  350. * also enforces ordering), otherwise the hw might lose the new ring
  351. * register values. */
  352. I915_WRITE_START(ring, obj->gtt_offset);
  353. I915_WRITE_CTL(ring,
  354. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  355. | RING_VALID);
  356. /* If the head is still not zero, the ring is dead */
  357. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  358. I915_READ_START(ring) == obj->gtt_offset &&
  359. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  360. DRM_ERROR("%s initialization failed "
  361. "ctl %08x head %08x tail %08x start %08x\n",
  362. ring->name,
  363. I915_READ_CTL(ring),
  364. I915_READ_HEAD(ring),
  365. I915_READ_TAIL(ring),
  366. I915_READ_START(ring));
  367. ret = -EIO;
  368. goto out;
  369. }
  370. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  371. i915_kernel_lost_context(ring->dev);
  372. else {
  373. ring->head = I915_READ_HEAD(ring);
  374. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  375. ring->space = ring_space(ring);
  376. ring->last_retired_head = -1;
  377. }
  378. out:
  379. if (HAS_FORCE_WAKE(dev))
  380. gen6_gt_force_wake_put(dev_priv);
  381. return ret;
  382. }
  383. static int
  384. init_pipe_control(struct intel_ring_buffer *ring)
  385. {
  386. struct pipe_control *pc;
  387. struct drm_i915_gem_object *obj;
  388. int ret;
  389. if (ring->private)
  390. return 0;
  391. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  392. if (!pc)
  393. return -ENOMEM;
  394. obj = i915_gem_alloc_object(ring->dev, 4096);
  395. if (obj == NULL) {
  396. DRM_ERROR("Failed to allocate seqno page\n");
  397. ret = -ENOMEM;
  398. goto err;
  399. }
  400. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  401. ret = i915_gem_object_pin(obj, 4096, true, false);
  402. if (ret)
  403. goto err_unref;
  404. pc->gtt_offset = obj->gtt_offset;
  405. pc->cpu_page = kmap(sg_page(obj->pages->sgl));
  406. if (pc->cpu_page == NULL)
  407. goto err_unpin;
  408. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  409. ring->name, pc->gtt_offset);
  410. pc->obj = obj;
  411. ring->private = pc;
  412. return 0;
  413. err_unpin:
  414. i915_gem_object_unpin(obj);
  415. err_unref:
  416. drm_gem_object_unreference(&obj->base);
  417. err:
  418. kfree(pc);
  419. return ret;
  420. }
  421. static void
  422. cleanup_pipe_control(struct intel_ring_buffer *ring)
  423. {
  424. struct pipe_control *pc = ring->private;
  425. struct drm_i915_gem_object *obj;
  426. if (!ring->private)
  427. return;
  428. obj = pc->obj;
  429. kunmap(sg_page(obj->pages->sgl));
  430. i915_gem_object_unpin(obj);
  431. drm_gem_object_unreference(&obj->base);
  432. kfree(pc);
  433. ring->private = NULL;
  434. }
  435. static int init_render_ring(struct intel_ring_buffer *ring)
  436. {
  437. struct drm_device *dev = ring->dev;
  438. struct drm_i915_private *dev_priv = dev->dev_private;
  439. int ret = init_ring_common(ring);
  440. if (INTEL_INFO(dev)->gen > 3)
  441. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  442. /* We need to disable the AsyncFlip performance optimisations in order
  443. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  444. * programmed to '1' on all products.
  445. *
  446. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  447. */
  448. if (INTEL_INFO(dev)->gen >= 6)
  449. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  450. /* Required for the hardware to program scanline values for waiting */
  451. if (INTEL_INFO(dev)->gen == 6)
  452. I915_WRITE(GFX_MODE,
  453. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
  454. if (IS_GEN7(dev))
  455. I915_WRITE(GFX_MODE_GEN7,
  456. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  457. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  458. if (INTEL_INFO(dev)->gen >= 5) {
  459. ret = init_pipe_control(ring);
  460. if (ret)
  461. return ret;
  462. }
  463. if (IS_GEN6(dev)) {
  464. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  465. * "If this bit is set, STCunit will have LRA as replacement
  466. * policy. [...] This bit must be reset. LRA replacement
  467. * policy is not supported."
  468. */
  469. I915_WRITE(CACHE_MODE_0,
  470. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  471. /* This is not explicitly set for GEN6, so read the register.
  472. * see intel_ring_mi_set_context() for why we care.
  473. * TODO: consider explicitly setting the bit for GEN5
  474. */
  475. ring->itlb_before_ctx_switch =
  476. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  477. }
  478. if (INTEL_INFO(dev)->gen >= 6)
  479. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  480. if (HAS_L3_GPU_CACHE(dev))
  481. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  482. return ret;
  483. }
  484. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  485. {
  486. struct drm_device *dev = ring->dev;
  487. if (!ring->private)
  488. return;
  489. if (HAS_BROKEN_CS_TLB(dev))
  490. drm_gem_object_unreference(to_gem_object(ring->private));
  491. cleanup_pipe_control(ring);
  492. }
  493. static void
  494. update_mboxes(struct intel_ring_buffer *ring,
  495. u32 mmio_offset)
  496. {
  497. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  498. intel_ring_emit(ring, mmio_offset);
  499. intel_ring_emit(ring, ring->outstanding_lazy_request);
  500. }
  501. /**
  502. * gen6_add_request - Update the semaphore mailbox registers
  503. *
  504. * @ring - ring that is adding a request
  505. * @seqno - return seqno stuck into the ring
  506. *
  507. * Update the mailbox registers in the *other* rings with the current seqno.
  508. * This acts like a signal in the canonical semaphore.
  509. */
  510. static int
  511. gen6_add_request(struct intel_ring_buffer *ring)
  512. {
  513. u32 mbox1_reg;
  514. u32 mbox2_reg;
  515. int ret;
  516. ret = intel_ring_begin(ring, 10);
  517. if (ret)
  518. return ret;
  519. mbox1_reg = ring->signal_mbox[0];
  520. mbox2_reg = ring->signal_mbox[1];
  521. update_mboxes(ring, mbox1_reg);
  522. update_mboxes(ring, mbox2_reg);
  523. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  524. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  525. intel_ring_emit(ring, ring->outstanding_lazy_request);
  526. intel_ring_emit(ring, MI_USER_INTERRUPT);
  527. intel_ring_advance(ring);
  528. return 0;
  529. }
  530. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  531. u32 seqno)
  532. {
  533. struct drm_i915_private *dev_priv = dev->dev_private;
  534. return dev_priv->last_seqno < seqno;
  535. }
  536. /**
  537. * intel_ring_sync - sync the waiter to the signaller on seqno
  538. *
  539. * @waiter - ring that is waiting
  540. * @signaller - ring which has, or will signal
  541. * @seqno - seqno which the waiter will block on
  542. */
  543. static int
  544. gen6_ring_sync(struct intel_ring_buffer *waiter,
  545. struct intel_ring_buffer *signaller,
  546. u32 seqno)
  547. {
  548. int ret;
  549. u32 dw1 = MI_SEMAPHORE_MBOX |
  550. MI_SEMAPHORE_COMPARE |
  551. MI_SEMAPHORE_REGISTER;
  552. /* Throughout all of the GEM code, seqno passed implies our current
  553. * seqno is >= the last seqno executed. However for hardware the
  554. * comparison is strictly greater than.
  555. */
  556. seqno -= 1;
  557. WARN_ON(signaller->semaphore_register[waiter->id] ==
  558. MI_SEMAPHORE_SYNC_INVALID);
  559. ret = intel_ring_begin(waiter, 4);
  560. if (ret)
  561. return ret;
  562. /* If seqno wrap happened, omit the wait with no-ops */
  563. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  564. intel_ring_emit(waiter,
  565. dw1 |
  566. signaller->semaphore_register[waiter->id]);
  567. intel_ring_emit(waiter, seqno);
  568. intel_ring_emit(waiter, 0);
  569. intel_ring_emit(waiter, MI_NOOP);
  570. } else {
  571. intel_ring_emit(waiter, MI_NOOP);
  572. intel_ring_emit(waiter, MI_NOOP);
  573. intel_ring_emit(waiter, MI_NOOP);
  574. intel_ring_emit(waiter, MI_NOOP);
  575. }
  576. intel_ring_advance(waiter);
  577. return 0;
  578. }
  579. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  580. do { \
  581. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  582. PIPE_CONTROL_DEPTH_STALL); \
  583. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  584. intel_ring_emit(ring__, 0); \
  585. intel_ring_emit(ring__, 0); \
  586. } while (0)
  587. static int
  588. pc_render_add_request(struct intel_ring_buffer *ring)
  589. {
  590. struct pipe_control *pc = ring->private;
  591. u32 scratch_addr = pc->gtt_offset + 128;
  592. int ret;
  593. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  594. * incoherent with writes to memory, i.e. completely fubar,
  595. * so we need to use PIPE_NOTIFY instead.
  596. *
  597. * However, we also need to workaround the qword write
  598. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  599. * memory before requesting an interrupt.
  600. */
  601. ret = intel_ring_begin(ring, 32);
  602. if (ret)
  603. return ret;
  604. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  605. PIPE_CONTROL_WRITE_FLUSH |
  606. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  607. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  608. intel_ring_emit(ring, ring->outstanding_lazy_request);
  609. intel_ring_emit(ring, 0);
  610. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  611. scratch_addr += 128; /* write to separate cachelines */
  612. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  613. scratch_addr += 128;
  614. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  615. scratch_addr += 128;
  616. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  617. scratch_addr += 128;
  618. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  619. scratch_addr += 128;
  620. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  621. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  622. PIPE_CONTROL_WRITE_FLUSH |
  623. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  624. PIPE_CONTROL_NOTIFY);
  625. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  626. intel_ring_emit(ring, ring->outstanding_lazy_request);
  627. intel_ring_emit(ring, 0);
  628. intel_ring_advance(ring);
  629. return 0;
  630. }
  631. static u32
  632. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  633. {
  634. /* Workaround to force correct ordering between irq and seqno writes on
  635. * ivb (and maybe also on snb) by reading from a CS register (like
  636. * ACTHD) before reading the status page. */
  637. if (!lazy_coherency)
  638. intel_ring_get_active_head(ring);
  639. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  640. }
  641. static u32
  642. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  643. {
  644. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  645. }
  646. static void
  647. ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  648. {
  649. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  650. }
  651. static u32
  652. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  653. {
  654. struct pipe_control *pc = ring->private;
  655. return pc->cpu_page[0];
  656. }
  657. static void
  658. pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  659. {
  660. struct pipe_control *pc = ring->private;
  661. pc->cpu_page[0] = seqno;
  662. }
  663. static bool
  664. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  665. {
  666. struct drm_device *dev = ring->dev;
  667. drm_i915_private_t *dev_priv = dev->dev_private;
  668. unsigned long flags;
  669. if (!dev->irq_enabled)
  670. return false;
  671. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  672. if (ring->irq_refcount++ == 0) {
  673. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  674. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  675. POSTING_READ(GTIMR);
  676. }
  677. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  678. return true;
  679. }
  680. static void
  681. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  682. {
  683. struct drm_device *dev = ring->dev;
  684. drm_i915_private_t *dev_priv = dev->dev_private;
  685. unsigned long flags;
  686. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  687. if (--ring->irq_refcount == 0) {
  688. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  689. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  690. POSTING_READ(GTIMR);
  691. }
  692. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  693. }
  694. static bool
  695. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  696. {
  697. struct drm_device *dev = ring->dev;
  698. drm_i915_private_t *dev_priv = dev->dev_private;
  699. unsigned long flags;
  700. if (!dev->irq_enabled)
  701. return false;
  702. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  703. if (ring->irq_refcount++ == 0) {
  704. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  705. I915_WRITE(IMR, dev_priv->irq_mask);
  706. POSTING_READ(IMR);
  707. }
  708. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  709. return true;
  710. }
  711. static void
  712. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  713. {
  714. struct drm_device *dev = ring->dev;
  715. drm_i915_private_t *dev_priv = dev->dev_private;
  716. unsigned long flags;
  717. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  718. if (--ring->irq_refcount == 0) {
  719. dev_priv->irq_mask |= ring->irq_enable_mask;
  720. I915_WRITE(IMR, dev_priv->irq_mask);
  721. POSTING_READ(IMR);
  722. }
  723. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  724. }
  725. static bool
  726. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  727. {
  728. struct drm_device *dev = ring->dev;
  729. drm_i915_private_t *dev_priv = dev->dev_private;
  730. unsigned long flags;
  731. if (!dev->irq_enabled)
  732. return false;
  733. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  734. if (ring->irq_refcount++ == 0) {
  735. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  736. I915_WRITE16(IMR, dev_priv->irq_mask);
  737. POSTING_READ16(IMR);
  738. }
  739. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  740. return true;
  741. }
  742. static void
  743. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  744. {
  745. struct drm_device *dev = ring->dev;
  746. drm_i915_private_t *dev_priv = dev->dev_private;
  747. unsigned long flags;
  748. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  749. if (--ring->irq_refcount == 0) {
  750. dev_priv->irq_mask |= ring->irq_enable_mask;
  751. I915_WRITE16(IMR, dev_priv->irq_mask);
  752. POSTING_READ16(IMR);
  753. }
  754. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  755. }
  756. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  757. {
  758. struct drm_device *dev = ring->dev;
  759. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  760. u32 mmio = 0;
  761. /* The ring status page addresses are no longer next to the rest of
  762. * the ring registers as of gen7.
  763. */
  764. if (IS_GEN7(dev)) {
  765. switch (ring->id) {
  766. case RCS:
  767. mmio = RENDER_HWS_PGA_GEN7;
  768. break;
  769. case BCS:
  770. mmio = BLT_HWS_PGA_GEN7;
  771. break;
  772. case VCS:
  773. mmio = BSD_HWS_PGA_GEN7;
  774. break;
  775. }
  776. } else if (IS_GEN6(ring->dev)) {
  777. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  778. } else {
  779. mmio = RING_HWS_PGA(ring->mmio_base);
  780. }
  781. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  782. POSTING_READ(mmio);
  783. }
  784. static int
  785. bsd_ring_flush(struct intel_ring_buffer *ring,
  786. u32 invalidate_domains,
  787. u32 flush_domains)
  788. {
  789. int ret;
  790. ret = intel_ring_begin(ring, 2);
  791. if (ret)
  792. return ret;
  793. intel_ring_emit(ring, MI_FLUSH);
  794. intel_ring_emit(ring, MI_NOOP);
  795. intel_ring_advance(ring);
  796. return 0;
  797. }
  798. static int
  799. i9xx_add_request(struct intel_ring_buffer *ring)
  800. {
  801. int ret;
  802. ret = intel_ring_begin(ring, 4);
  803. if (ret)
  804. return ret;
  805. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  806. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  807. intel_ring_emit(ring, ring->outstanding_lazy_request);
  808. intel_ring_emit(ring, MI_USER_INTERRUPT);
  809. intel_ring_advance(ring);
  810. return 0;
  811. }
  812. static bool
  813. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  814. {
  815. struct drm_device *dev = ring->dev;
  816. drm_i915_private_t *dev_priv = dev->dev_private;
  817. unsigned long flags;
  818. if (!dev->irq_enabled)
  819. return false;
  820. /* It looks like we need to prevent the gt from suspending while waiting
  821. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  822. * blt/bsd rings on ivb. */
  823. gen6_gt_force_wake_get(dev_priv);
  824. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  825. if (ring->irq_refcount++ == 0) {
  826. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  827. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  828. GEN6_RENDER_L3_PARITY_ERROR));
  829. else
  830. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  831. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  832. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  833. POSTING_READ(GTIMR);
  834. }
  835. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  836. return true;
  837. }
  838. static void
  839. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  840. {
  841. struct drm_device *dev = ring->dev;
  842. drm_i915_private_t *dev_priv = dev->dev_private;
  843. unsigned long flags;
  844. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  845. if (--ring->irq_refcount == 0) {
  846. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  847. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  848. else
  849. I915_WRITE_IMR(ring, ~0);
  850. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  851. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  852. POSTING_READ(GTIMR);
  853. }
  854. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  855. gen6_gt_force_wake_put(dev_priv);
  856. }
  857. static int
  858. i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
  859. u32 offset, u32 length,
  860. unsigned flags)
  861. {
  862. int ret;
  863. ret = intel_ring_begin(ring, 2);
  864. if (ret)
  865. return ret;
  866. intel_ring_emit(ring,
  867. MI_BATCH_BUFFER_START |
  868. MI_BATCH_GTT |
  869. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  870. intel_ring_emit(ring, offset);
  871. intel_ring_advance(ring);
  872. return 0;
  873. }
  874. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  875. #define I830_BATCH_LIMIT (256*1024)
  876. static int
  877. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  878. u32 offset, u32 len,
  879. unsigned flags)
  880. {
  881. int ret;
  882. if (flags & I915_DISPATCH_PINNED) {
  883. ret = intel_ring_begin(ring, 4);
  884. if (ret)
  885. return ret;
  886. intel_ring_emit(ring, MI_BATCH_BUFFER);
  887. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  888. intel_ring_emit(ring, offset + len - 8);
  889. intel_ring_emit(ring, MI_NOOP);
  890. intel_ring_advance(ring);
  891. } else {
  892. struct drm_i915_gem_object *obj = ring->private;
  893. u32 cs_offset = obj->gtt_offset;
  894. if (len > I830_BATCH_LIMIT)
  895. return -ENOSPC;
  896. ret = intel_ring_begin(ring, 9+3);
  897. if (ret)
  898. return ret;
  899. /* Blit the batch (which has now all relocs applied) to the stable batch
  900. * scratch bo area (so that the CS never stumbles over its tlb
  901. * invalidation bug) ... */
  902. intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
  903. XY_SRC_COPY_BLT_WRITE_ALPHA |
  904. XY_SRC_COPY_BLT_WRITE_RGB);
  905. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
  906. intel_ring_emit(ring, 0);
  907. intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
  908. intel_ring_emit(ring, cs_offset);
  909. intel_ring_emit(ring, 0);
  910. intel_ring_emit(ring, 4096);
  911. intel_ring_emit(ring, offset);
  912. intel_ring_emit(ring, MI_FLUSH);
  913. /* ... and execute it. */
  914. intel_ring_emit(ring, MI_BATCH_BUFFER);
  915. intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  916. intel_ring_emit(ring, cs_offset + len - 8);
  917. intel_ring_advance(ring);
  918. }
  919. return 0;
  920. }
  921. static int
  922. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  923. u32 offset, u32 len,
  924. unsigned flags)
  925. {
  926. int ret;
  927. ret = intel_ring_begin(ring, 2);
  928. if (ret)
  929. return ret;
  930. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  931. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  932. intel_ring_advance(ring);
  933. return 0;
  934. }
  935. static void cleanup_status_page(struct intel_ring_buffer *ring)
  936. {
  937. struct drm_i915_gem_object *obj;
  938. obj = ring->status_page.obj;
  939. if (obj == NULL)
  940. return;
  941. kunmap(sg_page(obj->pages->sgl));
  942. i915_gem_object_unpin(obj);
  943. drm_gem_object_unreference(&obj->base);
  944. ring->status_page.obj = NULL;
  945. }
  946. static int init_status_page(struct intel_ring_buffer *ring)
  947. {
  948. struct drm_device *dev = ring->dev;
  949. struct drm_i915_gem_object *obj;
  950. int ret;
  951. obj = i915_gem_alloc_object(dev, 4096);
  952. if (obj == NULL) {
  953. DRM_ERROR("Failed to allocate status page\n");
  954. ret = -ENOMEM;
  955. goto err;
  956. }
  957. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  958. ret = i915_gem_object_pin(obj, 4096, true, false);
  959. if (ret != 0) {
  960. goto err_unref;
  961. }
  962. ring->status_page.gfx_addr = obj->gtt_offset;
  963. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  964. if (ring->status_page.page_addr == NULL) {
  965. ret = -ENOMEM;
  966. goto err_unpin;
  967. }
  968. ring->status_page.obj = obj;
  969. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  970. intel_ring_setup_status_page(ring);
  971. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  972. ring->name, ring->status_page.gfx_addr);
  973. return 0;
  974. err_unpin:
  975. i915_gem_object_unpin(obj);
  976. err_unref:
  977. drm_gem_object_unreference(&obj->base);
  978. err:
  979. return ret;
  980. }
  981. static int init_phys_hws_pga(struct intel_ring_buffer *ring)
  982. {
  983. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  984. u32 addr;
  985. if (!dev_priv->status_page_dmah) {
  986. dev_priv->status_page_dmah =
  987. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  988. if (!dev_priv->status_page_dmah)
  989. return -ENOMEM;
  990. }
  991. addr = dev_priv->status_page_dmah->busaddr;
  992. if (INTEL_INFO(ring->dev)->gen >= 4)
  993. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  994. I915_WRITE(HWS_PGA, addr);
  995. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  996. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  997. return 0;
  998. }
  999. static int intel_init_ring_buffer(struct drm_device *dev,
  1000. struct intel_ring_buffer *ring)
  1001. {
  1002. struct drm_i915_gem_object *obj;
  1003. struct drm_i915_private *dev_priv = dev->dev_private;
  1004. int ret;
  1005. ring->dev = dev;
  1006. INIT_LIST_HEAD(&ring->active_list);
  1007. INIT_LIST_HEAD(&ring->request_list);
  1008. ring->size = 32 * PAGE_SIZE;
  1009. memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
  1010. init_waitqueue_head(&ring->irq_queue);
  1011. if (I915_NEED_GFX_HWS(dev)) {
  1012. ret = init_status_page(ring);
  1013. if (ret)
  1014. return ret;
  1015. } else {
  1016. BUG_ON(ring->id != RCS);
  1017. ret = init_phys_hws_pga(ring);
  1018. if (ret)
  1019. return ret;
  1020. }
  1021. obj = NULL;
  1022. if (!HAS_LLC(dev))
  1023. obj = i915_gem_object_create_stolen(dev, ring->size);
  1024. if (obj == NULL)
  1025. obj = i915_gem_alloc_object(dev, ring->size);
  1026. if (obj == NULL) {
  1027. DRM_ERROR("Failed to allocate ringbuffer\n");
  1028. ret = -ENOMEM;
  1029. goto err_hws;
  1030. }
  1031. ring->obj = obj;
  1032. ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
  1033. if (ret)
  1034. goto err_unref;
  1035. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1036. if (ret)
  1037. goto err_unpin;
  1038. ring->virtual_start =
  1039. ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
  1040. ring->size);
  1041. if (ring->virtual_start == NULL) {
  1042. DRM_ERROR("Failed to map ringbuffer.\n");
  1043. ret = -EINVAL;
  1044. goto err_unpin;
  1045. }
  1046. ret = ring->init(ring);
  1047. if (ret)
  1048. goto err_unmap;
  1049. /* Workaround an erratum on the i830 which causes a hang if
  1050. * the TAIL pointer points to within the last 2 cachelines
  1051. * of the buffer.
  1052. */
  1053. ring->effective_size = ring->size;
  1054. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1055. ring->effective_size -= 128;
  1056. return 0;
  1057. err_unmap:
  1058. iounmap(ring->virtual_start);
  1059. err_unpin:
  1060. i915_gem_object_unpin(obj);
  1061. err_unref:
  1062. drm_gem_object_unreference(&obj->base);
  1063. ring->obj = NULL;
  1064. err_hws:
  1065. cleanup_status_page(ring);
  1066. return ret;
  1067. }
  1068. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  1069. {
  1070. struct drm_i915_private *dev_priv;
  1071. int ret;
  1072. if (ring->obj == NULL)
  1073. return;
  1074. /* Disable the ring buffer. The ring must be idle at this point */
  1075. dev_priv = ring->dev->dev_private;
  1076. ret = intel_ring_idle(ring);
  1077. if (ret)
  1078. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  1079. ring->name, ret);
  1080. I915_WRITE_CTL(ring, 0);
  1081. iounmap(ring->virtual_start);
  1082. i915_gem_object_unpin(ring->obj);
  1083. drm_gem_object_unreference(&ring->obj->base);
  1084. ring->obj = NULL;
  1085. if (ring->cleanup)
  1086. ring->cleanup(ring);
  1087. cleanup_status_page(ring);
  1088. }
  1089. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1090. {
  1091. int ret;
  1092. ret = i915_wait_seqno(ring, seqno);
  1093. if (!ret)
  1094. i915_gem_retire_requests_ring(ring);
  1095. return ret;
  1096. }
  1097. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1098. {
  1099. struct drm_i915_gem_request *request;
  1100. u32 seqno = 0;
  1101. int ret;
  1102. i915_gem_retire_requests_ring(ring);
  1103. if (ring->last_retired_head != -1) {
  1104. ring->head = ring->last_retired_head;
  1105. ring->last_retired_head = -1;
  1106. ring->space = ring_space(ring);
  1107. if (ring->space >= n)
  1108. return 0;
  1109. }
  1110. list_for_each_entry(request, &ring->request_list, list) {
  1111. int space;
  1112. if (request->tail == -1)
  1113. continue;
  1114. space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
  1115. if (space < 0)
  1116. space += ring->size;
  1117. if (space >= n) {
  1118. seqno = request->seqno;
  1119. break;
  1120. }
  1121. /* Consume this request in case we need more space than
  1122. * is available and so need to prevent a race between
  1123. * updating last_retired_head and direct reads of
  1124. * I915_RING_HEAD. It also provides a nice sanity check.
  1125. */
  1126. request->tail = -1;
  1127. }
  1128. if (seqno == 0)
  1129. return -ENOSPC;
  1130. ret = intel_ring_wait_seqno(ring, seqno);
  1131. if (ret)
  1132. return ret;
  1133. if (WARN_ON(ring->last_retired_head == -1))
  1134. return -ENOSPC;
  1135. ring->head = ring->last_retired_head;
  1136. ring->last_retired_head = -1;
  1137. ring->space = ring_space(ring);
  1138. if (WARN_ON(ring->space < n))
  1139. return -ENOSPC;
  1140. return 0;
  1141. }
  1142. static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
  1143. {
  1144. struct drm_device *dev = ring->dev;
  1145. struct drm_i915_private *dev_priv = dev->dev_private;
  1146. unsigned long end;
  1147. int ret;
  1148. ret = intel_ring_wait_request(ring, n);
  1149. if (ret != -ENOSPC)
  1150. return ret;
  1151. trace_i915_ring_wait_begin(ring);
  1152. /* With GEM the hangcheck timer should kick us out of the loop,
  1153. * leaving it early runs the risk of corrupting GEM state (due
  1154. * to running on almost untested codepaths). But on resume
  1155. * timers don't work yet, so prevent a complete hang in that
  1156. * case by choosing an insanely large timeout. */
  1157. end = jiffies + 60 * HZ;
  1158. do {
  1159. ring->head = I915_READ_HEAD(ring);
  1160. ring->space = ring_space(ring);
  1161. if (ring->space >= n) {
  1162. trace_i915_ring_wait_end(ring);
  1163. return 0;
  1164. }
  1165. if (dev->primary->master) {
  1166. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1167. if (master_priv->sarea_priv)
  1168. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1169. }
  1170. msleep(1);
  1171. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1172. dev_priv->mm.interruptible);
  1173. if (ret)
  1174. return ret;
  1175. } while (!time_after(jiffies, end));
  1176. trace_i915_ring_wait_end(ring);
  1177. return -EBUSY;
  1178. }
  1179. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  1180. {
  1181. uint32_t __iomem *virt;
  1182. int rem = ring->size - ring->tail;
  1183. if (ring->space < rem) {
  1184. int ret = ring_wait_for_space(ring, rem);
  1185. if (ret)
  1186. return ret;
  1187. }
  1188. virt = ring->virtual_start + ring->tail;
  1189. rem /= 4;
  1190. while (rem--)
  1191. iowrite32(MI_NOOP, virt++);
  1192. ring->tail = 0;
  1193. ring->space = ring_space(ring);
  1194. return 0;
  1195. }
  1196. int intel_ring_idle(struct intel_ring_buffer *ring)
  1197. {
  1198. u32 seqno;
  1199. int ret;
  1200. /* We need to add any requests required to flush the objects and ring */
  1201. if (ring->outstanding_lazy_request) {
  1202. ret = i915_add_request(ring, NULL, NULL);
  1203. if (ret)
  1204. return ret;
  1205. }
  1206. /* Wait upon the last request to be completed */
  1207. if (list_empty(&ring->request_list))
  1208. return 0;
  1209. seqno = list_entry(ring->request_list.prev,
  1210. struct drm_i915_gem_request,
  1211. list)->seqno;
  1212. return i915_wait_seqno(ring, seqno);
  1213. }
  1214. static int
  1215. intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
  1216. {
  1217. if (ring->outstanding_lazy_request)
  1218. return 0;
  1219. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
  1220. }
  1221. static int __intel_ring_begin(struct intel_ring_buffer *ring,
  1222. int bytes)
  1223. {
  1224. int ret;
  1225. if (unlikely(ring->tail + bytes > ring->effective_size)) {
  1226. ret = intel_wrap_ring_buffer(ring);
  1227. if (unlikely(ret))
  1228. return ret;
  1229. }
  1230. if (unlikely(ring->space < bytes)) {
  1231. ret = ring_wait_for_space(ring, bytes);
  1232. if (unlikely(ret))
  1233. return ret;
  1234. }
  1235. ring->space -= bytes;
  1236. return 0;
  1237. }
  1238. int intel_ring_begin(struct intel_ring_buffer *ring,
  1239. int num_dwords)
  1240. {
  1241. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1242. int ret;
  1243. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1244. dev_priv->mm.interruptible);
  1245. if (ret)
  1246. return ret;
  1247. /* Preallocate the olr before touching the ring */
  1248. ret = intel_ring_alloc_seqno(ring);
  1249. if (ret)
  1250. return ret;
  1251. return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
  1252. }
  1253. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1254. {
  1255. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1256. BUG_ON(ring->outstanding_lazy_request);
  1257. if (INTEL_INFO(ring->dev)->gen >= 6) {
  1258. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1259. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1260. }
  1261. ring->set_seqno(ring, seqno);
  1262. ring->hangcheck.seqno = seqno;
  1263. }
  1264. void intel_ring_advance(struct intel_ring_buffer *ring)
  1265. {
  1266. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1267. ring->tail &= ring->size - 1;
  1268. if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
  1269. return;
  1270. ring->write_tail(ring, ring->tail);
  1271. }
  1272. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1273. u32 value)
  1274. {
  1275. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1276. /* Every tail move must follow the sequence below */
  1277. /* Disable notification that the ring is IDLE. The GT
  1278. * will then assume that it is busy and bring it out of rc6.
  1279. */
  1280. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1281. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1282. /* Clear the context id. Here be magic! */
  1283. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1284. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1285. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1286. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1287. 50))
  1288. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1289. /* Now that the ring is fully powered up, update the tail */
  1290. I915_WRITE_TAIL(ring, value);
  1291. POSTING_READ(RING_TAIL(ring->mmio_base));
  1292. /* Let the ring send IDLE messages to the GT again,
  1293. * and so let it sleep to conserve power when idle.
  1294. */
  1295. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1296. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1297. }
  1298. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1299. u32 invalidate, u32 flush)
  1300. {
  1301. uint32_t cmd;
  1302. int ret;
  1303. ret = intel_ring_begin(ring, 4);
  1304. if (ret)
  1305. return ret;
  1306. cmd = MI_FLUSH_DW;
  1307. /*
  1308. * Bspec vol 1c.5 - video engine command streamer:
  1309. * "If ENABLED, all TLBs will be invalidated once the flush
  1310. * operation is complete. This bit is only valid when the
  1311. * Post-Sync Operation field is a value of 1h or 3h."
  1312. */
  1313. if (invalidate & I915_GEM_GPU_DOMAINS)
  1314. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1315. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1316. intel_ring_emit(ring, cmd);
  1317. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1318. intel_ring_emit(ring, 0);
  1319. intel_ring_emit(ring, MI_NOOP);
  1320. intel_ring_advance(ring);
  1321. return 0;
  1322. }
  1323. static int
  1324. hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1325. u32 offset, u32 len,
  1326. unsigned flags)
  1327. {
  1328. int ret;
  1329. ret = intel_ring_begin(ring, 2);
  1330. if (ret)
  1331. return ret;
  1332. intel_ring_emit(ring,
  1333. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1334. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1335. /* bit0-7 is the length on GEN6+ */
  1336. intel_ring_emit(ring, offset);
  1337. intel_ring_advance(ring);
  1338. return 0;
  1339. }
  1340. static int
  1341. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1342. u32 offset, u32 len,
  1343. unsigned flags)
  1344. {
  1345. int ret;
  1346. ret = intel_ring_begin(ring, 2);
  1347. if (ret)
  1348. return ret;
  1349. intel_ring_emit(ring,
  1350. MI_BATCH_BUFFER_START |
  1351. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1352. /* bit0-7 is the length on GEN6+ */
  1353. intel_ring_emit(ring, offset);
  1354. intel_ring_advance(ring);
  1355. return 0;
  1356. }
  1357. /* Blitter support (SandyBridge+) */
  1358. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1359. u32 invalidate, u32 flush)
  1360. {
  1361. uint32_t cmd;
  1362. int ret;
  1363. ret = intel_ring_begin(ring, 4);
  1364. if (ret)
  1365. return ret;
  1366. cmd = MI_FLUSH_DW;
  1367. /*
  1368. * Bspec vol 1c.3 - blitter engine command streamer:
  1369. * "If ENABLED, all TLBs will be invalidated once the flush
  1370. * operation is complete. This bit is only valid when the
  1371. * Post-Sync Operation field is a value of 1h or 3h."
  1372. */
  1373. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1374. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1375. MI_FLUSH_DW_OP_STOREDW;
  1376. intel_ring_emit(ring, cmd);
  1377. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1378. intel_ring_emit(ring, 0);
  1379. intel_ring_emit(ring, MI_NOOP);
  1380. intel_ring_advance(ring);
  1381. return 0;
  1382. }
  1383. int intel_init_render_ring_buffer(struct drm_device *dev)
  1384. {
  1385. drm_i915_private_t *dev_priv = dev->dev_private;
  1386. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1387. ring->name = "render ring";
  1388. ring->id = RCS;
  1389. ring->mmio_base = RENDER_RING_BASE;
  1390. if (INTEL_INFO(dev)->gen >= 6) {
  1391. ring->add_request = gen6_add_request;
  1392. ring->flush = gen7_render_ring_flush;
  1393. if (INTEL_INFO(dev)->gen == 6)
  1394. ring->flush = gen6_render_ring_flush;
  1395. ring->irq_get = gen6_ring_get_irq;
  1396. ring->irq_put = gen6_ring_put_irq;
  1397. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1398. ring->get_seqno = gen6_ring_get_seqno;
  1399. ring->set_seqno = ring_set_seqno;
  1400. ring->sync_to = gen6_ring_sync;
  1401. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1402. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1403. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1404. ring->signal_mbox[0] = GEN6_VRSYNC;
  1405. ring->signal_mbox[1] = GEN6_BRSYNC;
  1406. } else if (IS_GEN5(dev)) {
  1407. ring->add_request = pc_render_add_request;
  1408. ring->flush = gen4_render_ring_flush;
  1409. ring->get_seqno = pc_render_get_seqno;
  1410. ring->set_seqno = pc_render_set_seqno;
  1411. ring->irq_get = gen5_ring_get_irq;
  1412. ring->irq_put = gen5_ring_put_irq;
  1413. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1414. } else {
  1415. ring->add_request = i9xx_add_request;
  1416. if (INTEL_INFO(dev)->gen < 4)
  1417. ring->flush = gen2_render_ring_flush;
  1418. else
  1419. ring->flush = gen4_render_ring_flush;
  1420. ring->get_seqno = ring_get_seqno;
  1421. ring->set_seqno = ring_set_seqno;
  1422. if (IS_GEN2(dev)) {
  1423. ring->irq_get = i8xx_ring_get_irq;
  1424. ring->irq_put = i8xx_ring_put_irq;
  1425. } else {
  1426. ring->irq_get = i9xx_ring_get_irq;
  1427. ring->irq_put = i9xx_ring_put_irq;
  1428. }
  1429. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1430. }
  1431. ring->write_tail = ring_write_tail;
  1432. if (IS_HASWELL(dev))
  1433. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1434. else if (INTEL_INFO(dev)->gen >= 6)
  1435. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1436. else if (INTEL_INFO(dev)->gen >= 4)
  1437. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1438. else if (IS_I830(dev) || IS_845G(dev))
  1439. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1440. else
  1441. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1442. ring->init = init_render_ring;
  1443. ring->cleanup = render_ring_cleanup;
  1444. /* Workaround batchbuffer to combat CS tlb bug. */
  1445. if (HAS_BROKEN_CS_TLB(dev)) {
  1446. struct drm_i915_gem_object *obj;
  1447. int ret;
  1448. obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
  1449. if (obj == NULL) {
  1450. DRM_ERROR("Failed to allocate batch bo\n");
  1451. return -ENOMEM;
  1452. }
  1453. ret = i915_gem_object_pin(obj, 0, true, false);
  1454. if (ret != 0) {
  1455. drm_gem_object_unreference(&obj->base);
  1456. DRM_ERROR("Failed to ping batch bo\n");
  1457. return ret;
  1458. }
  1459. ring->private = obj;
  1460. }
  1461. return intel_init_ring_buffer(dev, ring);
  1462. }
  1463. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1464. {
  1465. drm_i915_private_t *dev_priv = dev->dev_private;
  1466. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1467. int ret;
  1468. ring->name = "render ring";
  1469. ring->id = RCS;
  1470. ring->mmio_base = RENDER_RING_BASE;
  1471. if (INTEL_INFO(dev)->gen >= 6) {
  1472. /* non-kms not supported on gen6+ */
  1473. return -ENODEV;
  1474. }
  1475. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1476. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1477. * the special gen5 functions. */
  1478. ring->add_request = i9xx_add_request;
  1479. if (INTEL_INFO(dev)->gen < 4)
  1480. ring->flush = gen2_render_ring_flush;
  1481. else
  1482. ring->flush = gen4_render_ring_flush;
  1483. ring->get_seqno = ring_get_seqno;
  1484. ring->set_seqno = ring_set_seqno;
  1485. if (IS_GEN2(dev)) {
  1486. ring->irq_get = i8xx_ring_get_irq;
  1487. ring->irq_put = i8xx_ring_put_irq;
  1488. } else {
  1489. ring->irq_get = i9xx_ring_get_irq;
  1490. ring->irq_put = i9xx_ring_put_irq;
  1491. }
  1492. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1493. ring->write_tail = ring_write_tail;
  1494. if (INTEL_INFO(dev)->gen >= 4)
  1495. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1496. else if (IS_I830(dev) || IS_845G(dev))
  1497. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1498. else
  1499. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1500. ring->init = init_render_ring;
  1501. ring->cleanup = render_ring_cleanup;
  1502. ring->dev = dev;
  1503. INIT_LIST_HEAD(&ring->active_list);
  1504. INIT_LIST_HEAD(&ring->request_list);
  1505. ring->size = size;
  1506. ring->effective_size = ring->size;
  1507. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1508. ring->effective_size -= 128;
  1509. ring->virtual_start = ioremap_wc(start, size);
  1510. if (ring->virtual_start == NULL) {
  1511. DRM_ERROR("can not ioremap virtual address for"
  1512. " ring buffer\n");
  1513. return -ENOMEM;
  1514. }
  1515. if (!I915_NEED_GFX_HWS(dev)) {
  1516. ret = init_phys_hws_pga(ring);
  1517. if (ret)
  1518. return ret;
  1519. }
  1520. return 0;
  1521. }
  1522. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1523. {
  1524. drm_i915_private_t *dev_priv = dev->dev_private;
  1525. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1526. ring->name = "bsd ring";
  1527. ring->id = VCS;
  1528. ring->write_tail = ring_write_tail;
  1529. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1530. ring->mmio_base = GEN6_BSD_RING_BASE;
  1531. /* gen6 bsd needs a special wa for tail updates */
  1532. if (IS_GEN6(dev))
  1533. ring->write_tail = gen6_bsd_ring_write_tail;
  1534. ring->flush = gen6_ring_flush;
  1535. ring->add_request = gen6_add_request;
  1536. ring->get_seqno = gen6_ring_get_seqno;
  1537. ring->set_seqno = ring_set_seqno;
  1538. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1539. ring->irq_get = gen6_ring_get_irq;
  1540. ring->irq_put = gen6_ring_put_irq;
  1541. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1542. ring->sync_to = gen6_ring_sync;
  1543. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1544. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1545. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1546. ring->signal_mbox[0] = GEN6_RVSYNC;
  1547. ring->signal_mbox[1] = GEN6_BVSYNC;
  1548. } else {
  1549. ring->mmio_base = BSD_RING_BASE;
  1550. ring->flush = bsd_ring_flush;
  1551. ring->add_request = i9xx_add_request;
  1552. ring->get_seqno = ring_get_seqno;
  1553. ring->set_seqno = ring_set_seqno;
  1554. if (IS_GEN5(dev)) {
  1555. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1556. ring->irq_get = gen5_ring_get_irq;
  1557. ring->irq_put = gen5_ring_put_irq;
  1558. } else {
  1559. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1560. ring->irq_get = i9xx_ring_get_irq;
  1561. ring->irq_put = i9xx_ring_put_irq;
  1562. }
  1563. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1564. }
  1565. ring->init = init_ring_common;
  1566. return intel_init_ring_buffer(dev, ring);
  1567. }
  1568. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1569. {
  1570. drm_i915_private_t *dev_priv = dev->dev_private;
  1571. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1572. ring->name = "blitter ring";
  1573. ring->id = BCS;
  1574. ring->mmio_base = BLT_RING_BASE;
  1575. ring->write_tail = ring_write_tail;
  1576. ring->flush = blt_ring_flush;
  1577. ring->add_request = gen6_add_request;
  1578. ring->get_seqno = gen6_ring_get_seqno;
  1579. ring->set_seqno = ring_set_seqno;
  1580. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1581. ring->irq_get = gen6_ring_get_irq;
  1582. ring->irq_put = gen6_ring_put_irq;
  1583. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1584. ring->sync_to = gen6_ring_sync;
  1585. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1586. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1587. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1588. ring->signal_mbox[0] = GEN6_RBSYNC;
  1589. ring->signal_mbox[1] = GEN6_VBSYNC;
  1590. ring->init = init_ring_common;
  1591. return intel_init_ring_buffer(dev, ring);
  1592. }
  1593. int
  1594. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1595. {
  1596. int ret;
  1597. if (!ring->gpu_caches_dirty)
  1598. return 0;
  1599. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1600. if (ret)
  1601. return ret;
  1602. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1603. ring->gpu_caches_dirty = false;
  1604. return 0;
  1605. }
  1606. int
  1607. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1608. {
  1609. uint32_t flush_domains;
  1610. int ret;
  1611. flush_domains = 0;
  1612. if (ring->gpu_caches_dirty)
  1613. flush_domains = I915_GEM_GPU_DOMAINS;
  1614. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1615. if (ret)
  1616. return ret;
  1617. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1618. ring->gpu_caches_dirty = false;
  1619. return 0;
  1620. }