lantiq.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778
  1. /*
  2. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License version 2 as published
  6. * by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  16. *
  17. * Copyright (C) 2004 Infineon IFAP DC COM CPE
  18. * Copyright (C) 2007 Felix Fietkau <nbd@openwrt.org>
  19. * Copyright (C) 2007 John Crispin <blogic@openwrt.org>
  20. * Copyright (C) 2010 Thomas Langer, <thomas.langer@lantiq.com>
  21. */
  22. #include <linux/slab.h>
  23. #include <linux/module.h>
  24. #include <linux/ioport.h>
  25. #include <linux/init.h>
  26. #include <linux/console.h>
  27. #include <linux/sysrq.h>
  28. #include <linux/device.h>
  29. #include <linux/tty.h>
  30. #include <linux/tty_flip.h>
  31. #include <linux/serial_core.h>
  32. #include <linux/serial.h>
  33. #include <linux/of_platform.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/io.h>
  37. #include <linux/clk.h>
  38. #include <linux/gpio.h>
  39. #include <lantiq_soc.h>
  40. #define PORT_LTQ_ASC 111
  41. #define MAXPORTS 2
  42. #define UART_DUMMY_UER_RX 1
  43. #define DRVNAME "lantiq,asc"
  44. #ifdef __BIG_ENDIAN
  45. #define LTQ_ASC_TBUF (0x0020 + 3)
  46. #define LTQ_ASC_RBUF (0x0024 + 3)
  47. #else
  48. #define LTQ_ASC_TBUF 0x0020
  49. #define LTQ_ASC_RBUF 0x0024
  50. #endif
  51. #define LTQ_ASC_FSTAT 0x0048
  52. #define LTQ_ASC_WHBSTATE 0x0018
  53. #define LTQ_ASC_STATE 0x0014
  54. #define LTQ_ASC_IRNCR 0x00F8
  55. #define LTQ_ASC_CLC 0x0000
  56. #define LTQ_ASC_ID 0x0008
  57. #define LTQ_ASC_PISEL 0x0004
  58. #define LTQ_ASC_TXFCON 0x0044
  59. #define LTQ_ASC_RXFCON 0x0040
  60. #define LTQ_ASC_CON 0x0010
  61. #define LTQ_ASC_BG 0x0050
  62. #define LTQ_ASC_IRNREN 0x00F4
  63. #define ASC_IRNREN_TX 0x1
  64. #define ASC_IRNREN_RX 0x2
  65. #define ASC_IRNREN_ERR 0x4
  66. #define ASC_IRNREN_TX_BUF 0x8
  67. #define ASC_IRNCR_TIR 0x1
  68. #define ASC_IRNCR_RIR 0x2
  69. #define ASC_IRNCR_EIR 0x4
  70. #define ASCOPT_CSIZE 0x3
  71. #define TXFIFO_FL 1
  72. #define RXFIFO_FL 1
  73. #define ASCCLC_DISS 0x2
  74. #define ASCCLC_RMCMASK 0x0000FF00
  75. #define ASCCLC_RMCOFFSET 8
  76. #define ASCCON_M_8ASYNC 0x0
  77. #define ASCCON_M_7ASYNC 0x2
  78. #define ASCCON_ODD 0x00000020
  79. #define ASCCON_STP 0x00000080
  80. #define ASCCON_BRS 0x00000100
  81. #define ASCCON_FDE 0x00000200
  82. #define ASCCON_R 0x00008000
  83. #define ASCCON_FEN 0x00020000
  84. #define ASCCON_ROEN 0x00080000
  85. #define ASCCON_TOEN 0x00100000
  86. #define ASCSTATE_PE 0x00010000
  87. #define ASCSTATE_FE 0x00020000
  88. #define ASCSTATE_ROE 0x00080000
  89. #define ASCSTATE_ANY (ASCSTATE_ROE|ASCSTATE_PE|ASCSTATE_FE)
  90. #define ASCWHBSTATE_CLRREN 0x00000001
  91. #define ASCWHBSTATE_SETREN 0x00000002
  92. #define ASCWHBSTATE_CLRPE 0x00000004
  93. #define ASCWHBSTATE_CLRFE 0x00000008
  94. #define ASCWHBSTATE_CLRROE 0x00000020
  95. #define ASCTXFCON_TXFEN 0x0001
  96. #define ASCTXFCON_TXFFLU 0x0002
  97. #define ASCTXFCON_TXFITLMASK 0x3F00
  98. #define ASCTXFCON_TXFITLOFF 8
  99. #define ASCRXFCON_RXFEN 0x0001
  100. #define ASCRXFCON_RXFFLU 0x0002
  101. #define ASCRXFCON_RXFITLMASK 0x3F00
  102. #define ASCRXFCON_RXFITLOFF 8
  103. #define ASCFSTAT_RXFFLMASK 0x003F
  104. #define ASCFSTAT_TXFFLMASK 0x3F00
  105. #define ASCFSTAT_TXFREEMASK 0x3F000000
  106. #define ASCFSTAT_TXFREEOFF 24
  107. static void lqasc_tx_chars(struct uart_port *port);
  108. static struct ltq_uart_port *lqasc_port[MAXPORTS];
  109. static struct uart_driver lqasc_reg;
  110. static DEFINE_SPINLOCK(ltq_asc_lock);
  111. struct ltq_uart_port {
  112. struct uart_port port;
  113. /* clock used to derive divider */
  114. struct clk *fpiclk;
  115. /* clock gating of the ASC core */
  116. struct clk *clk;
  117. unsigned int tx_irq;
  118. unsigned int rx_irq;
  119. unsigned int err_irq;
  120. };
  121. static inline struct
  122. ltq_uart_port *to_ltq_uart_port(struct uart_port *port)
  123. {
  124. return container_of(port, struct ltq_uart_port, port);
  125. }
  126. static void
  127. lqasc_stop_tx(struct uart_port *port)
  128. {
  129. return;
  130. }
  131. static void
  132. lqasc_start_tx(struct uart_port *port)
  133. {
  134. unsigned long flags;
  135. spin_lock_irqsave(&ltq_asc_lock, flags);
  136. lqasc_tx_chars(port);
  137. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  138. return;
  139. }
  140. static void
  141. lqasc_stop_rx(struct uart_port *port)
  142. {
  143. ltq_w32(ASCWHBSTATE_CLRREN, port->membase + LTQ_ASC_WHBSTATE);
  144. }
  145. static void
  146. lqasc_enable_ms(struct uart_port *port)
  147. {
  148. }
  149. static int
  150. lqasc_rx_chars(struct uart_port *port)
  151. {
  152. struct tty_port *tport = &port->state->port;
  153. struct tty_struct *tty = tty_port_tty_get(tport);
  154. unsigned int ch = 0, rsr = 0, fifocnt;
  155. if (!tty) {
  156. dev_dbg(port->dev, "%s:tty is busy now", __func__);
  157. return -EBUSY;
  158. }
  159. fifocnt =
  160. ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_RXFFLMASK;
  161. while (fifocnt--) {
  162. u8 flag = TTY_NORMAL;
  163. ch = ltq_r8(port->membase + LTQ_ASC_RBUF);
  164. rsr = (ltq_r32(port->membase + LTQ_ASC_STATE)
  165. & ASCSTATE_ANY) | UART_DUMMY_UER_RX;
  166. tty_flip_buffer_push(tty);
  167. port->icount.rx++;
  168. /*
  169. * Note that the error handling code is
  170. * out of the main execution path
  171. */
  172. if (rsr & ASCSTATE_ANY) {
  173. if (rsr & ASCSTATE_PE) {
  174. port->icount.parity++;
  175. ltq_w32_mask(0, ASCWHBSTATE_CLRPE,
  176. port->membase + LTQ_ASC_WHBSTATE);
  177. } else if (rsr & ASCSTATE_FE) {
  178. port->icount.frame++;
  179. ltq_w32_mask(0, ASCWHBSTATE_CLRFE,
  180. port->membase + LTQ_ASC_WHBSTATE);
  181. }
  182. if (rsr & ASCSTATE_ROE) {
  183. port->icount.overrun++;
  184. ltq_w32_mask(0, ASCWHBSTATE_CLRROE,
  185. port->membase + LTQ_ASC_WHBSTATE);
  186. }
  187. rsr &= port->read_status_mask;
  188. if (rsr & ASCSTATE_PE)
  189. flag = TTY_PARITY;
  190. else if (rsr & ASCSTATE_FE)
  191. flag = TTY_FRAME;
  192. }
  193. if ((rsr & port->ignore_status_mask) == 0)
  194. tty_insert_flip_char(tport, ch, flag);
  195. if (rsr & ASCSTATE_ROE)
  196. /*
  197. * Overrun is special, since it's reported
  198. * immediately, and doesn't affect the current
  199. * character
  200. */
  201. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  202. }
  203. if (ch != 0)
  204. tty_flip_buffer_push(tty);
  205. tty_kref_put(tty);
  206. return 0;
  207. }
  208. static void
  209. lqasc_tx_chars(struct uart_port *port)
  210. {
  211. struct circ_buf *xmit = &port->state->xmit;
  212. if (uart_tx_stopped(port)) {
  213. lqasc_stop_tx(port);
  214. return;
  215. }
  216. while (((ltq_r32(port->membase + LTQ_ASC_FSTAT) &
  217. ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF) != 0) {
  218. if (port->x_char) {
  219. ltq_w8(port->x_char, port->membase + LTQ_ASC_TBUF);
  220. port->icount.tx++;
  221. port->x_char = 0;
  222. continue;
  223. }
  224. if (uart_circ_empty(xmit))
  225. break;
  226. ltq_w8(port->state->xmit.buf[port->state->xmit.tail],
  227. port->membase + LTQ_ASC_TBUF);
  228. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  229. port->icount.tx++;
  230. }
  231. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  232. uart_write_wakeup(port);
  233. }
  234. static irqreturn_t
  235. lqasc_tx_int(int irq, void *_port)
  236. {
  237. unsigned long flags;
  238. struct uart_port *port = (struct uart_port *)_port;
  239. spin_lock_irqsave(&ltq_asc_lock, flags);
  240. ltq_w32(ASC_IRNCR_TIR, port->membase + LTQ_ASC_IRNCR);
  241. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  242. lqasc_start_tx(port);
  243. return IRQ_HANDLED;
  244. }
  245. static irqreturn_t
  246. lqasc_err_int(int irq, void *_port)
  247. {
  248. unsigned long flags;
  249. struct uart_port *port = (struct uart_port *)_port;
  250. spin_lock_irqsave(&ltq_asc_lock, flags);
  251. /* clear any pending interrupts */
  252. ltq_w32_mask(0, ASCWHBSTATE_CLRPE | ASCWHBSTATE_CLRFE |
  253. ASCWHBSTATE_CLRROE, port->membase + LTQ_ASC_WHBSTATE);
  254. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  255. return IRQ_HANDLED;
  256. }
  257. static irqreturn_t
  258. lqasc_rx_int(int irq, void *_port)
  259. {
  260. unsigned long flags;
  261. struct uart_port *port = (struct uart_port *)_port;
  262. spin_lock_irqsave(&ltq_asc_lock, flags);
  263. ltq_w32(ASC_IRNCR_RIR, port->membase + LTQ_ASC_IRNCR);
  264. lqasc_rx_chars(port);
  265. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  266. return IRQ_HANDLED;
  267. }
  268. static unsigned int
  269. lqasc_tx_empty(struct uart_port *port)
  270. {
  271. int status;
  272. status = ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_TXFFLMASK;
  273. return status ? 0 : TIOCSER_TEMT;
  274. }
  275. static unsigned int
  276. lqasc_get_mctrl(struct uart_port *port)
  277. {
  278. return TIOCM_CTS | TIOCM_CAR | TIOCM_DSR;
  279. }
  280. static void
  281. lqasc_set_mctrl(struct uart_port *port, u_int mctrl)
  282. {
  283. }
  284. static void
  285. lqasc_break_ctl(struct uart_port *port, int break_state)
  286. {
  287. }
  288. static int
  289. lqasc_startup(struct uart_port *port)
  290. {
  291. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  292. int retval;
  293. if (ltq_port->clk)
  294. clk_enable(ltq_port->clk);
  295. port->uartclk = clk_get_rate(ltq_port->fpiclk);
  296. ltq_w32_mask(ASCCLC_DISS | ASCCLC_RMCMASK, (1 << ASCCLC_RMCOFFSET),
  297. port->membase + LTQ_ASC_CLC);
  298. ltq_w32(0, port->membase + LTQ_ASC_PISEL);
  299. ltq_w32(
  300. ((TXFIFO_FL << ASCTXFCON_TXFITLOFF) & ASCTXFCON_TXFITLMASK) |
  301. ASCTXFCON_TXFEN | ASCTXFCON_TXFFLU,
  302. port->membase + LTQ_ASC_TXFCON);
  303. ltq_w32(
  304. ((RXFIFO_FL << ASCRXFCON_RXFITLOFF) & ASCRXFCON_RXFITLMASK)
  305. | ASCRXFCON_RXFEN | ASCRXFCON_RXFFLU,
  306. port->membase + LTQ_ASC_RXFCON);
  307. /* make sure other settings are written to hardware before
  308. * setting enable bits
  309. */
  310. wmb();
  311. ltq_w32_mask(0, ASCCON_M_8ASYNC | ASCCON_FEN | ASCCON_TOEN |
  312. ASCCON_ROEN, port->membase + LTQ_ASC_CON);
  313. retval = request_irq(ltq_port->tx_irq, lqasc_tx_int,
  314. 0, "asc_tx", port);
  315. if (retval) {
  316. pr_err("failed to request lqasc_tx_int\n");
  317. return retval;
  318. }
  319. retval = request_irq(ltq_port->rx_irq, lqasc_rx_int,
  320. 0, "asc_rx", port);
  321. if (retval) {
  322. pr_err("failed to request lqasc_rx_int\n");
  323. goto err1;
  324. }
  325. retval = request_irq(ltq_port->err_irq, lqasc_err_int,
  326. 0, "asc_err", port);
  327. if (retval) {
  328. pr_err("failed to request lqasc_err_int\n");
  329. goto err2;
  330. }
  331. ltq_w32(ASC_IRNREN_RX | ASC_IRNREN_ERR | ASC_IRNREN_TX,
  332. port->membase + LTQ_ASC_IRNREN);
  333. return 0;
  334. err2:
  335. free_irq(ltq_port->rx_irq, port);
  336. err1:
  337. free_irq(ltq_port->tx_irq, port);
  338. return retval;
  339. }
  340. static void
  341. lqasc_shutdown(struct uart_port *port)
  342. {
  343. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  344. free_irq(ltq_port->tx_irq, port);
  345. free_irq(ltq_port->rx_irq, port);
  346. free_irq(ltq_port->err_irq, port);
  347. ltq_w32(0, port->membase + LTQ_ASC_CON);
  348. ltq_w32_mask(ASCRXFCON_RXFEN, ASCRXFCON_RXFFLU,
  349. port->membase + LTQ_ASC_RXFCON);
  350. ltq_w32_mask(ASCTXFCON_TXFEN, ASCTXFCON_TXFFLU,
  351. port->membase + LTQ_ASC_TXFCON);
  352. if (ltq_port->clk)
  353. clk_disable(ltq_port->clk);
  354. }
  355. static void
  356. lqasc_set_termios(struct uart_port *port,
  357. struct ktermios *new, struct ktermios *old)
  358. {
  359. unsigned int cflag;
  360. unsigned int iflag;
  361. unsigned int divisor;
  362. unsigned int baud;
  363. unsigned int con = 0;
  364. unsigned long flags;
  365. cflag = new->c_cflag;
  366. iflag = new->c_iflag;
  367. switch (cflag & CSIZE) {
  368. case CS7:
  369. con = ASCCON_M_7ASYNC;
  370. break;
  371. case CS5:
  372. case CS6:
  373. default:
  374. new->c_cflag &= ~ CSIZE;
  375. new->c_cflag |= CS8;
  376. con = ASCCON_M_8ASYNC;
  377. break;
  378. }
  379. cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
  380. if (cflag & CSTOPB)
  381. con |= ASCCON_STP;
  382. if (cflag & PARENB) {
  383. if (!(cflag & PARODD))
  384. con &= ~ASCCON_ODD;
  385. else
  386. con |= ASCCON_ODD;
  387. }
  388. port->read_status_mask = ASCSTATE_ROE;
  389. if (iflag & INPCK)
  390. port->read_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
  391. port->ignore_status_mask = 0;
  392. if (iflag & IGNPAR)
  393. port->ignore_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
  394. if (iflag & IGNBRK) {
  395. /*
  396. * If we're ignoring parity and break indicators,
  397. * ignore overruns too (for real raw support).
  398. */
  399. if (iflag & IGNPAR)
  400. port->ignore_status_mask |= ASCSTATE_ROE;
  401. }
  402. if ((cflag & CREAD) == 0)
  403. port->ignore_status_mask |= UART_DUMMY_UER_RX;
  404. /* set error signals - framing, parity and overrun, enable receiver */
  405. con |= ASCCON_FEN | ASCCON_TOEN | ASCCON_ROEN;
  406. spin_lock_irqsave(&ltq_asc_lock, flags);
  407. /* set up CON */
  408. ltq_w32_mask(0, con, port->membase + LTQ_ASC_CON);
  409. /* Set baud rate - take a divider of 2 into account */
  410. baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
  411. divisor = uart_get_divisor(port, baud);
  412. divisor = divisor / 2 - 1;
  413. /* disable the baudrate generator */
  414. ltq_w32_mask(ASCCON_R, 0, port->membase + LTQ_ASC_CON);
  415. /* make sure the fractional divider is off */
  416. ltq_w32_mask(ASCCON_FDE, 0, port->membase + LTQ_ASC_CON);
  417. /* set up to use divisor of 2 */
  418. ltq_w32_mask(ASCCON_BRS, 0, port->membase + LTQ_ASC_CON);
  419. /* now we can write the new baudrate into the register */
  420. ltq_w32(divisor, port->membase + LTQ_ASC_BG);
  421. /* turn the baudrate generator back on */
  422. ltq_w32_mask(0, ASCCON_R, port->membase + LTQ_ASC_CON);
  423. /* enable rx */
  424. ltq_w32(ASCWHBSTATE_SETREN, port->membase + LTQ_ASC_WHBSTATE);
  425. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  426. /* Don't rewrite B0 */
  427. if (tty_termios_baud_rate(new))
  428. tty_termios_encode_baud_rate(new, baud, baud);
  429. uart_update_timeout(port, cflag, baud);
  430. }
  431. static const char*
  432. lqasc_type(struct uart_port *port)
  433. {
  434. if (port->type == PORT_LTQ_ASC)
  435. return DRVNAME;
  436. else
  437. return NULL;
  438. }
  439. static void
  440. lqasc_release_port(struct uart_port *port)
  441. {
  442. if (port->flags & UPF_IOREMAP) {
  443. iounmap(port->membase);
  444. port->membase = NULL;
  445. }
  446. }
  447. static int
  448. lqasc_request_port(struct uart_port *port)
  449. {
  450. struct platform_device *pdev = to_platform_device(port->dev);
  451. struct resource *res;
  452. int size;
  453. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  454. if (!res) {
  455. dev_err(&pdev->dev, "cannot obtain I/O memory region");
  456. return -ENODEV;
  457. }
  458. size = resource_size(res);
  459. res = devm_request_mem_region(&pdev->dev, res->start,
  460. size, dev_name(&pdev->dev));
  461. if (!res) {
  462. dev_err(&pdev->dev, "cannot request I/O memory region");
  463. return -EBUSY;
  464. }
  465. if (port->flags & UPF_IOREMAP) {
  466. port->membase = devm_ioremap_nocache(&pdev->dev,
  467. port->mapbase, size);
  468. if (port->membase == NULL)
  469. return -ENOMEM;
  470. }
  471. return 0;
  472. }
  473. static void
  474. lqasc_config_port(struct uart_port *port, int flags)
  475. {
  476. if (flags & UART_CONFIG_TYPE) {
  477. port->type = PORT_LTQ_ASC;
  478. lqasc_request_port(port);
  479. }
  480. }
  481. static int
  482. lqasc_verify_port(struct uart_port *port,
  483. struct serial_struct *ser)
  484. {
  485. int ret = 0;
  486. if (ser->type != PORT_UNKNOWN && ser->type != PORT_LTQ_ASC)
  487. ret = -EINVAL;
  488. if (ser->irq < 0 || ser->irq >= NR_IRQS)
  489. ret = -EINVAL;
  490. if (ser->baud_base < 9600)
  491. ret = -EINVAL;
  492. return ret;
  493. }
  494. static struct uart_ops lqasc_pops = {
  495. .tx_empty = lqasc_tx_empty,
  496. .set_mctrl = lqasc_set_mctrl,
  497. .get_mctrl = lqasc_get_mctrl,
  498. .stop_tx = lqasc_stop_tx,
  499. .start_tx = lqasc_start_tx,
  500. .stop_rx = lqasc_stop_rx,
  501. .enable_ms = lqasc_enable_ms,
  502. .break_ctl = lqasc_break_ctl,
  503. .startup = lqasc_startup,
  504. .shutdown = lqasc_shutdown,
  505. .set_termios = lqasc_set_termios,
  506. .type = lqasc_type,
  507. .release_port = lqasc_release_port,
  508. .request_port = lqasc_request_port,
  509. .config_port = lqasc_config_port,
  510. .verify_port = lqasc_verify_port,
  511. };
  512. static void
  513. lqasc_console_putchar(struct uart_port *port, int ch)
  514. {
  515. int fifofree;
  516. if (!port->membase)
  517. return;
  518. do {
  519. fifofree = (ltq_r32(port->membase + LTQ_ASC_FSTAT)
  520. & ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF;
  521. } while (fifofree == 0);
  522. ltq_w8(ch, port->membase + LTQ_ASC_TBUF);
  523. }
  524. static void
  525. lqasc_console_write(struct console *co, const char *s, u_int count)
  526. {
  527. struct ltq_uart_port *ltq_port;
  528. struct uart_port *port;
  529. unsigned long flags;
  530. if (co->index >= MAXPORTS)
  531. return;
  532. ltq_port = lqasc_port[co->index];
  533. if (!ltq_port)
  534. return;
  535. port = &ltq_port->port;
  536. spin_lock_irqsave(&ltq_asc_lock, flags);
  537. uart_console_write(port, s, count, lqasc_console_putchar);
  538. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  539. }
  540. static int __init
  541. lqasc_console_setup(struct console *co, char *options)
  542. {
  543. struct ltq_uart_port *ltq_port;
  544. struct uart_port *port;
  545. int baud = 115200;
  546. int bits = 8;
  547. int parity = 'n';
  548. int flow = 'n';
  549. if (co->index >= MAXPORTS)
  550. return -ENODEV;
  551. ltq_port = lqasc_port[co->index];
  552. if (!ltq_port)
  553. return -ENODEV;
  554. port = &ltq_port->port;
  555. port->uartclk = clk_get_rate(ltq_port->fpiclk);
  556. if (options)
  557. uart_parse_options(options, &baud, &parity, &bits, &flow);
  558. return uart_set_options(port, co, baud, parity, bits, flow);
  559. }
  560. static struct console lqasc_console = {
  561. .name = "ttyLTQ",
  562. .write = lqasc_console_write,
  563. .device = uart_console_device,
  564. .setup = lqasc_console_setup,
  565. .flags = CON_PRINTBUFFER,
  566. .index = -1,
  567. .data = &lqasc_reg,
  568. };
  569. static int __init
  570. lqasc_console_init(void)
  571. {
  572. register_console(&lqasc_console);
  573. return 0;
  574. }
  575. console_initcall(lqasc_console_init);
  576. static struct uart_driver lqasc_reg = {
  577. .owner = THIS_MODULE,
  578. .driver_name = DRVNAME,
  579. .dev_name = "ttyLTQ",
  580. .major = 0,
  581. .minor = 0,
  582. .nr = MAXPORTS,
  583. .cons = &lqasc_console,
  584. };
  585. static int __init
  586. lqasc_probe(struct platform_device *pdev)
  587. {
  588. struct device_node *node = pdev->dev.of_node;
  589. struct ltq_uart_port *ltq_port;
  590. struct uart_port *port;
  591. struct resource *mmres, irqres[3];
  592. int line = 0;
  593. int ret;
  594. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  595. ret = of_irq_to_resource_table(node, irqres, 3);
  596. if (!mmres || (ret != 3)) {
  597. dev_err(&pdev->dev,
  598. "failed to get memory/irq for serial port\n");
  599. return -ENODEV;
  600. }
  601. /* check if this is the console port */
  602. if (mmres->start != CPHYSADDR(LTQ_EARLY_ASC))
  603. line = 1;
  604. if (lqasc_port[line]) {
  605. dev_err(&pdev->dev, "port %d already allocated\n", line);
  606. return -EBUSY;
  607. }
  608. ltq_port = devm_kzalloc(&pdev->dev, sizeof(struct ltq_uart_port),
  609. GFP_KERNEL);
  610. if (!ltq_port)
  611. return -ENOMEM;
  612. port = &ltq_port->port;
  613. port->iotype = SERIAL_IO_MEM;
  614. port->flags = ASYNC_BOOT_AUTOCONF | UPF_IOREMAP;
  615. port->ops = &lqasc_pops;
  616. port->fifosize = 16;
  617. port->type = PORT_LTQ_ASC,
  618. port->line = line;
  619. port->dev = &pdev->dev;
  620. /* unused, just to be backward-compatible */
  621. port->irq = irqres[0].start;
  622. port->mapbase = mmres->start;
  623. ltq_port->fpiclk = clk_get_fpi();
  624. if (IS_ERR(ltq_port->fpiclk)) {
  625. pr_err("failed to get fpi clk\n");
  626. return -ENOENT;
  627. }
  628. /* not all asc ports have clock gates, lets ignore the return code */
  629. ltq_port->clk = clk_get(&pdev->dev, NULL);
  630. ltq_port->tx_irq = irqres[0].start;
  631. ltq_port->rx_irq = irqres[1].start;
  632. ltq_port->err_irq = irqres[2].start;
  633. lqasc_port[line] = ltq_port;
  634. platform_set_drvdata(pdev, ltq_port);
  635. ret = uart_add_one_port(&lqasc_reg, port);
  636. return ret;
  637. }
  638. static const struct of_device_id ltq_asc_match[] = {
  639. { .compatible = DRVNAME },
  640. {},
  641. };
  642. MODULE_DEVICE_TABLE(of, ltq_asc_match);
  643. static struct platform_driver lqasc_driver = {
  644. .driver = {
  645. .name = DRVNAME,
  646. .owner = THIS_MODULE,
  647. .of_match_table = ltq_asc_match,
  648. },
  649. };
  650. int __init
  651. init_lqasc(void)
  652. {
  653. int ret;
  654. ret = uart_register_driver(&lqasc_reg);
  655. if (ret != 0)
  656. return ret;
  657. ret = platform_driver_probe(&lqasc_driver, lqasc_probe);
  658. if (ret != 0)
  659. uart_unregister_driver(&lqasc_reg);
  660. return ret;
  661. }
  662. module_init(init_lqasc);
  663. MODULE_DESCRIPTION("Lantiq serial port driver");
  664. MODULE_LICENSE("GPL");