atl1c_hw.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875
  1. /*
  2. * Copyright(c) 2008 - 2009 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #ifndef _ATL1C_HW_H_
  22. #define _ATL1C_HW_H_
  23. #include <linux/types.h>
  24. #include <linux/mii.h>
  25. #define FIELD_GETX(_x, _name) ((_x) >> (_name##_SHIFT) & (_name##_MASK))
  26. #define FIELD_SETX(_x, _name, _v) \
  27. (((_x) & ~((_name##_MASK) << (_name##_SHIFT))) |\
  28. (((_v) & (_name##_MASK)) << (_name##_SHIFT)))
  29. #define FIELDX(_name, _v) (((_v) & (_name##_MASK)) << (_name##_SHIFT))
  30. struct atl1c_adapter;
  31. struct atl1c_hw;
  32. /* function prototype */
  33. void atl1c_phy_disable(struct atl1c_hw *hw);
  34. void atl1c_hw_set_mac_addr(struct atl1c_hw *hw);
  35. int atl1c_phy_reset(struct atl1c_hw *hw);
  36. int atl1c_read_mac_addr(struct atl1c_hw *hw);
  37. int atl1c_get_speed_and_duplex(struct atl1c_hw *hw, u16 *speed, u16 *duplex);
  38. u32 atl1c_hash_mc_addr(struct atl1c_hw *hw, u8 *mc_addr);
  39. void atl1c_hash_set(struct atl1c_hw *hw, u32 hash_value);
  40. int atl1c_read_phy_reg(struct atl1c_hw *hw, u16 reg_addr, u16 *phy_data);
  41. int atl1c_write_phy_reg(struct atl1c_hw *hw, u32 reg_addr, u16 phy_data);
  42. bool atl1c_read_eeprom(struct atl1c_hw *hw, u32 offset, u32 *p_value);
  43. int atl1c_phy_init(struct atl1c_hw *hw);
  44. int atl1c_check_eeprom_exist(struct atl1c_hw *hw);
  45. int atl1c_restart_autoneg(struct atl1c_hw *hw);
  46. int atl1c_phy_power_saving(struct atl1c_hw *hw);
  47. bool atl1c_wait_mdio_idle(struct atl1c_hw *hw);
  48. void atl1c_stop_phy_polling(struct atl1c_hw *hw);
  49. void atl1c_start_phy_polling(struct atl1c_hw *hw, u16 clk_sel);
  50. int atl1c_read_phy_core(struct atl1c_hw *hw, bool ext, u8 dev,
  51. u16 reg, u16 *phy_data);
  52. int atl1c_write_phy_core(struct atl1c_hw *hw, bool ext, u8 dev,
  53. u16 reg, u16 phy_data);
  54. int atl1c_read_phy_ext(struct atl1c_hw *hw, u8 dev_addr,
  55. u16 reg_addr, u16 *phy_data);
  56. int atl1c_write_phy_ext(struct atl1c_hw *hw, u8 dev_addr,
  57. u16 reg_addr, u16 phy_data);
  58. /* register definition */
  59. #define REG_DEVICE_CAP 0x5C
  60. #define DEVICE_CAP_MAX_PAYLOAD_MASK 0x7
  61. #define DEVICE_CAP_MAX_PAYLOAD_SHIFT 0
  62. #define DEVICE_CTRL_MAXRRS_MIN 2
  63. #define REG_LINK_CTRL 0x68
  64. #define LINK_CTRL_L0S_EN 0x01
  65. #define LINK_CTRL_L1_EN 0x02
  66. #define LINK_CTRL_EXT_SYNC 0x80
  67. #define REG_DEV_SERIALNUM_CTRL 0x200
  68. #define REG_DEV_MAC_SEL_MASK 0x0 /* 0:EUI; 1:MAC */
  69. #define REG_DEV_MAC_SEL_SHIFT 0
  70. #define REG_DEV_SERIAL_NUM_EN_MASK 0x1
  71. #define REG_DEV_SERIAL_NUM_EN_SHIFT 1
  72. #define REG_TWSI_CTRL 0x218
  73. #define TWSI_CTRL_LD_OFFSET_MASK 0xFF
  74. #define TWSI_CTRL_LD_OFFSET_SHIFT 0
  75. #define TWSI_CTRL_LD_SLV_ADDR_MASK 0x7
  76. #define TWSI_CTRL_LD_SLV_ADDR_SHIFT 8
  77. #define TWSI_CTRL_SW_LDSTART 0x800
  78. #define TWSI_CTRL_HW_LDSTART 0x1000
  79. #define TWSI_CTRL_SMB_SLV_ADDR_MASK 0x7F
  80. #define TWSI_CTRL_SMB_SLV_ADDR_SHIFT 15
  81. #define TWSI_CTRL_LD_EXIST 0x400000
  82. #define TWSI_CTRL_READ_FREQ_SEL_MASK 0x3
  83. #define TWSI_CTRL_READ_FREQ_SEL_SHIFT 23
  84. #define TWSI_CTRL_FREQ_SEL_100K 0
  85. #define TWSI_CTRL_FREQ_SEL_200K 1
  86. #define TWSI_CTRL_FREQ_SEL_300K 2
  87. #define TWSI_CTRL_FREQ_SEL_400K 3
  88. #define TWSI_CTRL_SMB_SLV_ADDR
  89. #define TWSI_CTRL_WRITE_FREQ_SEL_MASK 0x3
  90. #define TWSI_CTRL_WRITE_FREQ_SEL_SHIFT 24
  91. #define REG_PCIE_DEV_MISC_CTRL 0x21C
  92. #define PCIE_DEV_MISC_EXT_PIPE 0x2
  93. #define PCIE_DEV_MISC_RETRY_BUFDIS 0x1
  94. #define PCIE_DEV_MISC_SPIROM_EXIST 0x4
  95. #define PCIE_DEV_MISC_SERDES_ENDIAN 0x8
  96. #define PCIE_DEV_MISC_SERDES_SEL_DIN 0x10
  97. #define REG_PCIE_PHYMISC 0x1000
  98. #define PCIE_PHYMISC_FORCE_RCV_DET BIT(2)
  99. #define PCIE_PHYMISC_NFTS_MASK 0xFFUL
  100. #define PCIE_PHYMISC_NFTS_SHIFT 16
  101. #define REG_PCIE_PHYMISC2 0x1004
  102. #define PCIE_PHYMISC2_L0S_TH_MASK 0x3UL
  103. #define PCIE_PHYMISC2_L0S_TH_SHIFT 18
  104. #define L2CB1_PCIE_PHYMISC2_L0S_TH 3
  105. #define PCIE_PHYMISC2_CDR_BW_MASK 0x3UL
  106. #define PCIE_PHYMISC2_CDR_BW_SHIFT 16
  107. #define L2CB1_PCIE_PHYMISC2_CDR_BW 3
  108. #define REG_TWSI_DEBUG 0x1108
  109. #define TWSI_DEBUG_DEV_EXIST 0x20000000
  110. #define REG_DMA_DBG 0x1114
  111. #define DMA_DBG_VENDOR_MSG BIT(0)
  112. #define REG_EEPROM_CTRL 0x12C0
  113. #define EEPROM_CTRL_DATA_HI_MASK 0xFFFF
  114. #define EEPROM_CTRL_DATA_HI_SHIFT 0
  115. #define EEPROM_CTRL_ADDR_MASK 0x3FF
  116. #define EEPROM_CTRL_ADDR_SHIFT 16
  117. #define EEPROM_CTRL_ACK 0x40000000
  118. #define EEPROM_CTRL_RW 0x80000000
  119. #define REG_EEPROM_DATA_LO 0x12C4
  120. #define REG_OTP_CTRL 0x12F0
  121. #define OTP_CTRL_CLK_EN 0x0002
  122. #define REG_PM_CTRL 0x12F8
  123. #define PM_CTRL_HOTRST BIT(31)
  124. #define PM_CTRL_MAC_ASPM_CHK BIT(30) /* L0s/L1 dis by MAC based on
  125. * thrghput(setting in 15A0) */
  126. #define PM_CTRL_SA_DLY_EN BIT(29)
  127. #define PM_CTRL_L0S_BUFSRX_EN BIT(28)
  128. #define PM_CTRL_LCKDET_TIMER_MASK 0xFUL
  129. #define PM_CTRL_LCKDET_TIMER_SHIFT 24
  130. #define PM_CTRL_LCKDET_TIMER_DEF 0xC
  131. #define PM_CTRL_PM_REQ_TIMER_MASK 0xFUL
  132. #define PM_CTRL_PM_REQ_TIMER_SHIFT 20 /* pm_request_l1 time > @
  133. * ->L0s not L1 */
  134. #define PM_CTRL_PM_REQ_TO_DEF 0xC
  135. #define PMCTRL_TXL1_AFTER_L0S BIT(19) /* l1dv2.0+ */
  136. #define L1D_PMCTRL_L1_ENTRY_TM_MASK 7UL /* l1dv2.0+, 3bits */
  137. #define L1D_PMCTRL_L1_ENTRY_TM_SHIFT 16
  138. #define L1D_PMCTRL_L1_ENTRY_TM_DIS 0
  139. #define L1D_PMCTRL_L1_ENTRY_TM_2US 1
  140. #define L1D_PMCTRL_L1_ENTRY_TM_4US 2
  141. #define L1D_PMCTRL_L1_ENTRY_TM_8US 3
  142. #define L1D_PMCTRL_L1_ENTRY_TM_16US 4
  143. #define L1D_PMCTRL_L1_ENTRY_TM_24US 5
  144. #define L1D_PMCTRL_L1_ENTRY_TM_32US 6
  145. #define L1D_PMCTRL_L1_ENTRY_TM_63US 7
  146. #define PM_CTRL_L1_ENTRY_TIMER_MASK 0xFUL /* l1C 4bits */
  147. #define PM_CTRL_L1_ENTRY_TIMER_SHIFT 16
  148. #define L2CB1_PM_CTRL_L1_ENTRY_TM 7
  149. #define L1C_PM_CTRL_L1_ENTRY_TM 0xF
  150. #define PM_CTRL_RCVR_WT_TIMER BIT(15) /* 1:1us, 0:2ms */
  151. #define PM_CTRL_CLK_PWM_VER1_1 BIT(14) /* 0:1.0a,1:1.1 */
  152. #define PM_CTRL_CLK_SWH_L1 BIT(13) /* en pcie clk sw in L1 */
  153. #define PM_CTRL_ASPM_L0S_EN BIT(12)
  154. #define PM_CTRL_RXL1_AFTER_L0S BIT(11) /* l1dv2.0+ */
  155. #define L1D_PMCTRL_L0S_TIMER_MASK 7UL /* l1d2.0+, 3bits*/
  156. #define L1D_PMCTRL_L0S_TIMER_SHIFT 8
  157. #define PM_CTRL_L0S_ENTRY_TIMER_MASK 0xFUL /* l1c, 4bits */
  158. #define PM_CTRL_L0S_ENTRY_TIMER_SHIFT 8
  159. #define PM_CTRL_SERDES_BUFS_RX_L1_EN BIT(7)
  160. #define PM_CTRL_SERDES_PD_EX_L1 BIT(6) /* power down serdes rx */
  161. #define PM_CTRL_SERDES_PLL_L1_EN BIT(5)
  162. #define PM_CTRL_SERDES_L1_EN BIT(4)
  163. #define PM_CTRL_ASPM_L1_EN BIT(3)
  164. #define PM_CTRL_CLK_REQ_EN BIT(2)
  165. #define PM_CTRL_RBER_EN BIT(1)
  166. #define PM_CTRL_SPRSDWER_EN BIT(0)
  167. #define REG_LTSSM_ID_CTRL 0x12FC
  168. #define LTSSM_ID_EN_WRO 0x1000
  169. /* Selene Master Control Register */
  170. #define REG_MASTER_CTRL 0x1400
  171. #define MASTER_CTRL_OTP_SEL BIT(31)
  172. #define MASTER_DEV_NUM_MASK 0x7FUL
  173. #define MASTER_DEV_NUM_SHIFT 24
  174. #define MASTER_REV_NUM_MASK 0xFFUL
  175. #define MASTER_REV_NUM_SHIFT 16
  176. #define MASTER_CTRL_INT_RDCLR BIT(14)
  177. #define MASTER_CTRL_CLK_SEL_DIS BIT(12) /* 1:alwys sel pclk from
  178. * serdes, not sw to 25M */
  179. #define MASTER_CTRL_RX_ITIMER_EN BIT(11) /* IRQ MODURATION FOR RX */
  180. #define MASTER_CTRL_TX_ITIMER_EN BIT(10) /* MODURATION FOR TX/RX */
  181. #define MASTER_CTRL_MANU_INT BIT(9) /* SOFT MANUAL INT */
  182. #define MASTER_CTRL_MANUTIMER_EN BIT(8)
  183. #define MASTER_CTRL_SA_TIMER_EN BIT(7) /* SYS ALIVE TIMER EN */
  184. #define MASTER_CTRL_OOB_DIS BIT(6) /* OUT OF BOX DIS */
  185. #define MASTER_CTRL_WAKEN_25M BIT(5) /* WAKE WO. PCIE CLK */
  186. #define MASTER_CTRL_BERT_START BIT(4)
  187. #define MASTER_PCIE_TSTMOD_MASK 3UL
  188. #define MASTER_PCIE_TSTMOD_SHIFT 2
  189. #define MASTER_PCIE_RST BIT(1)
  190. #define MASTER_CTRL_SOFT_RST BIT(0) /* RST MAC & DMA */
  191. #define DMA_MAC_RST_TO 50
  192. /* Timer Initial Value Register */
  193. #define REG_MANUAL_TIMER_INIT 0x1404
  194. /* IRQ ModeratorTimer Initial Value Register */
  195. #define REG_IRQ_MODRT_TIMER_INIT 0x1408
  196. #define IRQ_MODRT_TIMER_MASK 0xffff
  197. #define IRQ_MODRT_TX_TIMER_SHIFT 0
  198. #define IRQ_MODRT_RX_TIMER_SHIFT 16
  199. #define REG_GPHY_CTRL 0x140C
  200. #define GPHY_CTRL_EXT_RESET 0x1
  201. #define GPHY_CTRL_RTL_MODE 0x2
  202. #define GPHY_CTRL_LED_MODE 0x4
  203. #define GPHY_CTRL_ANEG_NOW 0x8
  204. #define GPHY_CTRL_REV_ANEG 0x10
  205. #define GPHY_CTRL_GATE_25M_EN 0x20
  206. #define GPHY_CTRL_LPW_EXIT 0x40
  207. #define GPHY_CTRL_PHY_IDDQ 0x80
  208. #define GPHY_CTRL_PHY_IDDQ_DIS 0x100
  209. #define GPHY_CTRL_GIGA_DIS 0x200
  210. #define GPHY_CTRL_HIB_EN 0x400
  211. #define GPHY_CTRL_HIB_PULSE 0x800
  212. #define GPHY_CTRL_SEL_ANA_RST 0x1000
  213. #define GPHY_CTRL_PHY_PLL_ON 0x2000
  214. #define GPHY_CTRL_PWDOWN_HW 0x4000
  215. #define GPHY_CTRL_PHY_PLL_BYPASS 0x8000
  216. #define GPHY_CTRL_DEFAULT ( \
  217. GPHY_CTRL_SEL_ANA_RST |\
  218. GPHY_CTRL_HIB_PULSE |\
  219. GPHY_CTRL_HIB_EN)
  220. #define GPHY_CTRL_PW_WOL_DIS ( \
  221. GPHY_CTRL_SEL_ANA_RST |\
  222. GPHY_CTRL_HIB_PULSE |\
  223. GPHY_CTRL_HIB_EN |\
  224. GPHY_CTRL_PWDOWN_HW |\
  225. GPHY_CTRL_PHY_IDDQ)
  226. #define GPHY_CTRL_POWER_SAVING ( \
  227. GPHY_CTRL_SEL_ANA_RST |\
  228. GPHY_CTRL_HIB_EN |\
  229. GPHY_CTRL_HIB_PULSE |\
  230. GPHY_CTRL_PWDOWN_HW |\
  231. GPHY_CTRL_PHY_IDDQ)
  232. /* Block IDLE Status Register */
  233. #define REG_IDLE_STATUS 0x1410
  234. #define IDLE_STATUS_SFORCE_MASK 0xFUL
  235. #define IDLE_STATUS_SFORCE_SHIFT 14
  236. #define IDLE_STATUS_CALIB_DONE BIT(13)
  237. #define IDLE_STATUS_CALIB_RES_MASK 0x1FUL
  238. #define IDLE_STATUS_CALIB_RES_SHIFT 8
  239. #define IDLE_STATUS_CALIBERR_MASK 0xFUL
  240. #define IDLE_STATUS_CALIBERR_SHIFT 4
  241. #define IDLE_STATUS_TXQ_BUSY BIT(3)
  242. #define IDLE_STATUS_RXQ_BUSY BIT(2)
  243. #define IDLE_STATUS_TXMAC_BUSY BIT(1)
  244. #define IDLE_STATUS_RXMAC_BUSY BIT(0)
  245. #define IDLE_STATUS_MASK (\
  246. IDLE_STATUS_TXQ_BUSY |\
  247. IDLE_STATUS_RXQ_BUSY |\
  248. IDLE_STATUS_TXMAC_BUSY |\
  249. IDLE_STATUS_RXMAC_BUSY)
  250. /* MDIO Control Register */
  251. #define REG_MDIO_CTRL 0x1414
  252. #define MDIO_CTRL_MODE_EXT BIT(30)
  253. #define MDIO_CTRL_POST_READ BIT(29)
  254. #define MDIO_CTRL_AP_EN BIT(28)
  255. #define MDIO_CTRL_BUSY BIT(27)
  256. #define MDIO_CTRL_CLK_SEL_MASK 0x7UL
  257. #define MDIO_CTRL_CLK_SEL_SHIFT 24
  258. #define MDIO_CTRL_CLK_25_4 0 /* 25MHz divide 4 */
  259. #define MDIO_CTRL_CLK_25_6 2
  260. #define MDIO_CTRL_CLK_25_8 3
  261. #define MDIO_CTRL_CLK_25_10 4
  262. #define MDIO_CTRL_CLK_25_32 5
  263. #define MDIO_CTRL_CLK_25_64 6
  264. #define MDIO_CTRL_CLK_25_128 7
  265. #define MDIO_CTRL_START BIT(23)
  266. #define MDIO_CTRL_SPRES_PRMBL BIT(22)
  267. #define MDIO_CTRL_OP_READ BIT(21) /* 1:read, 0:write */
  268. #define MDIO_CTRL_REG_MASK 0x1FUL
  269. #define MDIO_CTRL_REG_SHIFT 16
  270. #define MDIO_CTRL_DATA_MASK 0xFFFFUL
  271. #define MDIO_CTRL_DATA_SHIFT 0
  272. #define MDIO_MAX_AC_TO 120 /* 1.2ms timeout for slow clk */
  273. /* for extension reg access */
  274. #define REG_MDIO_EXTN 0x1448
  275. #define MDIO_EXTN_PORTAD_MASK 0x1FUL
  276. #define MDIO_EXTN_PORTAD_SHIFT 21
  277. #define MDIO_EXTN_DEVAD_MASK 0x1FUL
  278. #define MDIO_EXTN_DEVAD_SHIFT 16
  279. #define MDIO_EXTN_REG_MASK 0xFFFFUL
  280. #define MDIO_EXTN_REG_SHIFT 0
  281. /* BIST Control and Status Register0 (for the Packet Memory) */
  282. #define REG_BIST0_CTRL 0x141c
  283. #define BIST0_NOW 0x1
  284. #define BIST0_SRAM_FAIL 0x2 /* 1: The SRAM failure is
  285. * un-repairable because
  286. * it has address decoder
  287. * failure or more than 1 cell
  288. * stuck-to-x failure */
  289. #define BIST0_FUSE_FLAG 0x4
  290. /* BIST Control and Status Register1(for the retry buffer of PCI Express) */
  291. #define REG_BIST1_CTRL 0x1420
  292. #define BIST1_NOW 0x1
  293. #define BIST1_SRAM_FAIL 0x2
  294. #define BIST1_FUSE_FLAG 0x4
  295. /* SerDes Lock Detect Control and Status Register */
  296. #define REG_SERDES_LOCK 0x1424
  297. #define SERDES_LOCK_DETECT 0x1 /* SerDes lock detected. This signal
  298. * comes from Analog SerDes */
  299. #define SERDES_LOCK_DETECT_EN 0x2 /* 1: Enable SerDes Lock detect function */
  300. #define SERDES_LOCK_STS_SELFB_PLL_SHIFT 0xE
  301. #define SERDES_LOCK_STS_SELFB_PLL_MASK 0x3
  302. #define SERDES_OVCLK_18_25 0x0
  303. #define SERDES_OVCLK_12_18 0x1
  304. #define SERDES_OVCLK_0_4 0x2
  305. #define SERDES_OVCLK_4_12 0x3
  306. #define SERDES_MAC_CLK_SLOWDOWN 0x20000
  307. #define SERDES_PYH_CLK_SLOWDOWN 0x40000
  308. /* MAC Control Register */
  309. #define REG_MAC_CTRL 0x1480
  310. #define MAC_CTRL_TX_EN 0x1
  311. #define MAC_CTRL_RX_EN 0x2
  312. #define MAC_CTRL_TX_FLOW 0x4
  313. #define MAC_CTRL_RX_FLOW 0x8
  314. #define MAC_CTRL_LOOPBACK 0x10
  315. #define MAC_CTRL_DUPLX 0x20
  316. #define MAC_CTRL_ADD_CRC 0x40
  317. #define MAC_CTRL_PAD 0x80
  318. #define MAC_CTRL_LENCHK 0x100
  319. #define MAC_CTRL_HUGE_EN 0x200
  320. #define MAC_CTRL_PRMLEN_SHIFT 10
  321. #define MAC_CTRL_PRMLEN_MASK 0xf
  322. #define MAC_CTRL_RMV_VLAN 0x4000
  323. #define MAC_CTRL_PROMIS_EN 0x8000
  324. #define MAC_CTRL_TX_PAUSE 0x10000
  325. #define MAC_CTRL_SCNT 0x20000
  326. #define MAC_CTRL_SRST_TX 0x40000
  327. #define MAC_CTRL_TX_SIMURST 0x80000
  328. #define MAC_CTRL_SPEED_SHIFT 20
  329. #define MAC_CTRL_SPEED_MASK 0x3
  330. #define MAC_CTRL_DBG_TX_BKPRESURE 0x400000
  331. #define MAC_CTRL_TX_HUGE 0x800000
  332. #define MAC_CTRL_RX_CHKSUM_EN 0x1000000
  333. #define MAC_CTRL_MC_ALL_EN 0x2000000
  334. #define MAC_CTRL_BC_EN 0x4000000
  335. #define MAC_CTRL_DBG 0x8000000
  336. #define MAC_CTRL_SINGLE_PAUSE_EN 0x10000000
  337. #define MAC_CTRL_HASH_ALG_CRC32 0x20000000
  338. #define MAC_CTRL_SPEED_MODE_SW 0x40000000
  339. /* MAC IPG/IFG Control Register */
  340. #define REG_MAC_IPG_IFG 0x1484
  341. #define MAC_IPG_IFG_IPGT_SHIFT 0 /* Desired back to back
  342. * inter-packet gap. The
  343. * default is 96-bit time */
  344. #define MAC_IPG_IFG_IPGT_MASK 0x7f
  345. #define MAC_IPG_IFG_MIFG_SHIFT 8 /* Minimum number of IFG to
  346. * enforce in between RX frames */
  347. #define MAC_IPG_IFG_MIFG_MASK 0xff /* Frame gap below such IFP is dropped */
  348. #define MAC_IPG_IFG_IPGR1_SHIFT 16 /* 64bit Carrier-Sense window */
  349. #define MAC_IPG_IFG_IPGR1_MASK 0x7f
  350. #define MAC_IPG_IFG_IPGR2_SHIFT 24 /* 96-bit IPG window */
  351. #define MAC_IPG_IFG_IPGR2_MASK 0x7f
  352. /* MAC STATION ADDRESS */
  353. #define REG_MAC_STA_ADDR 0x1488
  354. /* Hash table for multicast address */
  355. #define REG_RX_HASH_TABLE 0x1490
  356. /* MAC Half-Duplex Control Register */
  357. #define REG_MAC_HALF_DUPLX_CTRL 0x1498
  358. #define MAC_HALF_DUPLX_CTRL_LCOL_SHIFT 0 /* Collision Window */
  359. #define MAC_HALF_DUPLX_CTRL_LCOL_MASK 0x3ff
  360. #define MAC_HALF_DUPLX_CTRL_RETRY_SHIFT 12
  361. #define MAC_HALF_DUPLX_CTRL_RETRY_MASK 0xf
  362. #define MAC_HALF_DUPLX_CTRL_EXC_DEF_EN 0x10000
  363. #define MAC_HALF_DUPLX_CTRL_NO_BACK_C 0x20000
  364. #define MAC_HALF_DUPLX_CTRL_NO_BACK_P 0x40000 /* No back-off on backpressure,
  365. * immediately start the
  366. * transmission after back pressure */
  367. #define MAC_HALF_DUPLX_CTRL_ABEBE 0x80000 /* 1: Alternative Binary Exponential Back-off Enabled */
  368. #define MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT 20 /* Maximum binary exponential number */
  369. #define MAC_HALF_DUPLX_CTRL_ABEBT_MASK 0xf
  370. #define MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT 24 /* IPG to start JAM for collision based flow control in half-duplex */
  371. #define MAC_HALF_DUPLX_CTRL_JAMIPG_MASK 0xf /* mode. In unit of 8-bit time */
  372. /* Maximum Frame Length Control Register */
  373. #define REG_MTU 0x149c
  374. /* Wake-On-Lan control register */
  375. #define REG_WOL_CTRL 0x14a0
  376. #define WOL_PT7_MATCH BIT(31)
  377. #define WOL_PT6_MATCH BIT(30)
  378. #define WOL_PT5_MATCH BIT(29)
  379. #define WOL_PT4_MATCH BIT(28)
  380. #define WOL_PT3_MATCH BIT(27)
  381. #define WOL_PT2_MATCH BIT(26)
  382. #define WOL_PT1_MATCH BIT(25)
  383. #define WOL_PT0_MATCH BIT(24)
  384. #define WOL_PT7_EN BIT(23)
  385. #define WOL_PT6_EN BIT(22)
  386. #define WOL_PT5_EN BIT(21)
  387. #define WOL_PT4_EN BIT(20)
  388. #define WOL_PT3_EN BIT(19)
  389. #define WOL_PT2_EN BIT(18)
  390. #define WOL_PT1_EN BIT(17)
  391. #define WOL_PT0_EN BIT(16)
  392. #define WOL_LNKCHG_ST BIT(10)
  393. #define WOL_MAGIC_ST BIT(9)
  394. #define WOL_PATTERN_ST BIT(8)
  395. #define WOL_OOB_EN BIT(6)
  396. #define WOL_LINK_CHG_PME_EN BIT(5)
  397. #define WOL_LINK_CHG_EN BIT(4)
  398. #define WOL_MAGIC_PME_EN BIT(3)
  399. #define WOL_MAGIC_EN BIT(2)
  400. #define WOL_PATTERN_PME_EN BIT(1)
  401. #define WOL_PATTERN_EN BIT(0)
  402. /* WOL Length ( 2 DWORD ) */
  403. #define REG_WOL_PTLEN1 0x14A4
  404. #define WOL_PTLEN1_3_MASK 0xFFUL
  405. #define WOL_PTLEN1_3_SHIFT 24
  406. #define WOL_PTLEN1_2_MASK 0xFFUL
  407. #define WOL_PTLEN1_2_SHIFT 16
  408. #define WOL_PTLEN1_1_MASK 0xFFUL
  409. #define WOL_PTLEN1_1_SHIFT 8
  410. #define WOL_PTLEN1_0_MASK 0xFFUL
  411. #define WOL_PTLEN1_0_SHIFT 0
  412. #define REG_WOL_PTLEN2 0x14A8
  413. #define WOL_PTLEN2_7_MASK 0xFFUL
  414. #define WOL_PTLEN2_7_SHIFT 24
  415. #define WOL_PTLEN2_6_MASK 0xFFUL
  416. #define WOL_PTLEN2_6_SHIFT 16
  417. #define WOL_PTLEN2_5_MASK 0xFFUL
  418. #define WOL_PTLEN2_5_SHIFT 8
  419. #define WOL_PTLEN2_4_MASK 0xFFUL
  420. #define WOL_PTLEN2_4_SHIFT 0
  421. /* Internal SRAM Partition Register */
  422. #define RFDX_HEAD_ADDR_MASK 0x03FF
  423. #define RFDX_HARD_ADDR_SHIFT 0
  424. #define RFDX_TAIL_ADDR_MASK 0x03FF
  425. #define RFDX_TAIL_ADDR_SHIFT 16
  426. #define REG_SRAM_RFD0_INFO 0x1500
  427. #define REG_SRAM_RFD1_INFO 0x1504
  428. #define REG_SRAM_RFD2_INFO 0x1508
  429. #define REG_SRAM_RFD3_INFO 0x150C
  430. #define REG_RFD_NIC_LEN 0x1510 /* In 8-bytes */
  431. #define RFD_NIC_LEN_MASK 0x03FF
  432. #define REG_SRAM_TRD_ADDR 0x1518
  433. #define TPD_HEAD_ADDR_MASK 0x03FF
  434. #define TPD_HEAD_ADDR_SHIFT 0
  435. #define TPD_TAIL_ADDR_MASK 0x03FF
  436. #define TPD_TAIL_ADDR_SHIFT 16
  437. #define REG_SRAM_TRD_LEN 0x151C /* In 8-bytes */
  438. #define TPD_NIC_LEN_MASK 0x03FF
  439. #define REG_SRAM_RXF_ADDR 0x1520
  440. #define REG_SRAM_RXF_LEN 0x1524
  441. #define REG_SRAM_TXF_ADDR 0x1528
  442. #define REG_SRAM_TXF_LEN 0x152C
  443. #define REG_SRAM_TCPH_ADDR 0x1530
  444. #define REG_SRAM_PKTH_ADDR 0x1532
  445. /*
  446. * Load Ptr Register
  447. * Software sets this bit after the initialization of the head and tail */
  448. #define REG_LOAD_PTR 0x1534
  449. /*
  450. * addresses of all descriptors, as well as the following descriptor
  451. * control register, which triggers each function block to load the head
  452. * pointer to prepare for the operation. This bit is then self-cleared
  453. * after one cycle.
  454. */
  455. #define REG_RX_BASE_ADDR_HI 0x1540
  456. #define REG_TX_BASE_ADDR_HI 0x1544
  457. #define REG_RFD0_HEAD_ADDR_LO 0x1550
  458. #define REG_RFD_RING_SIZE 0x1560
  459. #define RFD_RING_SIZE_MASK 0x0FFF
  460. #define REG_RX_BUF_SIZE 0x1564
  461. #define RX_BUF_SIZE_MASK 0xFFFF
  462. #define REG_RRD0_HEAD_ADDR_LO 0x1568
  463. #define REG_RRD_RING_SIZE 0x1578
  464. #define RRD_RING_SIZE_MASK 0x0FFF
  465. #define REG_TPD_PRI1_ADDR_LO 0x157C
  466. #define REG_TPD_PRI0_ADDR_LO 0x1580
  467. #define REG_TPD_RING_SIZE 0x1584
  468. #define TPD_RING_SIZE_MASK 0xFFFF
  469. /* TXQ Control Register */
  470. #define REG_TXQ_CTRL 0x1590
  471. #define TXQ_TXF_BURST_NUM_MASK 0xFFFFUL
  472. #define TXQ_TXF_BURST_NUM_SHIFT 16
  473. #define L1C_TXQ_TXF_BURST_PREF 0x200
  474. #define L2CB_TXQ_TXF_BURST_PREF 0x40
  475. #define TXQ_CTRL_PEDING_CLR BIT(8)
  476. #define TXQ_CTRL_LS_8023_EN BIT(7)
  477. #define TXQ_CTRL_ENH_MODE BIT(6)
  478. #define TXQ_CTRL_EN BIT(5)
  479. #define TXQ_CTRL_IP_OPTION_EN BIT(4)
  480. #define TXQ_NUM_TPD_BURST_MASK 0xFUL
  481. #define TXQ_NUM_TPD_BURST_SHIFT 0
  482. #define TXQ_NUM_TPD_BURST_DEF 5
  483. #define TXQ_CFGV (\
  484. FIELDX(TXQ_NUM_TPD_BURST, TXQ_NUM_TPD_BURST_DEF) |\
  485. TXQ_CTRL_ENH_MODE |\
  486. TXQ_CTRL_LS_8023_EN |\
  487. TXQ_CTRL_IP_OPTION_EN)
  488. #define L1C_TXQ_CFGV (\
  489. TXQ_CFGV |\
  490. FIELDX(TXQ_TXF_BURST_NUM, L1C_TXQ_TXF_BURST_PREF))
  491. #define L2CB_TXQ_CFGV (\
  492. TXQ_CFGV |\
  493. FIELDX(TXQ_TXF_BURST_NUM, L2CB_TXQ_TXF_BURST_PREF))
  494. /* Jumbo packet Threshold for task offload */
  495. #define REG_TX_TSO_OFFLOAD_THRESH 0x1594 /* In 8-bytes */
  496. #define TX_TSO_OFFLOAD_THRESH_MASK 0x07FF
  497. #define MAX_TSO_FRAME_SIZE (7*1024)
  498. #define REG_TXF_WATER_MARK 0x1598 /* In 8-bytes */
  499. #define TXF_WATER_MARK_MASK 0x0FFF
  500. #define TXF_LOW_WATER_MARK_SHIFT 0
  501. #define TXF_HIGH_WATER_MARK_SHIFT 16
  502. #define TXQ_CTRL_BURST_MODE_EN 0x80000000
  503. #define REG_THRUPUT_MON_CTRL 0x159C
  504. #define THRUPUT_MON_RATE_MASK 0x3
  505. #define THRUPUT_MON_RATE_SHIFT 0
  506. #define THRUPUT_MON_EN 0x80
  507. /* RXQ Control Register */
  508. #define REG_RXQ_CTRL 0x15A0
  509. #define ASPM_THRUPUT_LIMIT_MASK 0x3
  510. #define ASPM_THRUPUT_LIMIT_SHIFT 0
  511. #define ASPM_THRUPUT_LIMIT_NO 0x00
  512. #define ASPM_THRUPUT_LIMIT_1M 0x01
  513. #define ASPM_THRUPUT_LIMIT_10M 0x02
  514. #define ASPM_THRUPUT_LIMIT_100M 0x03
  515. #define IPV6_CHKSUM_CTRL_EN BIT(7)
  516. #define RXQ_RFD_BURST_NUM_MASK 0x003F
  517. #define RXQ_RFD_BURST_NUM_SHIFT 20
  518. #define RXQ_NUM_RFD_PREF_DEF 8
  519. #define RSS_MODE_MASK 3UL
  520. #define RSS_MODE_SHIFT 26
  521. #define RSS_MODE_DIS 0
  522. #define RSS_MODE_SQSI 1
  523. #define RSS_MODE_MQSI 2
  524. #define RSS_MODE_MQMI 3
  525. #define RSS_NIP_QUEUE_SEL BIT(28) /* 0:q0, 1:table */
  526. #define RRS_HASH_CTRL_EN BIT(29)
  527. #define RX_CUT_THRU_EN BIT(30)
  528. #define RXQ_CTRL_EN BIT(31)
  529. #define REG_RFD_FREE_THRESH 0x15A4
  530. #define RFD_FREE_THRESH_MASK 0x003F
  531. #define RFD_FREE_HI_THRESH_SHIFT 0
  532. #define RFD_FREE_LO_THRESH_SHIFT 6
  533. /* RXF flow control register */
  534. #define REG_RXQ_RXF_PAUSE_THRESH 0x15A8
  535. #define RXQ_RXF_PAUSE_TH_HI_SHIFT 0
  536. #define RXQ_RXF_PAUSE_TH_HI_MASK 0x0FFF
  537. #define RXQ_RXF_PAUSE_TH_LO_SHIFT 16
  538. #define RXQ_RXF_PAUSE_TH_LO_MASK 0x0FFF
  539. #define REG_RXD_DMA_CTRL 0x15AC
  540. #define RXD_DMA_THRESH_MASK 0x0FFF /* In 8-bytes */
  541. #define RXD_DMA_THRESH_SHIFT 0
  542. #define RXD_DMA_DOWN_TIMER_MASK 0xFFFF
  543. #define RXD_DMA_DOWN_TIMER_SHIFT 16
  544. /* DMA Engine Control Register */
  545. #define REG_DMA_CTRL 0x15C0
  546. #define DMA_CTRL_SMB_NOW BIT(31)
  547. #define DMA_CTRL_WPEND_CLR BIT(30)
  548. #define DMA_CTRL_RPEND_CLR BIT(29)
  549. #define DMA_CTRL_WDLY_CNT_MASK 0xFUL
  550. #define DMA_CTRL_WDLY_CNT_SHIFT 16
  551. #define DMA_CTRL_WDLY_CNT_DEF 4
  552. #define DMA_CTRL_RDLY_CNT_MASK 0x1FUL
  553. #define DMA_CTRL_RDLY_CNT_SHIFT 11
  554. #define DMA_CTRL_RDLY_CNT_DEF 15
  555. #define DMA_CTRL_RREQ_PRI_DATA BIT(10) /* 0:tpd, 1:data */
  556. #define DMA_CTRL_WREQ_BLEN_MASK 7UL
  557. #define DMA_CTRL_WREQ_BLEN_SHIFT 7
  558. #define DMA_CTRL_RREQ_BLEN_MASK 7UL
  559. #define DMA_CTRL_RREQ_BLEN_SHIFT 4
  560. #define L1C_CTRL_DMA_RCB_LEN128 BIT(3) /* 0:64bytes,1:128bytes */
  561. #define DMA_CTRL_RORDER_MODE_MASK 7UL
  562. #define DMA_CTRL_RORDER_MODE_SHIFT 0
  563. #define DMA_CTRL_RORDER_MODE_OUT 4
  564. #define DMA_CTRL_RORDER_MODE_ENHANCE 2
  565. #define DMA_CTRL_RORDER_MODE_IN 1
  566. /* INT-triggle/SMB Control Register */
  567. #define REG_SMB_STAT_TIMER 0x15C4 /* 2us resolution */
  568. #define SMB_STAT_TIMER_MASK 0xFFFFFF
  569. #define REG_TINT_TPD_THRESH 0x15C8 /* tpd th to trig intrrupt */
  570. /* Mail box */
  571. #define MB_RFDX_PROD_IDX_MASK 0xFFFF
  572. #define REG_MB_RFD0_PROD_IDX 0x15E0
  573. #define REG_TPD_PRI1_PIDX 0x15F0 /* 16bit,hi-tpd producer idx */
  574. #define REG_TPD_PRI0_PIDX 0x15F2 /* 16bit,lo-tpd producer idx */
  575. #define REG_TPD_PRI1_CIDX 0x15F4 /* 16bit,hi-tpd consumer idx */
  576. #define REG_TPD_PRI0_CIDX 0x15F6 /* 16bit,lo-tpd consumer idx */
  577. #define REG_MB_RFD01_CONS_IDX 0x15F8
  578. #define MB_RFD0_CONS_IDX_MASK 0x0000FFFF
  579. #define MB_RFD1_CONS_IDX_MASK 0xFFFF0000
  580. /* Interrupt Status Register */
  581. #define REG_ISR 0x1600
  582. #define ISR_SMB 0x00000001
  583. #define ISR_TIMER 0x00000002
  584. /*
  585. * Software manual interrupt, for debug. Set when SW_MAN_INT_EN is set
  586. * in Table 51 Selene Master Control Register (Offset 0x1400).
  587. */
  588. #define ISR_MANUAL 0x00000004
  589. #define ISR_HW_RXF_OV 0x00000008 /* RXF overflow interrupt */
  590. #define ISR_RFD0_UR 0x00000010 /* RFD0 under run */
  591. #define ISR_RFD1_UR 0x00000020
  592. #define ISR_RFD2_UR 0x00000040
  593. #define ISR_RFD3_UR 0x00000080
  594. #define ISR_TXF_UR 0x00000100
  595. #define ISR_DMAR_TO_RST 0x00000200
  596. #define ISR_DMAW_TO_RST 0x00000400
  597. #define ISR_TX_CREDIT 0x00000800
  598. #define ISR_GPHY 0x00001000
  599. /* GPHY low power state interrupt */
  600. #define ISR_GPHY_LPW 0x00002000
  601. #define ISR_TXQ_TO_RST 0x00004000
  602. #define ISR_TX_PKT 0x00008000
  603. #define ISR_RX_PKT_0 0x00010000
  604. #define ISR_RX_PKT_1 0x00020000
  605. #define ISR_RX_PKT_2 0x00040000
  606. #define ISR_RX_PKT_3 0x00080000
  607. #define ISR_MAC_RX 0x00100000
  608. #define ISR_MAC_TX 0x00200000
  609. #define ISR_UR_DETECTED 0x00400000
  610. #define ISR_FERR_DETECTED 0x00800000
  611. #define ISR_NFERR_DETECTED 0x01000000
  612. #define ISR_CERR_DETECTED 0x02000000
  613. #define ISR_PHY_LINKDOWN 0x04000000
  614. #define ISR_DIS_INT 0x80000000
  615. /* Interrupt Mask Register */
  616. #define REG_IMR 0x1604
  617. #define IMR_NORMAL_MASK (\
  618. ISR_MANUAL |\
  619. ISR_HW_RXF_OV |\
  620. ISR_RFD0_UR |\
  621. ISR_TXF_UR |\
  622. ISR_DMAR_TO_RST |\
  623. ISR_TXQ_TO_RST |\
  624. ISR_DMAW_TO_RST |\
  625. ISR_GPHY |\
  626. ISR_TX_PKT |\
  627. ISR_RX_PKT_0 |\
  628. ISR_GPHY_LPW |\
  629. ISR_PHY_LINKDOWN)
  630. #define ISR_RX_PKT (\
  631. ISR_RX_PKT_0 |\
  632. ISR_RX_PKT_1 |\
  633. ISR_RX_PKT_2 |\
  634. ISR_RX_PKT_3)
  635. #define ISR_OVER (\
  636. ISR_RFD0_UR |\
  637. ISR_RFD1_UR |\
  638. ISR_RFD2_UR |\
  639. ISR_RFD3_UR |\
  640. ISR_HW_RXF_OV |\
  641. ISR_TXF_UR)
  642. #define ISR_ERROR (\
  643. ISR_DMAR_TO_RST |\
  644. ISR_TXQ_TO_RST |\
  645. ISR_DMAW_TO_RST |\
  646. ISR_PHY_LINKDOWN)
  647. #define REG_INT_RETRIG_TIMER 0x1608
  648. #define INT_RETRIG_TIMER_MASK 0xFFFF
  649. #define REG_MAC_RX_STATUS_BIN 0x1700
  650. #define REG_MAC_RX_STATUS_END 0x175c
  651. #define REG_MAC_TX_STATUS_BIN 0x1760
  652. #define REG_MAC_TX_STATUS_END 0x17c0
  653. #define REG_CLK_GATING_CTRL 0x1814
  654. #define CLK_GATING_DMAW_EN 0x0001
  655. #define CLK_GATING_DMAR_EN 0x0002
  656. #define CLK_GATING_TXQ_EN 0x0004
  657. #define CLK_GATING_RXQ_EN 0x0008
  658. #define CLK_GATING_TXMAC_EN 0x0010
  659. #define CLK_GATING_RXMAC_EN 0x0020
  660. #define CLK_GATING_EN_ALL (CLK_GATING_DMAW_EN |\
  661. CLK_GATING_DMAR_EN |\
  662. CLK_GATING_TXQ_EN |\
  663. CLK_GATING_RXQ_EN |\
  664. CLK_GATING_TXMAC_EN|\
  665. CLK_GATING_RXMAC_EN)
  666. /* DEBUG ADDR */
  667. #define REG_DEBUG_DATA0 0x1900
  668. #define REG_DEBUG_DATA1 0x1904
  669. #define L1D_MPW_PHYID1 0xD01C /* V7 */
  670. #define L1D_MPW_PHYID2 0xD01D /* V1-V6 */
  671. #define L1D_MPW_PHYID3 0xD01E /* V8 */
  672. /* Autoneg Advertisement Register */
  673. #define ADVERTISE_DEFAULT_CAP \
  674. (ADVERTISE_ALL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)
  675. /* 1000BASE-T Control Register */
  676. #define GIGA_CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port 0=DTE device */
  677. #define GIGA_CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master 0=Configure PHY as Slave */
  678. #define GIGA_CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value 0=Automatic Master/Slave config */
  679. #define GIGA_CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
  680. #define GIGA_CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */
  681. #define GIGA_CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */
  682. #define GIGA_CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */
  683. #define GIGA_CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */
  684. #define GIGA_CR_1000T_SPEED_MASK 0x0300
  685. #define GIGA_CR_1000T_DEFAULT_CAP 0x0300
  686. /* PHY Specific Status Register */
  687. #define MII_GIGA_PSSR 0x11
  688. #define GIGA_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */
  689. #define GIGA_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */
  690. #define GIGA_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
  691. #define GIGA_PSSR_10MBS 0x0000 /* 00=10Mbs */
  692. #define GIGA_PSSR_100MBS 0x4000 /* 01=100Mbs */
  693. #define GIGA_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
  694. /* PHY Interrupt Enable Register */
  695. #define MII_IER 0x12
  696. #define IER_LINK_UP 0x0400
  697. #define IER_LINK_DOWN 0x0800
  698. /* PHY Interrupt Status Register */
  699. #define MII_ISR 0x13
  700. #define ISR_LINK_UP 0x0400
  701. #define ISR_LINK_DOWN 0x0800
  702. /* Cable-Detect-Test Control Register */
  703. #define MII_CDTC 0x16
  704. #define CDTC_EN_OFF 0 /* sc */
  705. #define CDTC_EN_BITS 1
  706. #define CDTC_PAIR_OFF 8
  707. #define CDTC_PAIR_BIT 2
  708. /* Cable-Detect-Test Status Register */
  709. #define MII_CDTS 0x1C
  710. #define CDTS_STATUS_OFF 8
  711. #define CDTS_STATUS_BITS 2
  712. #define CDTS_STATUS_NORMAL 0
  713. #define CDTS_STATUS_SHORT 1
  714. #define CDTS_STATUS_OPEN 2
  715. #define CDTS_STATUS_INVALID 3
  716. #define MII_DBG_ADDR 0x1D
  717. #define MII_DBG_DATA 0x1E
  718. #define MII_ANA_CTRL_0 0x0
  719. #define ANA_RESTART_CAL 0x0001
  720. #define ANA_MANUL_SWICH_ON_SHIFT 0x1
  721. #define ANA_MANUL_SWICH_ON_MASK 0xF
  722. #define ANA_MAN_ENABLE 0x0020
  723. #define ANA_SEL_HSP 0x0040
  724. #define ANA_EN_HB 0x0080
  725. #define ANA_EN_HBIAS 0x0100
  726. #define ANA_OEN_125M 0x0200
  727. #define ANA_EN_LCKDT 0x0400
  728. #define ANA_LCKDT_PHY 0x0800
  729. #define ANA_AFE_MODE 0x1000
  730. #define ANA_VCO_SLOW 0x2000
  731. #define ANA_VCO_FAST 0x4000
  732. #define ANA_SEL_CLK125M_DSP 0x8000
  733. #define MII_ANA_CTRL_4 0x4
  734. #define ANA_IECHO_ADJ_MASK 0xF
  735. #define ANA_IECHO_ADJ_3_SHIFT 0
  736. #define ANA_IECHO_ADJ_2_SHIFT 4
  737. #define ANA_IECHO_ADJ_1_SHIFT 8
  738. #define ANA_IECHO_ADJ_0_SHIFT 12
  739. #define MII_ANA_CTRL_5 0x5
  740. #define ANA_SERDES_CDR_BW_SHIFT 0
  741. #define ANA_SERDES_CDR_BW_MASK 0x3
  742. #define ANA_MS_PAD_DBG 0x0004
  743. #define ANA_SPEEDUP_DBG 0x0008
  744. #define ANA_SERDES_TH_LOS_SHIFT 4
  745. #define ANA_SERDES_TH_LOS_MASK 0x3
  746. #define ANA_SERDES_EN_DEEM 0x0040
  747. #define ANA_SERDES_TXELECIDLE 0x0080
  748. #define ANA_SERDES_BEACON 0x0100
  749. #define ANA_SERDES_HALFTXDR 0x0200
  750. #define ANA_SERDES_SEL_HSP 0x0400
  751. #define ANA_SERDES_EN_PLL 0x0800
  752. #define ANA_SERDES_EN 0x1000
  753. #define ANA_SERDES_EN_LCKDT 0x2000
  754. #define MII_ANA_CTRL_11 0xB
  755. #define ANA_PS_HIB_EN 0x8000
  756. #define MII_ANA_CTRL_18 0x12
  757. #define ANA_TEST_MODE_10BT_01SHIFT 0
  758. #define ANA_TEST_MODE_10BT_01MASK 0x3
  759. #define ANA_LOOP_SEL_10BT 0x0004
  760. #define ANA_RGMII_MODE_SW 0x0008
  761. #define ANA_EN_LONGECABLE 0x0010
  762. #define ANA_TEST_MODE_10BT_2 0x0020
  763. #define ANA_EN_10BT_IDLE 0x0400
  764. #define ANA_EN_MASK_TB 0x0800
  765. #define ANA_TRIGGER_SEL_TIMER_SHIFT 12
  766. #define ANA_TRIGGER_SEL_TIMER_MASK 0x3
  767. #define ANA_INTERVAL_SEL_TIMER_SHIFT 14
  768. #define ANA_INTERVAL_SEL_TIMER_MASK 0x3
  769. #define MII_ANA_CTRL_41 0x29
  770. #define ANA_TOP_PS_EN 0x8000
  771. #define MII_ANA_CTRL_54 0x36
  772. #define ANA_LONG_CABLE_TH_100_SHIFT 0
  773. #define ANA_LONG_CABLE_TH_100_MASK 0x3F
  774. #define ANA_DESERVED 0x0040
  775. #define ANA_EN_LIT_CH 0x0080
  776. #define ANA_SHORT_CABLE_TH_100_SHIFT 8
  777. #define ANA_SHORT_CABLE_TH_100_MASK 0x3F
  778. #define ANA_BP_BAD_LINK_ACCUM 0x4000
  779. #define ANA_BP_SMALL_BW 0x8000
  780. #endif /*_ATL1C_HW_H_*/