dss.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/export.h>
  26. #include <linux/err.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/clk.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/gfp.h>
  33. #include <linux/sizes.h>
  34. #include <video/omapdss.h>
  35. #include "dss.h"
  36. #include "dss_features.h"
  37. #define DSS_SZ_REGS SZ_512
  38. struct dss_reg {
  39. u16 idx;
  40. };
  41. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  42. #define DSS_REVISION DSS_REG(0x0000)
  43. #define DSS_SYSCONFIG DSS_REG(0x0010)
  44. #define DSS_SYSSTATUS DSS_REG(0x0014)
  45. #define DSS_CONTROL DSS_REG(0x0040)
  46. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  47. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  48. #define DSS_SDI_STATUS DSS_REG(0x005C)
  49. #define REG_GET(idx, start, end) \
  50. FLD_GET(dss_read_reg(idx), start, end)
  51. #define REG_FLD_MOD(idx, val, start, end) \
  52. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  53. static int dss_runtime_get(void);
  54. static void dss_runtime_put(void);
  55. struct dss_features {
  56. u8 fck_div_max;
  57. u8 dss_fck_multiplier;
  58. const char *clk_name;
  59. int (*dpi_select_source)(enum omap_channel channel);
  60. };
  61. static struct {
  62. struct platform_device *pdev;
  63. void __iomem *base;
  64. struct clk *dpll4_m4_ck;
  65. struct clk *dss_clk;
  66. unsigned long cache_req_pck;
  67. unsigned long cache_prate;
  68. struct dss_clock_info cache_dss_cinfo;
  69. struct dispc_clock_info cache_dispc_cinfo;
  70. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  71. enum omap_dss_clk_source dispc_clk_source;
  72. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  73. bool ctx_valid;
  74. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  75. const struct dss_features *feat;
  76. } dss;
  77. static const char * const dss_generic_clk_source_names[] = {
  78. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  79. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  80. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  81. [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
  82. [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
  83. };
  84. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  85. {
  86. __raw_writel(val, dss.base + idx.idx);
  87. }
  88. static inline u32 dss_read_reg(const struct dss_reg idx)
  89. {
  90. return __raw_readl(dss.base + idx.idx);
  91. }
  92. #define SR(reg) \
  93. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  94. #define RR(reg) \
  95. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  96. static void dss_save_context(void)
  97. {
  98. DSSDBG("dss_save_context\n");
  99. SR(CONTROL);
  100. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  101. OMAP_DISPLAY_TYPE_SDI) {
  102. SR(SDI_CONTROL);
  103. SR(PLL_CONTROL);
  104. }
  105. dss.ctx_valid = true;
  106. DSSDBG("context saved\n");
  107. }
  108. static void dss_restore_context(void)
  109. {
  110. DSSDBG("dss_restore_context\n");
  111. if (!dss.ctx_valid)
  112. return;
  113. RR(CONTROL);
  114. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  115. OMAP_DISPLAY_TYPE_SDI) {
  116. RR(SDI_CONTROL);
  117. RR(PLL_CONTROL);
  118. }
  119. DSSDBG("context restored\n");
  120. }
  121. #undef SR
  122. #undef RR
  123. void dss_sdi_init(int datapairs)
  124. {
  125. u32 l;
  126. BUG_ON(datapairs > 3 || datapairs < 1);
  127. l = dss_read_reg(DSS_SDI_CONTROL);
  128. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  129. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  130. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  131. dss_write_reg(DSS_SDI_CONTROL, l);
  132. l = dss_read_reg(DSS_PLL_CONTROL);
  133. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  134. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  135. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  136. dss_write_reg(DSS_PLL_CONTROL, l);
  137. }
  138. int dss_sdi_enable(void)
  139. {
  140. unsigned long timeout;
  141. dispc_pck_free_enable(1);
  142. /* Reset SDI PLL */
  143. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  144. udelay(1); /* wait 2x PCLK */
  145. /* Lock SDI PLL */
  146. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  147. /* Waiting for PLL lock request to complete */
  148. timeout = jiffies + msecs_to_jiffies(500);
  149. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  150. if (time_after_eq(jiffies, timeout)) {
  151. DSSERR("PLL lock request timed out\n");
  152. goto err1;
  153. }
  154. }
  155. /* Clearing PLL_GO bit */
  156. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  157. /* Waiting for PLL to lock */
  158. timeout = jiffies + msecs_to_jiffies(500);
  159. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  160. if (time_after_eq(jiffies, timeout)) {
  161. DSSERR("PLL lock timed out\n");
  162. goto err1;
  163. }
  164. }
  165. dispc_lcd_enable_signal(1);
  166. /* Waiting for SDI reset to complete */
  167. timeout = jiffies + msecs_to_jiffies(500);
  168. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  169. if (time_after_eq(jiffies, timeout)) {
  170. DSSERR("SDI reset timed out\n");
  171. goto err2;
  172. }
  173. }
  174. return 0;
  175. err2:
  176. dispc_lcd_enable_signal(0);
  177. err1:
  178. /* Reset SDI PLL */
  179. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  180. dispc_pck_free_enable(0);
  181. return -ETIMEDOUT;
  182. }
  183. void dss_sdi_disable(void)
  184. {
  185. dispc_lcd_enable_signal(0);
  186. dispc_pck_free_enable(0);
  187. /* Reset SDI PLL */
  188. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  189. }
  190. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  191. {
  192. return dss_generic_clk_source_names[clk_src];
  193. }
  194. void dss_dump_clocks(struct seq_file *s)
  195. {
  196. unsigned long dpll4_ck_rate;
  197. unsigned long dpll4_m4_ck_rate;
  198. const char *fclk_name, *fclk_real_name;
  199. unsigned long fclk_rate;
  200. if (dss_runtime_get())
  201. return;
  202. seq_printf(s, "- DSS -\n");
  203. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  204. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  205. fclk_rate = clk_get_rate(dss.dss_clk);
  206. if (dss.dpll4_m4_ck) {
  207. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  208. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  209. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  210. seq_printf(s, "%s (%s) = %lu / %lu * %d = %lu\n",
  211. fclk_name, fclk_real_name, dpll4_ck_rate,
  212. dpll4_ck_rate / dpll4_m4_ck_rate,
  213. dss.feat->dss_fck_multiplier, fclk_rate);
  214. } else {
  215. seq_printf(s, "%s (%s) = %lu\n",
  216. fclk_name, fclk_real_name,
  217. fclk_rate);
  218. }
  219. dss_runtime_put();
  220. }
  221. static void dss_dump_regs(struct seq_file *s)
  222. {
  223. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  224. if (dss_runtime_get())
  225. return;
  226. DUMPREG(DSS_REVISION);
  227. DUMPREG(DSS_SYSCONFIG);
  228. DUMPREG(DSS_SYSSTATUS);
  229. DUMPREG(DSS_CONTROL);
  230. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  231. OMAP_DISPLAY_TYPE_SDI) {
  232. DUMPREG(DSS_SDI_CONTROL);
  233. DUMPREG(DSS_PLL_CONTROL);
  234. DUMPREG(DSS_SDI_STATUS);
  235. }
  236. dss_runtime_put();
  237. #undef DUMPREG
  238. }
  239. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  240. {
  241. struct platform_device *dsidev;
  242. int b;
  243. u8 start, end;
  244. switch (clk_src) {
  245. case OMAP_DSS_CLK_SRC_FCK:
  246. b = 0;
  247. break;
  248. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  249. b = 1;
  250. dsidev = dsi_get_dsidev_from_id(0);
  251. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  252. break;
  253. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  254. b = 2;
  255. dsidev = dsi_get_dsidev_from_id(1);
  256. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  257. break;
  258. default:
  259. BUG();
  260. return;
  261. }
  262. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  263. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  264. dss.dispc_clk_source = clk_src;
  265. }
  266. void dss_select_dsi_clk_source(int dsi_module,
  267. enum omap_dss_clk_source clk_src)
  268. {
  269. struct platform_device *dsidev;
  270. int b, pos;
  271. switch (clk_src) {
  272. case OMAP_DSS_CLK_SRC_FCK:
  273. b = 0;
  274. break;
  275. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  276. BUG_ON(dsi_module != 0);
  277. b = 1;
  278. dsidev = dsi_get_dsidev_from_id(0);
  279. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  280. break;
  281. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  282. BUG_ON(dsi_module != 1);
  283. b = 1;
  284. dsidev = dsi_get_dsidev_from_id(1);
  285. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  286. break;
  287. default:
  288. BUG();
  289. return;
  290. }
  291. pos = dsi_module == 0 ? 1 : 10;
  292. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  293. dss.dsi_clk_source[dsi_module] = clk_src;
  294. }
  295. void dss_select_lcd_clk_source(enum omap_channel channel,
  296. enum omap_dss_clk_source clk_src)
  297. {
  298. struct platform_device *dsidev;
  299. int b, ix, pos;
  300. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  301. return;
  302. switch (clk_src) {
  303. case OMAP_DSS_CLK_SRC_FCK:
  304. b = 0;
  305. break;
  306. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  307. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  308. b = 1;
  309. dsidev = dsi_get_dsidev_from_id(0);
  310. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  311. break;
  312. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  313. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
  314. channel != OMAP_DSS_CHANNEL_LCD3);
  315. b = 1;
  316. dsidev = dsi_get_dsidev_from_id(1);
  317. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  318. break;
  319. default:
  320. BUG();
  321. return;
  322. }
  323. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  324. (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
  325. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  326. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  327. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  328. dss.lcd_clk_source[ix] = clk_src;
  329. }
  330. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  331. {
  332. return dss.dispc_clk_source;
  333. }
  334. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  335. {
  336. return dss.dsi_clk_source[dsi_module];
  337. }
  338. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  339. {
  340. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  341. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  342. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  343. return dss.lcd_clk_source[ix];
  344. } else {
  345. /* LCD_CLK source is the same as DISPC_FCLK source for
  346. * OMAP2 and OMAP3 */
  347. return dss.dispc_clk_source;
  348. }
  349. }
  350. int dss_set_clock_div(struct dss_clock_info *cinfo)
  351. {
  352. if (dss.dpll4_m4_ck) {
  353. unsigned long prate;
  354. int r;
  355. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  356. DSSDBG("dpll4_m4 = %ld\n", prate);
  357. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  358. if (r)
  359. return r;
  360. } else {
  361. if (cinfo->fck_div != 0)
  362. return -EINVAL;
  363. }
  364. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  365. return 0;
  366. }
  367. unsigned long dss_get_dpll4_rate(void)
  368. {
  369. if (dss.dpll4_m4_ck)
  370. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  371. else
  372. return 0;
  373. }
  374. int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
  375. struct dispc_clock_info *dispc_cinfo)
  376. {
  377. unsigned long prate;
  378. struct dss_clock_info best_dss;
  379. struct dispc_clock_info best_dispc;
  380. unsigned long fck, max_dss_fck;
  381. u16 fck_div;
  382. int match = 0;
  383. int min_fck_per_pck;
  384. prate = dss_get_dpll4_rate();
  385. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  386. fck = clk_get_rate(dss.dss_clk);
  387. if (req_pck == dss.cache_req_pck && prate == dss.cache_prate &&
  388. dss.cache_dss_cinfo.fck == fck) {
  389. DSSDBG("dispc clock info found from cache.\n");
  390. *dss_cinfo = dss.cache_dss_cinfo;
  391. *dispc_cinfo = dss.cache_dispc_cinfo;
  392. return 0;
  393. }
  394. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  395. if (min_fck_per_pck &&
  396. req_pck * min_fck_per_pck > max_dss_fck) {
  397. DSSERR("Requested pixel clock not possible with the current "
  398. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  399. "the constraint off.\n");
  400. min_fck_per_pck = 0;
  401. }
  402. retry:
  403. memset(&best_dss, 0, sizeof(best_dss));
  404. memset(&best_dispc, 0, sizeof(best_dispc));
  405. if (dss.dpll4_m4_ck == NULL) {
  406. struct dispc_clock_info cur_dispc;
  407. /* XXX can we change the clock on omap2? */
  408. fck = clk_get_rate(dss.dss_clk);
  409. fck_div = 1;
  410. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  411. match = 1;
  412. best_dss.fck = fck;
  413. best_dss.fck_div = fck_div;
  414. best_dispc = cur_dispc;
  415. goto found;
  416. } else {
  417. for (fck_div = dss.feat->fck_div_max; fck_div > 0; --fck_div) {
  418. struct dispc_clock_info cur_dispc;
  419. fck = prate / fck_div * dss.feat->dss_fck_multiplier;
  420. if (fck > max_dss_fck)
  421. continue;
  422. if (min_fck_per_pck &&
  423. fck < req_pck * min_fck_per_pck)
  424. continue;
  425. match = 1;
  426. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  427. if (abs(cur_dispc.pck - req_pck) <
  428. abs(best_dispc.pck - req_pck)) {
  429. best_dss.fck = fck;
  430. best_dss.fck_div = fck_div;
  431. best_dispc = cur_dispc;
  432. if (cur_dispc.pck == req_pck)
  433. goto found;
  434. }
  435. }
  436. }
  437. found:
  438. if (!match) {
  439. if (min_fck_per_pck) {
  440. DSSERR("Could not find suitable clock settings.\n"
  441. "Turning FCK/PCK constraint off and"
  442. "trying again.\n");
  443. min_fck_per_pck = 0;
  444. goto retry;
  445. }
  446. DSSERR("Could not find suitable clock settings.\n");
  447. return -EINVAL;
  448. }
  449. if (dss_cinfo)
  450. *dss_cinfo = best_dss;
  451. if (dispc_cinfo)
  452. *dispc_cinfo = best_dispc;
  453. dss.cache_req_pck = req_pck;
  454. dss.cache_prate = prate;
  455. dss.cache_dss_cinfo = best_dss;
  456. dss.cache_dispc_cinfo = best_dispc;
  457. return 0;
  458. }
  459. void dss_set_venc_output(enum omap_dss_venc_type type)
  460. {
  461. int l = 0;
  462. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  463. l = 0;
  464. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  465. l = 1;
  466. else
  467. BUG();
  468. /* venc out selection. 0 = comp, 1 = svideo */
  469. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  470. }
  471. void dss_set_dac_pwrdn_bgz(bool enable)
  472. {
  473. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  474. }
  475. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  476. {
  477. enum omap_display_type dp;
  478. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  479. /* Complain about invalid selections */
  480. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  481. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  482. /* Select only if we have options */
  483. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  484. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  485. }
  486. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  487. {
  488. enum omap_display_type displays;
  489. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  490. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  491. return DSS_VENC_TV_CLK;
  492. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  493. return DSS_HDMI_M_PCLK;
  494. return REG_GET(DSS_CONTROL, 15, 15);
  495. }
  496. static int dss_dpi_select_source_omap2_omap3(enum omap_channel channel)
  497. {
  498. if (channel != OMAP_DSS_CHANNEL_LCD)
  499. return -EINVAL;
  500. return 0;
  501. }
  502. static int dss_dpi_select_source_omap4(enum omap_channel channel)
  503. {
  504. int val;
  505. switch (channel) {
  506. case OMAP_DSS_CHANNEL_LCD2:
  507. val = 0;
  508. break;
  509. case OMAP_DSS_CHANNEL_DIGIT:
  510. val = 1;
  511. break;
  512. default:
  513. return -EINVAL;
  514. }
  515. REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
  516. return 0;
  517. }
  518. static int dss_dpi_select_source_omap5(enum omap_channel channel)
  519. {
  520. int val;
  521. switch (channel) {
  522. case OMAP_DSS_CHANNEL_LCD:
  523. val = 1;
  524. break;
  525. case OMAP_DSS_CHANNEL_LCD2:
  526. val = 2;
  527. break;
  528. case OMAP_DSS_CHANNEL_LCD3:
  529. val = 3;
  530. break;
  531. case OMAP_DSS_CHANNEL_DIGIT:
  532. val = 0;
  533. break;
  534. default:
  535. return -EINVAL;
  536. }
  537. REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
  538. return 0;
  539. }
  540. int dss_dpi_select_source(enum omap_channel channel)
  541. {
  542. return dss.feat->dpi_select_source(channel);
  543. }
  544. static int dss_get_clocks(void)
  545. {
  546. struct clk *clk;
  547. int r;
  548. clk = clk_get(&dss.pdev->dev, "fck");
  549. if (IS_ERR(clk)) {
  550. DSSERR("can't get clock fck\n");
  551. r = PTR_ERR(clk);
  552. goto err;
  553. }
  554. dss.dss_clk = clk;
  555. clk = clk_get(NULL, dss.feat->clk_name);
  556. if (IS_ERR(clk)) {
  557. DSSERR("Failed to get %s\n", dss.feat->clk_name);
  558. r = PTR_ERR(clk);
  559. goto err;
  560. }
  561. dss.dpll4_m4_ck = clk;
  562. return 0;
  563. err:
  564. if (dss.dss_clk)
  565. clk_put(dss.dss_clk);
  566. if (dss.dpll4_m4_ck)
  567. clk_put(dss.dpll4_m4_ck);
  568. return r;
  569. }
  570. static void dss_put_clocks(void)
  571. {
  572. if (dss.dpll4_m4_ck)
  573. clk_put(dss.dpll4_m4_ck);
  574. clk_put(dss.dss_clk);
  575. }
  576. static int dss_runtime_get(void)
  577. {
  578. int r;
  579. DSSDBG("dss_runtime_get\n");
  580. r = pm_runtime_get_sync(&dss.pdev->dev);
  581. WARN_ON(r < 0);
  582. return r < 0 ? r : 0;
  583. }
  584. static void dss_runtime_put(void)
  585. {
  586. int r;
  587. DSSDBG("dss_runtime_put\n");
  588. r = pm_runtime_put_sync(&dss.pdev->dev);
  589. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  590. }
  591. /* DEBUGFS */
  592. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  593. void dss_debug_dump_clocks(struct seq_file *s)
  594. {
  595. dss_dump_clocks(s);
  596. dispc_dump_clocks(s);
  597. #ifdef CONFIG_OMAP2_DSS_DSI
  598. dsi_dump_clocks(s);
  599. #endif
  600. }
  601. #endif
  602. static const struct dss_features omap24xx_dss_feats __initconst = {
  603. .fck_div_max = 16,
  604. .dss_fck_multiplier = 2,
  605. .clk_name = NULL,
  606. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  607. };
  608. static const struct dss_features omap34xx_dss_feats __initconst = {
  609. .fck_div_max = 16,
  610. .dss_fck_multiplier = 2,
  611. .clk_name = "dpll4_m4_ck",
  612. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  613. };
  614. static const struct dss_features omap3630_dss_feats __initconst = {
  615. .fck_div_max = 32,
  616. .dss_fck_multiplier = 1,
  617. .clk_name = "dpll4_m4_ck",
  618. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  619. };
  620. static const struct dss_features omap44xx_dss_feats __initconst = {
  621. .fck_div_max = 32,
  622. .dss_fck_multiplier = 1,
  623. .clk_name = "dpll_per_m5x2_ck",
  624. .dpi_select_source = &dss_dpi_select_source_omap4,
  625. };
  626. static const struct dss_features omap54xx_dss_feats __initconst = {
  627. .fck_div_max = 64,
  628. .dss_fck_multiplier = 1,
  629. .clk_name = "dpll_per_h12x2_ck",
  630. .dpi_select_source = &dss_dpi_select_source_omap5,
  631. };
  632. static int __init dss_init_features(struct platform_device *pdev)
  633. {
  634. const struct dss_features *src;
  635. struct dss_features *dst;
  636. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  637. if (!dst) {
  638. dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
  639. return -ENOMEM;
  640. }
  641. switch (omapdss_get_version()) {
  642. case OMAPDSS_VER_OMAP24xx:
  643. src = &omap24xx_dss_feats;
  644. break;
  645. case OMAPDSS_VER_OMAP34xx_ES1:
  646. case OMAPDSS_VER_OMAP34xx_ES3:
  647. case OMAPDSS_VER_AM35xx:
  648. src = &omap34xx_dss_feats;
  649. break;
  650. case OMAPDSS_VER_OMAP3630:
  651. src = &omap3630_dss_feats;
  652. break;
  653. case OMAPDSS_VER_OMAP4430_ES1:
  654. case OMAPDSS_VER_OMAP4430_ES2:
  655. case OMAPDSS_VER_OMAP4:
  656. src = &omap44xx_dss_feats;
  657. break;
  658. case OMAPDSS_VER_OMAP5:
  659. src = &omap54xx_dss_feats;
  660. break;
  661. default:
  662. return -ENODEV;
  663. }
  664. memcpy(dst, src, sizeof(*dst));
  665. dss.feat = dst;
  666. return 0;
  667. }
  668. /* DSS HW IP initialisation */
  669. static int __init omap_dsshw_probe(struct platform_device *pdev)
  670. {
  671. struct resource *dss_mem;
  672. u32 rev;
  673. int r;
  674. dss.pdev = pdev;
  675. r = dss_init_features(dss.pdev);
  676. if (r)
  677. return r;
  678. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  679. if (!dss_mem) {
  680. DSSERR("can't get IORESOURCE_MEM DSS\n");
  681. return -EINVAL;
  682. }
  683. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  684. resource_size(dss_mem));
  685. if (!dss.base) {
  686. DSSERR("can't ioremap DSS\n");
  687. return -ENOMEM;
  688. }
  689. r = dss_get_clocks();
  690. if (r)
  691. return r;
  692. pm_runtime_enable(&pdev->dev);
  693. r = dss_runtime_get();
  694. if (r)
  695. goto err_runtime_get;
  696. /* Select DPLL */
  697. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  698. #ifdef CONFIG_OMAP2_DSS_VENC
  699. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  700. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  701. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  702. #endif
  703. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  704. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  705. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  706. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  707. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  708. rev = dss_read_reg(DSS_REVISION);
  709. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  710. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  711. dss_runtime_put();
  712. dss_debugfs_create_file("dss", dss_dump_regs);
  713. return 0;
  714. err_runtime_get:
  715. pm_runtime_disable(&pdev->dev);
  716. dss_put_clocks();
  717. return r;
  718. }
  719. static int __exit omap_dsshw_remove(struct platform_device *pdev)
  720. {
  721. pm_runtime_disable(&pdev->dev);
  722. dss_put_clocks();
  723. return 0;
  724. }
  725. static int dss_runtime_suspend(struct device *dev)
  726. {
  727. dss_save_context();
  728. dss_set_min_bus_tput(dev, 0);
  729. return 0;
  730. }
  731. static int dss_runtime_resume(struct device *dev)
  732. {
  733. int r;
  734. /*
  735. * Set an arbitrarily high tput request to ensure OPP100.
  736. * What we should really do is to make a request to stay in OPP100,
  737. * without any tput requirements, but that is not currently possible
  738. * via the PM layer.
  739. */
  740. r = dss_set_min_bus_tput(dev, 1000000000);
  741. if (r)
  742. return r;
  743. dss_restore_context();
  744. return 0;
  745. }
  746. static const struct dev_pm_ops dss_pm_ops = {
  747. .runtime_suspend = dss_runtime_suspend,
  748. .runtime_resume = dss_runtime_resume,
  749. };
  750. static struct platform_driver omap_dsshw_driver = {
  751. .remove = __exit_p(omap_dsshw_remove),
  752. .driver = {
  753. .name = "omapdss_dss",
  754. .owner = THIS_MODULE,
  755. .pm = &dss_pm_ops,
  756. },
  757. };
  758. int __init dss_init_platform_driver(void)
  759. {
  760. return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
  761. }
  762. void dss_uninit_platform_driver(void)
  763. {
  764. platform_driver_unregister(&omap_dsshw_driver);
  765. }